dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4670 1 T1 6 T2 8 T12 8
auto[1] 2238 1 T2 14 T12 2 T13 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 182 1 T33 4 T60 2 T105 2
auto[134217728:268435455] 212 1 T13 2 T68 2 T26 2
auto[268435456:402653183] 216 1 T14 2 T35 2 T51 6
auto[402653184:536870911] 194 1 T67 2 T60 2 T136 2
auto[536870912:671088639] 190 1 T2 4 T13 2 T18 2
auto[671088640:805306367] 234 1 T116 2 T57 2 T44 8
auto[805306368:939524095] 218 1 T2 2 T12 2 T33 2
auto[939524096:1073741823] 206 1 T56 2 T60 2 T57 6
auto[1073741824:1207959551] 220 1 T68 2 T57 2 T44 4
auto[1207959552:1342177279] 212 1 T13 2 T67 2 T120 2
auto[1342177280:1476395007] 212 1 T135 2 T57 6 T204 2
auto[1476395008:1610612735] 210 1 T116 4 T35 2 T197 2
auto[1610612736:1744830463] 254 1 T2 2 T13 2 T14 2
auto[1744830464:1879048191] 250 1 T48 2 T50 2 T67 2
auto[1879048192:2013265919] 246 1 T57 2 T44 4 T63 2
auto[2013265920:2147483647] 198 1 T2 2 T12 2 T33 2
auto[2147483648:2281701375] 206 1 T12 2 T19 2 T50 2
auto[2281701376:2415919103] 232 1 T2 2 T51 2 T195 4
auto[2415919104:2550136831] 182 1 T197 2 T67 2 T60 6
auto[2550136832:2684354559] 240 1 T1 2 T13 2 T50 2
auto[2684354560:2818572287] 208 1 T26 2 T51 2 T44 2
auto[2818572288:2952790015] 196 1 T2 2 T14 2 T63 2
auto[2952790016:3087007743] 200 1 T2 2 T33 2 T48 2
auto[3087007744:3221225471] 226 1 T197 2 T135 2 T57 4
auto[3221225472:3355443199] 194 1 T51 2 T120 2 T23 4
auto[3355443200:3489660927] 206 1 T51 2 T120 2 T56 2
auto[3489660928:3623878655] 224 1 T13 2 T67 2 T56 4
auto[3623878656:3758096383] 216 1 T2 2 T50 2 T35 2
auto[3758096384:3892314111] 244 1 T2 2 T12 2 T68 2
auto[3892314112:4026531839] 212 1 T2 2 T12 2 T33 2
auto[4026531840:4160749567] 250 1 T51 2 T60 4 T57 4
auto[4160749568:4294967295] 218 1 T1 4 T33 2 T105 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 138 1 T33 4 T105 2 T136 2
auto[0:134217727] auto[1] 44 1 T60 2 T57 2 T92 2
auto[134217728:268435455] auto[0] 158 1 T13 2 T68 2 T26 2
auto[134217728:268435455] auto[1] 54 1 T57 2 T374 2 T28 2
auto[268435456:402653183] auto[0] 148 1 T14 2 T35 2 T51 6
auto[268435456:402653183] auto[1] 68 1 T83 2 T137 2 T149 2
auto[402653184:536870911] auto[0] 122 1 T67 2 T60 2 T136 2
auto[402653184:536870911] auto[1] 72 1 T149 2 T88 2 T257 2
auto[536870912:671088639] auto[0] 134 1 T2 2 T13 2 T68 2
auto[536870912:671088639] auto[1] 56 1 T2 2 T18 2 T200 2
auto[671088640:805306367] auto[0] 146 1 T116 2 T44 8 T85 2
auto[671088640:805306367] auto[1] 88 1 T57 2 T63 2 T83 2
auto[805306368:939524095] auto[0] 160 1 T33 2 T68 2 T134 2
auto[805306368:939524095] auto[1] 58 1 T2 2 T12 2 T374 2
auto[939524096:1073741823] auto[0] 136 1 T56 2 T60 2 T57 6
auto[939524096:1073741823] auto[1] 70 1 T200 2 T30 2 T47 2
auto[1073741824:1207959551] auto[0] 138 1 T44 2 T63 2 T45 2
auto[1073741824:1207959551] auto[1] 82 1 T68 2 T57 2 T44 2
auto[1207959552:1342177279] auto[0] 140 1 T13 2 T67 2 T120 2
auto[1207959552:1342177279] auto[1] 72 1 T46 2 T229 2 T59 2
auto[1342177280:1476395007] auto[0] 148 1 T135 2 T57 6 T204 2
auto[1342177280:1476395007] auto[1] 64 1 T44 2 T214 2 T377 2
auto[1476395008:1610612735] auto[0] 150 1 T116 2 T35 2 T197 2
auto[1476395008:1610612735] auto[1] 60 1 T116 2 T44 2 T149 2
auto[1610612736:1744830463] auto[0] 166 1 T35 2 T56 2 T60 2
auto[1610612736:1744830463] auto[1] 88 1 T2 2 T13 2 T14 2
auto[1744830464:1879048191] auto[0] 186 1 T48 2 T67 2 T134 2
auto[1744830464:1879048191] auto[1] 64 1 T50 2 T45 2 T138 2
auto[1879048192:2013265919] auto[0] 174 1 T57 2 T44 2 T63 2
auto[1879048192:2013265919] auto[1] 72 1 T44 2 T374 2 T46 4
auto[2013265920:2147483647] auto[0] 138 1 T12 2 T33 2 T120 2
auto[2013265920:2147483647] auto[1] 60 1 T2 2 T48 2 T18 2
auto[2147483648:2281701375] auto[0] 144 1 T12 2 T19 2 T204 2
auto[2147483648:2281701375] auto[1] 62 1 T50 2 T44 2 T373 2
auto[2281701376:2415919103] auto[0] 156 1 T2 2 T56 2 T57 2
auto[2281701376:2415919103] auto[1] 76 1 T51 2 T195 4 T44 4
auto[2415919104:2550136831] auto[0] 114 1 T197 2 T67 2 T60 4
auto[2415919104:2550136831] auto[1] 68 1 T60 2 T130 2 T57 2
auto[2550136832:2684354559] auto[0] 162 1 T1 2 T13 2 T50 2
auto[2550136832:2684354559] auto[1] 78 1 T51 2 T136 2 T52 2
auto[2684354560:2818572287] auto[0] 136 1 T26 2 T51 2 T44 2
auto[2684354560:2818572287] auto[1] 72 1 T29 2 T127 2 T257 2
auto[2818572288:2952790015] auto[0] 138 1 T2 2 T14 2 T63 2
auto[2818572288:2952790015] auto[1] 58 1 T82 2 T365 2 T4 2
auto[2952790016:3087007743] auto[0] 128 1 T33 2 T48 2 T57 2
auto[2952790016:3087007743] auto[1] 72 1 T2 2 T105 2 T204 2
auto[3087007744:3221225471] auto[0] 136 1 T135 2 T57 4 T44 4
auto[3087007744:3221225471] auto[1] 90 1 T197 2 T45 2 T257 2
auto[3221225472:3355443199] auto[0] 114 1 T120 2 T23 2 T44 2
auto[3221225472:3355443199] auto[1] 80 1 T51 2 T23 2 T46 2
auto[3355443200:3489660927] auto[0] 134 1 T120 2 T64 2 T45 2
auto[3355443200:3489660927] auto[1] 72 1 T51 2 T56 2 T44 2
auto[3489660928:3623878655] auto[0] 148 1 T13 2 T67 2 T56 4
auto[3489660928:3623878655] auto[1] 76 1 T44 2 T200 2 T365 2
auto[3623878656:3758096383] auto[0] 148 1 T35 2 T26 2 T60 2
auto[3623878656:3758096383] auto[1] 68 1 T2 2 T50 2 T44 2
auto[3758096384:3892314111] auto[0] 156 1 T2 2 T12 2 T68 2
auto[3758096384:3892314111] auto[1] 88 1 T120 2 T149 2 T45 2
auto[3892314112:4026531839] auto[0] 142 1 T12 2 T44 2 T46 2
auto[3892314112:4026531839] auto[1] 70 1 T2 2 T33 2 T35 2
auto[4026531840:4160749567] auto[0] 174 1 T51 2 T60 4 T57 2
auto[4026531840:4160749567] auto[1] 76 1 T57 2 T44 2 T228 2
auto[4160749568:4294967295] auto[0] 158 1 T1 4 T33 2 T105 2
auto[4160749568:4294967295] auto[1] 60 1 T45 2 T258 2 T257 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%