dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 3004 1 T1 1 T2 41 T4 2
auto[1] 252 1 T12 4 T130 15 T132 3



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 104 1 T36 1 T132 1 T254 1
auto[134217728:268435455] 106 1 T12 1 T23 1 T52 1
auto[268435456:402653183] 106 1 T4 1 T11 1 T12 1
auto[402653184:536870911] 88 1 T2 1 T23 2 T218 1
auto[536870912:671088639] 101 1 T11 1 T12 1 T35 1
auto[671088640:805306367] 99 1 T1 1 T2 3 T12 1
auto[805306368:939524095] 89 1 T2 1 T11 1 T52 1
auto[939524096:1073741823] 94 1 T2 1 T16 1 T23 1
auto[1073741824:1207959551] 102 1 T2 1 T130 2 T5 1
auto[1207959552:1342177279] 105 1 T2 1 T23 2 T130 1
auto[1342177280:1476395007] 117 1 T2 1 T36 1 T218 1
auto[1476395008:1610612735] 99 1 T2 1 T23 2 T52 1
auto[1610612736:1744830463] 85 1 T2 1 T23 2 T52 1
auto[1744830464:1879048191] 86 1 T2 3 T12 1 T35 1
auto[1879048192:2013265919] 130 1 T2 3 T23 1 T57 1
auto[2013265920:2147483647] 95 1 T2 2 T12 1 T57 1
auto[2147483648:2281701375] 112 1 T12 3 T52 1 T130 2
auto[2281701376:2415919103] 98 1 T23 2 T5 2 T62 1
auto[2415919104:2550136831] 98 1 T2 3 T131 1 T50 1
auto[2550136832:2684354559] 103 1 T17 1 T23 1 T57 1
auto[2684354560:2818572287] 116 1 T2 1 T12 1 T23 2
auto[2818572288:2952790015] 111 1 T2 1 T23 3 T217 1
auto[2952790016:3087007743] 109 1 T12 1 T52 1 T130 1
auto[3087007744:3221225471] 105 1 T2 3 T23 2 T36 1
auto[3221225472:3355443199] 97 1 T2 1 T130 1 T218 1
auto[3355443200:3489660927] 93 1 T16 1 T23 3 T130 1
auto[3489660928:3623878655] 99 1 T2 1 T11 1 T130 1
auto[3623878656:3758096383] 85 1 T2 2 T23 2 T5 1
auto[3758096384:3892314111] 109 1 T2 3 T35 1 T130 1
auto[3892314112:4026531839] 108 1 T2 1 T11 2 T23 4
auto[4026531840:4160749567] 108 1 T2 4 T11 1 T23 1
auto[4160749568:4294967295] 99 1 T2 2 T4 1 T23 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 94 1 T36 1 T132 1 T254 1
auto[0:134217727] auto[1] 10 1 T359 1 T137 1 T316 1
auto[134217728:268435455] auto[0] 100 1 T12 1 T23 1 T52 1
auto[134217728:268435455] auto[1] 6 1 T130 1 T145 1 T279 1
auto[268435456:402653183] auto[0] 102 1 T4 1 T11 1 T12 1
auto[268435456:402653183] auto[1] 4 1 T145 1 T308 1 T415 1
auto[402653184:536870911] auto[0] 81 1 T2 1 T23 2 T218 1
auto[402653184:536870911] auto[1] 7 1 T145 1 T136 1 T83 1
auto[536870912:671088639] auto[0] 89 1 T11 1 T35 1 T23 2
auto[536870912:671088639] auto[1] 12 1 T12 1 T130 1 T276 1
auto[671088640:805306367] auto[0] 90 1 T1 1 T2 3 T23 1
auto[671088640:805306367] auto[1] 9 1 T12 1 T130 1 T276 1
auto[805306368:939524095] auto[0] 87 1 T2 1 T11 1 T52 1
auto[805306368:939524095] auto[1] 2 1 T83 1 T416 1 - -
auto[939524096:1073741823] auto[0] 90 1 T2 1 T16 1 T23 1
auto[939524096:1073741823] auto[1] 4 1 T145 1 T135 1 T411 1
auto[1073741824:1207959551] auto[0] 88 1 T2 1 T5 1 T329 1
auto[1073741824:1207959551] auto[1] 14 1 T130 2 T276 1 T136 1
auto[1207959552:1342177279] auto[0] 97 1 T2 1 T23 2 T130 1
auto[1207959552:1342177279] auto[1] 8 1 T359 1 T406 2 T269 1
auto[1342177280:1476395007] auto[0] 109 1 T2 1 T36 1 T218 1
auto[1342177280:1476395007] auto[1] 8 1 T274 1 T354 1 T401 1
auto[1476395008:1610612735] auto[0] 90 1 T2 1 T23 2 T52 1
auto[1476395008:1610612735] auto[1] 9 1 T130 1 T276 1 T137 1
auto[1610612736:1744830463] auto[0] 75 1 T2 1 T23 2 T52 1
auto[1610612736:1744830463] auto[1] 10 1 T359 1 T83 1 T402 1
auto[1744830464:1879048191] auto[0] 75 1 T2 3 T35 1 T37 1
auto[1744830464:1879048191] auto[1] 11 1 T12 1 T135 1 T359 1
auto[1879048192:2013265919] auto[0] 124 1 T2 3 T23 1 T57 1
auto[1879048192:2013265919] auto[1] 6 1 T135 1 T136 1 T251 1
auto[2013265920:2147483647] auto[0] 86 1 T2 2 T12 1 T57 1
auto[2013265920:2147483647] auto[1] 9 1 T325 1 T137 1 T370 1
auto[2147483648:2281701375] auto[0] 105 1 T12 2 T52 1 T145 1
auto[2147483648:2281701375] auto[1] 7 1 T12 1 T130 2 T132 1
auto[2281701376:2415919103] auto[0] 88 1 T23 2 T5 2 T62 1
auto[2281701376:2415919103] auto[1] 10 1 T276 1 T402 2 T308 1
auto[2415919104:2550136831] auto[0] 91 1 T2 3 T131 1 T50 1
auto[2415919104:2550136831] auto[1] 7 1 T359 1 T308 1 T415 1
auto[2550136832:2684354559] auto[0] 97 1 T17 1 T23 1 T57 1
auto[2550136832:2684354559] auto[1] 6 1 T370 1 T406 1 T279 1
auto[2684354560:2818572287] auto[0] 107 1 T2 1 T12 1 T23 2
auto[2684354560:2818572287] auto[1] 9 1 T132 1 T135 1 T251 1
auto[2818572288:2952790015] auto[0] 100 1 T2 1 T23 3 T217 1
auto[2818572288:2952790015] auto[1] 11 1 T137 1 T272 1 T308 2
auto[2952790016:3087007743] auto[0] 103 1 T12 1 T52 1 T132 1
auto[2952790016:3087007743] auto[1] 6 1 T130 1 T137 1 T316 2
auto[3087007744:3221225471] auto[0] 103 1 T2 3 T23 2 T36 1
auto[3087007744:3221225471] auto[1] 2 1 T279 1 T411 1 - -
auto[3221225472:3355443199] auto[0] 87 1 T2 1 T218 1 T145 1
auto[3221225472:3355443199] auto[1] 10 1 T130 1 T83 1 T274 1
auto[3355443200:3489660927] auto[0] 85 1 T16 1 T23 3 T253 1
auto[3355443200:3489660927] auto[1] 8 1 T130 1 T272 1 T415 1
auto[3489660928:3623878655] auto[0] 96 1 T2 1 T11 1 T130 1
auto[3489660928:3623878655] auto[1] 3 1 T303 1 T402 1 T417 1
auto[3623878656:3758096383] auto[0] 80 1 T2 2 T23 2 T5 1
auto[3623878656:3758096383] auto[1] 5 1 T251 1 T370 1 T269 2
auto[3758096384:3892314111] auto[0] 97 1 T2 3 T35 1 T40 2
auto[3758096384:3892314111] auto[1] 12 1 T130 1 T145 1 T370 1
auto[3892314112:4026531839] auto[0] 97 1 T2 1 T11 2 T23 4
auto[3892314112:4026531839] auto[1] 11 1 T132 1 T137 1 T354 1
auto[4026531840:4160749567] auto[0] 100 1 T2 4 T11 1 T23 1
auto[4026531840:4160749567] auto[1] 8 1 T130 1 T251 2 T370 1
auto[4160749568:4294967295] auto[0] 91 1 T2 2 T4 1 T23 1
auto[4160749568:4294967295] auto[1] 8 1 T130 2 T276 1 T274 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%