dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2688 1 T4 4 T17 5 T5 3
auto[1] 298 1 T130 12 T150 2 T151 7



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 88 1 T18 1 T28 1 T25 1
auto[134217728:268435455] 99 1 T17 1 T60 1 T113 1
auto[268435456:402653183] 97 1 T28 4 T60 1 T223 1
auto[402653184:536870911] 101 1 T5 1 T18 1 T28 1
auto[536870912:671088639] 100 1 T17 1 T164 1 T28 1
auto[671088640:805306367] 107 1 T59 1 T28 2 T93 1
auto[805306368:939524095] 111 1 T17 1 T28 2 T70 1
auto[939524096:1073741823] 110 1 T36 1 T28 2 T51 1
auto[1073741824:1207959551] 81 1 T28 1 T51 1 T212 1
auto[1207959552:1342177279] 86 1 T28 1 T51 1 T60 1
auto[1342177280:1476395007] 73 1 T28 1 T75 1 T151 1
auto[1476395008:1610612735] 85 1 T28 1 T93 1 T25 1
auto[1610612736:1744830463] 95 1 T4 1 T17 1 T5 1
auto[1744830464:1879048191] 95 1 T4 1 T28 2 T25 1
auto[1879048192:2013265919] 96 1 T28 2 T58 1 T7 1
auto[2013265920:2147483647] 93 1 T164 1 T28 2 T51 1
auto[2147483648:2281701375] 83 1 T4 1 T89 2 T6 1
auto[2281701376:2415919103] 80 1 T59 1 T28 1 T51 1
auto[2415919104:2550136831] 91 1 T28 1 T6 1 T19 1
auto[2550136832:2684354559] 98 1 T5 1 T28 3 T52 1
auto[2684354560:2818572287] 84 1 T18 1 T28 3 T89 1
auto[2818572288:2952790015] 90 1 T164 1 T28 1 T89 1
auto[2952790016:3087007743] 86 1 T18 1 T164 1 T104 1
auto[3087007744:3221225471] 73 1 T59 1 T212 1 T213 1
auto[3221225472:3355443199] 105 1 T28 6 T89 1 T75 1
auto[3355443200:3489660927] 101 1 T17 1 T28 3 T144 2
auto[3489660928:3623878655] 89 1 T4 1 T28 1 T213 1
auto[3623878656:3758096383] 108 1 T28 2 T51 2 T212 1
auto[3758096384:3892314111] 93 1 T28 1 T211 1 T60 1
auto[3892314112:4026531839] 118 1 T28 4 T51 1 T211 1
auto[4026531840:4160749567] 79 1 T28 3 T70 1 T93 1
auto[4160749568:4294967295] 91 1 T28 1 T6 1 T52 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 82 1 T18 1 T28 1 T25 1
auto[0:134217727] auto[1] 6 1 T130 2 T248 1 T422 2
auto[134217728:268435455] auto[0] 94 1 T17 1 T60 1 T113 1
auto[134217728:268435455] auto[1] 5 1 T130 1 T283 1 T299 1
auto[268435456:402653183] auto[0] 83 1 T28 4 T60 1 T223 1
auto[268435456:402653183] auto[1] 14 1 T130 2 T380 1 T307 1
auto[402653184:536870911] auto[0] 94 1 T5 1 T18 1 T28 1
auto[402653184:536870911] auto[1] 7 1 T283 1 T155 1 T423 1
auto[536870912:671088639] auto[0] 91 1 T17 1 T164 1 T28 1
auto[536870912:671088639] auto[1] 9 1 T283 1 T307 1 T394 1
auto[671088640:805306367] auto[0] 100 1 T59 1 T28 2 T93 1
auto[671088640:805306367] auto[1] 7 1 T153 1 T299 1 T338 2
auto[805306368:939524095] auto[0] 101 1 T17 1 T28 2 T70 1
auto[805306368:939524095] auto[1] 10 1 T130 1 T151 1 T380 1
auto[939524096:1073741823] auto[0] 100 1 T36 1 T28 2 T51 1
auto[939524096:1073741823] auto[1] 10 1 T380 1 T299 1 T307 1
auto[1073741824:1207959551] auto[0] 69 1 T28 1 T51 1 T212 1
auto[1073741824:1207959551] auto[1] 12 1 T150 1 T283 2 T280 1
auto[1207959552:1342177279] auto[0] 72 1 T28 1 T51 1 T60 1
auto[1207959552:1342177279] auto[1] 14 1 T152 1 T153 1 T283 1
auto[1342177280:1476395007] auto[0] 61 1 T28 1 T75 1 T258 1
auto[1342177280:1476395007] auto[1] 12 1 T151 1 T380 1 T155 1
auto[1476395008:1610612735] auto[0] 77 1 T28 1 T93 1 T25 1
auto[1476395008:1610612735] auto[1] 8 1 T299 1 T411 1 T260 1
auto[1610612736:1744830463] auto[0] 88 1 T4 1 T17 1 T5 1
auto[1610612736:1744830463] auto[1] 7 1 T152 1 T155 1 T393 1
auto[1744830464:1879048191] auto[0] 87 1 T4 1 T28 2 T25 1
auto[1744830464:1879048191] auto[1] 8 1 T283 1 T380 1 T155 1
auto[1879048192:2013265919] auto[0] 87 1 T28 2 T58 1 T7 1
auto[1879048192:2013265919] auto[1] 9 1 T252 1 T411 1 T379 1
auto[2013265920:2147483647] auto[0] 85 1 T164 1 T28 2 T51 1
auto[2013265920:2147483647] auto[1] 8 1 T150 1 T252 1 T307 1
auto[2147483648:2281701375] auto[0] 75 1 T4 1 T89 2 T6 1
auto[2147483648:2281701375] auto[1] 8 1 T152 1 T283 1 T299 1
auto[2281701376:2415919103] auto[0] 68 1 T59 1 T28 1 T51 1
auto[2281701376:2415919103] auto[1] 12 1 T153 1 T299 1 T393 1
auto[2415919104:2550136831] auto[0] 82 1 T28 1 T6 1 T19 1
auto[2415919104:2550136831] auto[1] 9 1 T307 1 T297 1 T414 1
auto[2550136832:2684354559] auto[0] 90 1 T5 1 T28 3 T52 1
auto[2550136832:2684354559] auto[1] 8 1 T280 1 T393 1 T413 1
auto[2684354560:2818572287] auto[0] 74 1 T18 1 T28 3 T89 1
auto[2684354560:2818572287] auto[1] 10 1 T152 1 T283 1 T380 1
auto[2818572288:2952790015] auto[0] 76 1 T164 1 T28 1 T89 1
auto[2818572288:2952790015] auto[1] 14 1 T130 1 T380 1 T307 1
auto[2952790016:3087007743] auto[0] 81 1 T18 1 T164 1 T104 1
auto[2952790016:3087007743] auto[1] 5 1 T130 1 T152 1 T425 1
auto[3087007744:3221225471] auto[0] 70 1 T59 1 T212 1 T213 1
auto[3087007744:3221225471] auto[1] 3 1 T130 1 T155 1 T411 1
auto[3221225472:3355443199] auto[0] 94 1 T28 6 T89 1 T75 1
auto[3221225472:3355443199] auto[1] 11 1 T130 1 T151 1 T152 1
auto[3355443200:3489660927] auto[0] 95 1 T17 1 T28 3 T144 2
auto[3355443200:3489660927] auto[1] 6 1 T151 1 T299 1 T338 1
auto[3489660928:3623878655] auto[0] 76 1 T4 1 T28 1 T213 1
auto[3489660928:3623878655] auto[1] 13 1 T153 1 T307 1 T379 1
auto[3623878656:3758096383] auto[0] 97 1 T28 2 T51 2 T212 1
auto[3623878656:3758096383] auto[1] 11 1 T151 1 T283 2 T280 1
auto[3758096384:3892314111] auto[0] 80 1 T28 1 T211 1 T60 1
auto[3758096384:3892314111] auto[1] 13 1 T152 1 T283 1 T299 1
auto[3892314112:4026531839] auto[0] 104 1 T28 4 T51 1 T211 1
auto[3892314112:4026531839] auto[1] 14 1 T130 1 T151 2 T380 1
auto[4026531840:4160749567] auto[0] 68 1 T28 3 T70 1 T93 1
auto[4026531840:4160749567] auto[1] 11 1 T130 1 T299 1 T247 1
auto[4160749568:4294967295] auto[0] 87 1 T28 1 T6 1 T52 1
auto[4160749568:4294967295] auto[1] 4 1 T299 1 T411 1 T261 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%