dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4694 1 T3 2 T5 26 T12 2
auto[1] 2344 1 T3 2 T5 6 T14 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 218 1 T5 2 T50 2 T45 2
auto[134217728:268435455] 238 1 T52 2 T119 4 T65 2
auto[268435456:402653183] 214 1 T52 2 T6 2 T62 2
auto[402653184:536870911] 188 1 T33 2 T103 2 T202 2
auto[536870912:671088639] 238 1 T49 2 T6 2 T103 4
auto[671088640:805306367] 260 1 T14 2 T33 2 T88 2
auto[805306368:939524095] 204 1 T5 2 T34 2 T118 2
auto[939524096:1073741823] 188 1 T5 2 T23 2 T201 2
auto[1073741824:1207959551] 264 1 T34 2 T52 2 T198 2
auto[1207959552:1342177279] 230 1 T5 2 T6 4 T57 2
auto[1342177280:1476395007] 212 1 T14 2 T52 6 T56 2
auto[1476395008:1610612735] 232 1 T5 4 T199 2 T52 2
auto[1610612736:1744830463] 208 1 T5 2 T118 2 T52 2
auto[1744830464:1879048191] 258 1 T52 4 T201 2 T136 2
auto[1879048192:2013265919] 214 1 T119 2 T49 2 T45 2
auto[2013265920:2147483647] 254 1 T14 2 T33 2 T52 4
auto[2147483648:2281701375] 196 1 T199 2 T34 2 T52 2
auto[2281701376:2415919103] 222 1 T5 2 T52 2 T201 2
auto[2415919104:2550136831] 222 1 T23 2 T88 2 T52 4
auto[2550136832:2684354559] 210 1 T5 4 T34 2 T52 4
auto[2684354560:2818572287] 202 1 T199 2 T118 2 T48 2
auto[2818572288:2952790015] 210 1 T3 2 T5 2 T23 2
auto[2952790016:3087007743] 234 1 T119 2 T6 2 T103 2
auto[3087007744:3221225471] 198 1 T52 2 T16 2 T119 2
auto[3221225472:3355443199] 226 1 T130 2 T331 2 T7 2
auto[3355443200:3489660927] 194 1 T5 2 T14 2 T52 2
auto[3489660928:3623878655] 200 1 T56 2 T6 2 T45 2
auto[3623878656:3758096383] 238 1 T3 2 T5 4 T199 2
auto[3758096384:3892314111] 202 1 T34 2 T103 2 T57 6
auto[3892314112:4026531839] 210 1 T23 2 T136 2 T6 4
auto[4026531840:4160749567] 240 1 T5 2 T34 2 T52 4
auto[4160749568:4294967295] 214 1 T5 2 T12 2 T119 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 138 1 T200 2 T66 2 T38 2
auto[0:134217727] auto[1] 80 1 T5 2 T50 2 T45 2
auto[134217728:268435455] auto[0] 146 1 T52 2 T65 2 T245 2
auto[134217728:268435455] auto[1] 92 1 T119 4 T28 2 T85 2
auto[268435456:402653183] auto[0] 144 1 T6 2 T62 2 T66 2
auto[268435456:402653183] auto[1] 70 1 T52 2 T202 2 T141 2
auto[402653184:536870911] auto[0] 118 1 T33 2 T202 2 T141 2
auto[402653184:536870911] auto[1] 70 1 T103 2 T245 2 T141 2
auto[536870912:671088639] auto[0] 152 1 T49 2 T6 2 T103 2
auto[536870912:671088639] auto[1] 86 1 T103 2 T57 2 T154 2
auto[671088640:805306367] auto[0] 182 1 T33 2 T118 4 T56 2
auto[671088640:805306367] auto[1] 78 1 T14 2 T88 2 T6 2
auto[805306368:939524095] auto[0] 134 1 T5 2 T118 2 T46 2
auto[805306368:939524095] auto[1] 70 1 T34 2 T50 2 T57 2
auto[939524096:1073741823] auto[0] 126 1 T5 2 T201 2 T19 2
auto[939524096:1073741823] auto[1] 62 1 T23 2 T57 2 T69 2
auto[1073741824:1207959551] auto[0] 182 1 T34 2 T52 2 T198 2
auto[1073741824:1207959551] auto[1] 82 1 T50 2 T278 2 T347 2
auto[1207959552:1342177279] auto[0] 158 1 T5 2 T6 2 T57 2
auto[1207959552:1342177279] auto[1] 72 1 T6 2 T133 2 T116 2
auto[1342177280:1476395007] auto[0] 138 1 T14 2 T52 6 T57 2
auto[1342177280:1476395007] auto[1] 74 1 T56 2 T69 2 T245 2
auto[1476395008:1610612735] auto[0] 150 1 T5 4 T6 2 T27 2
auto[1476395008:1610612735] auto[1] 82 1 T199 2 T52 2 T6 2
auto[1610612736:1744830463] auto[0] 118 1 T118 2 T52 2 T81 2
auto[1610612736:1744830463] auto[1] 90 1 T5 2 T103 2 T50 2
auto[1744830464:1879048191] auto[0] 172 1 T52 2 T136 2 T6 4
auto[1744830464:1879048191] auto[1] 86 1 T52 2 T201 2 T6 4
auto[1879048192:2013265919] auto[0] 140 1 T119 2 T49 2 T45 2
auto[1879048192:2013265919] auto[1] 74 1 T252 2 T270 2 T243 2
auto[2013265920:2147483647] auto[0] 186 1 T14 2 T33 2 T52 4
auto[2013265920:2147483647] auto[1] 68 1 T139 2 T58 2 T245 2
auto[2147483648:2281701375] auto[0] 148 1 T52 2 T57 2 T331 2
auto[2147483648:2281701375] auto[1] 48 1 T199 2 T34 2 T200 2
auto[2281701376:2415919103] auto[0] 138 1 T5 2 T52 2 T201 2
auto[2281701376:2415919103] auto[1] 84 1 T103 2 T69 4 T130 2
auto[2415919104:2550136831] auto[0] 152 1 T23 2 T88 2 T52 4
auto[2415919104:2550136831] auto[1] 70 1 T45 2 T46 2 T47 2
auto[2550136832:2684354559] auto[0] 148 1 T5 4 T34 2 T52 4
auto[2550136832:2684354559] auto[1] 62 1 T154 2 T112 2 T51 2
auto[2684354560:2818572287] auto[0] 118 1 T199 2 T118 2 T49 2
auto[2684354560:2818572287] auto[1] 84 1 T48 2 T82 2 T142 2
auto[2818572288:2952790015] auto[0] 140 1 T3 2 T5 2 T23 2
auto[2818572288:2952790015] auto[1] 70 1 T88 2 T112 2 T64 2
auto[2952790016:3087007743] auto[0] 150 1 T119 2 T103 2 T65 2
auto[2952790016:3087007743] auto[1] 84 1 T6 2 T245 2 T28 2
auto[3087007744:3221225471] auto[0] 152 1 T52 2 T119 2 T6 2
auto[3087007744:3221225471] auto[1] 46 1 T16 2 T57 4 T272 2
auto[3221225472:3355443199] auto[0] 160 1 T130 2 T331 2 T7 2
auto[3221225472:3355443199] auto[1] 66 1 T142 2 T47 2 T54 2
auto[3355443200:3489660927] auto[0] 144 1 T5 2 T52 2 T103 2
auto[3355443200:3489660927] auto[1] 50 1 T14 2 T86 2 T116 2
auto[3489660928:3623878655] auto[0] 120 1 T6 2 T45 2 T65 2
auto[3489660928:3623878655] auto[1] 80 1 T56 2 T69 2 T7 2
auto[3623878656:3758096383] auto[0] 178 1 T5 4 T199 2 T52 2
auto[3623878656:3758096383] auto[1] 60 1 T3 2 T56 2 T57 2
auto[3758096384:3892314111] auto[0] 138 1 T34 2 T103 2 T57 4
auto[3758096384:3892314111] auto[1] 64 1 T57 2 T69 2 T66 2
auto[3892314112:4026531839] auto[0] 138 1 T23 2 T136 2 T6 2
auto[3892314112:4026531839] auto[1] 72 1 T6 2 T112 2 T47 4
auto[4026531840:4160749567] auto[0] 154 1 T34 2 T52 2 T57 2
auto[4026531840:4160749567] auto[1] 86 1 T5 2 T52 2 T28 2
auto[4160749568:4294967295] auto[0] 132 1 T5 2 T12 2 T119 2
auto[4160749568:4294967295] auto[1] 82 1 T136 2 T49 2 T6 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%