dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2969 1 T1 4 T11 4 T13 6
auto[1] 269 1 T1 3 T11 3 T123 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 102 1 T1 1 T16 1 T153 2
auto[134217728:268435455] 112 1 T13 1 T51 1 T44 1
auto[268435456:402653183] 105 1 T55 1 T103 1 T199 1
auto[402653184:536870911] 99 1 T44 1 T123 1 T204 1
auto[536870912:671088639] 91 1 T16 1 T17 1 T197 1
auto[671088640:805306367] 90 1 T36 1 T55 1 T103 1
auto[805306368:939524095] 110 1 T1 1 T44 1 T45 1
auto[939524096:1073741823] 100 1 T36 1 T23 1 T48 1
auto[1073741824:1207959551] 88 1 T1 1 T26 1 T196 1
auto[1207959552:1342177279] 105 1 T11 1 T197 1 T51 2
auto[1342177280:1476395007] 99 1 T11 1 T17 1 T36 1
auto[1476395008:1610612735] 88 1 T13 1 T14 2 T44 1
auto[1610612736:1744830463] 103 1 T24 1 T199 1 T95 1
auto[1744830464:1879048191] 106 1 T11 1 T17 1 T36 1
auto[1879048192:2013265919] 100 1 T16 1 T196 2 T23 1
auto[2013265920:2147483647] 97 1 T47 1 T150 1 T95 1
auto[2147483648:2281701375] 80 1 T1 2 T44 1 T49 1
auto[2281701376:2415919103] 106 1 T1 1 T36 1 T123 1
auto[2415919104:2550136831] 103 1 T16 1 T196 1 T44 1
auto[2550136832:2684354559] 105 1 T16 1 T36 1 T123 1
auto[2684354560:2818572287] 108 1 T1 1 T11 1 T26 1
auto[2818572288:2952790015] 118 1 T13 1 T16 1 T17 1
auto[2952790016:3087007743] 112 1 T11 1 T13 1 T16 1
auto[3087007744:3221225471] 97 1 T44 1 T202 1 T135 1
auto[3221225472:3355443199] 86 1 T26 1 T51 1 T152 1
auto[3355443200:3489660927] 114 1 T196 1 T23 2 T150 2
auto[3489660928:3623878655] 94 1 T36 2 T47 1 T55 1
auto[3623878656:3758096383] 88 1 T51 1 T123 1 T47 1
auto[3758096384:3892314111] 123 1 T11 2 T13 1 T196 1
auto[3892314112:4026531839] 107 1 T15 1 T23 1 T197 1
auto[4026531840:4160749567] 101 1 T13 1 T14 1 T26 1
auto[4160749568:4294967295] 101 1 T16 1 T44 1 T45 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 90 1 T16 1 T153 1 T98 1
auto[0:134217727] auto[1] 12 1 T1 1 T153 1 T154 1
auto[134217728:268435455] auto[0] 104 1 T13 1 T51 1 T44 1
auto[134217728:268435455] auto[1] 8 1 T377 1 T273 1 T259 1
auto[268435456:402653183] auto[0] 97 1 T55 1 T103 1 T199 1
auto[268435456:402653183] auto[1] 8 1 T152 1 T377 1 T307 1
auto[402653184:536870911] auto[0] 93 1 T44 1 T123 1 T204 1
auto[402653184:536870911] auto[1] 6 1 T239 1 T222 1 T411 1
auto[536870912:671088639] auto[0] 83 1 T16 1 T17 1 T197 1
auto[536870912:671088639] auto[1] 8 1 T141 1 T221 1 T239 1
auto[671088640:805306367] auto[0] 77 1 T36 1 T55 1 T103 1
auto[671088640:805306367] auto[1] 13 1 T152 1 T153 1 T222 3
auto[805306368:939524095] auto[0] 103 1 T1 1 T44 1 T45 1
auto[805306368:939524095] auto[1] 7 1 T240 2 T419 1 T407 1
auto[939524096:1073741823] auto[0] 91 1 T36 1 T23 1 T48 1
auto[939524096:1073741823] auto[1] 9 1 T152 2 T304 1 T408 1
auto[1073741824:1207959551] auto[0] 84 1 T1 1 T26 1 T196 1
auto[1073741824:1207959551] auto[1] 4 1 T255 1 T376 1 T222 1
auto[1207959552:1342177279] auto[0] 98 1 T11 1 T197 1 T51 2
auto[1207959552:1342177279] auto[1] 7 1 T259 1 T409 1 T415 1
auto[1342177280:1476395007] auto[0] 88 1 T17 1 T36 1 T47 1
auto[1342177280:1476395007] auto[1] 11 1 T11 1 T376 1 T273 1
auto[1476395008:1610612735] auto[0] 84 1 T13 1 T14 2 T44 1
auto[1476395008:1610612735] auto[1] 4 1 T123 1 T273 1 T415 1
auto[1610612736:1744830463] auto[0] 93 1 T24 1 T199 1 T95 1
auto[1610612736:1744830463] auto[1] 10 1 T248 1 T307 1 T304 1
auto[1744830464:1879048191] auto[0] 100 1 T17 1 T36 1 T48 1
auto[1744830464:1879048191] auto[1] 6 1 T11 1 T123 1 T141 2
auto[1879048192:2013265919] auto[0] 95 1 T16 1 T196 2 T23 1
auto[1879048192:2013265919] auto[1] 5 1 T255 1 T407 2 T414 1
auto[2013265920:2147483647] auto[0] 91 1 T47 1 T150 1 T95 1
auto[2013265920:2147483647] auto[1] 6 1 T239 1 T259 1 T410 1
auto[2147483648:2281701375] auto[0] 77 1 T1 2 T44 1 T49 1
auto[2147483648:2281701375] auto[1] 3 1 T307 1 T222 1 T420 1
auto[2281701376:2415919103] auto[0] 98 1 T36 1 T103 1 T22 1
auto[2281701376:2415919103] auto[1] 8 1 T1 1 T123 1 T141 1
auto[2415919104:2550136831] auto[0] 92 1 T16 1 T196 1 T44 1
auto[2415919104:2550136831] auto[1] 11 1 T152 2 T153 1 T376 1
auto[2550136832:2684354559] auto[0] 96 1 T16 1 T36 1 T123 1
auto[2550136832:2684354559] auto[1] 9 1 T152 1 T221 1 T240 1
auto[2684354560:2818572287] auto[0] 99 1 T11 1 T26 1 T23 1
auto[2684354560:2818572287] auto[1] 9 1 T1 1 T376 1 T239 1
auto[2818572288:2952790015] auto[0] 104 1 T13 1 T16 1 T17 1
auto[2818572288:2952790015] auto[1] 14 1 T307 1 T239 1 T222 1
auto[2952790016:3087007743] auto[0] 103 1 T13 1 T16 1 T17 1
auto[2952790016:3087007743] auto[1] 9 1 T11 1 T141 1 T376 1
auto[3087007744:3221225471] auto[0] 89 1 T44 1 T202 1 T135 1
auto[3087007744:3221225471] auto[1] 8 1 T323 1 T407 1 T406 1
auto[3221225472:3355443199] auto[0] 75 1 T26 1 T51 1 T56 1
auto[3221225472:3355443199] auto[1] 11 1 T152 1 T222 2 T410 2
auto[3355443200:3489660927] auto[0] 106 1 T196 1 T23 2 T150 2
auto[3355443200:3489660927] auto[1] 8 1 T273 1 T106 1 T407 1
auto[3489660928:3623878655] auto[0] 86 1 T36 2 T47 1 T55 1
auto[3489660928:3623878655] auto[1] 8 1 T228 1 T255 1 T307 1
auto[3623878656:3758096383] auto[0] 75 1 T51 1 T47 1 T4 1
auto[3623878656:3758096383] auto[1] 13 1 T123 1 T152 1 T141 2
auto[3758096384:3892314111] auto[0] 112 1 T11 2 T13 1 T196 1
auto[3758096384:3892314111] auto[1] 11 1 T152 1 T221 1 T323 1
auto[3892314112:4026531839] auto[0] 95 1 T15 1 T23 1 T197 1
auto[3892314112:4026531839] auto[1] 12 1 T248 1 T221 1 T222 1
auto[4026531840:4160749567] auto[0] 97 1 T13 1 T14 1 T26 1
auto[4026531840:4160749567] auto[1] 4 1 T248 1 T394 1 T407 1
auto[4160749568:4294967295] auto[0] 94 1 T16 1 T44 1 T45 1
auto[4160749568:4294967295] auto[1] 7 1 T152 1 T359 1 T407 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%