dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4768 1 T1 4 T3 4 T14 2
auto[1] 2272 1 T1 6 T2 2 T3 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 220 1 T16 2 T33 2 T50 2
auto[134217728:268435455] 218 1 T29 4 T5 2 T165 2
auto[268435456:402653183] 232 1 T97 2 T114 2 T223 2
auto[402653184:536870911] 168 1 T16 2 T114 2 T142 2
auto[536870912:671088639] 214 1 T97 2 T41 2 T67 2
auto[671088640:805306367] 210 1 T1 2 T41 2 T29 2
auto[805306368:939524095] 186 1 T97 2 T54 2 T222 2
auto[939524096:1073741823] 230 1 T41 2 T130 2 T56 2
auto[1073741824:1207959551] 224 1 T3 2 T41 2 T54 2
auto[1207959552:1342177279] 240 1 T1 2 T3 2 T50 2
auto[1342177280:1476395007] 228 1 T142 2 T29 4 T60 4
auto[1476395008:1610612735] 218 1 T1 2 T222 2 T80 2
auto[1610612736:1744830463] 200 1 T16 2 T50 2 T41 2
auto[1744830464:1879048191] 248 1 T97 2 T29 2 T67 2
auto[1879048192:2013265919] 218 1 T223 2 T63 2 T67 2
auto[2013265920:2147483647] 262 1 T14 2 T50 2 T55 2
auto[2147483648:2281701375] 208 1 T1 2 T16 2 T80 2
auto[2281701376:2415919103] 200 1 T97 2 T41 2 T55 2
auto[2415919104:2550136831] 176 1 T1 2 T152 2 T68 2
auto[2550136832:2684354559] 206 1 T223 2 T63 4 T29 2
auto[2684354560:2818572287] 238 1 T33 2 T114 2 T62 2
auto[2818572288:2952790015] 250 1 T54 2 T130 2 T60 2
auto[2952790016:3087007743] 240 1 T41 2 T130 2 T142 2
auto[3087007744:3221225471] 240 1 T222 2 T223 2 T142 2
auto[3221225472:3355443199] 246 1 T114 4 T67 2 T224 2
auto[3355443200:3489660927] 190 1 T97 2 T60 2 T68 2
auto[3489660928:3623878655] 216 1 T33 4 T152 2 T47 2
auto[3623878656:3758096383] 242 1 T67 2 T47 2 T5 2
auto[3758096384:3892314111] 218 1 T2 2 T4 2 T50 2
auto[3892314112:4026531839] 224 1 T14 2 T4 2 T29 2
auto[4026531840:4160749567] 190 1 T3 2 T222 2 T67 2
auto[4160749568:4294967295] 240 1 T67 2 T5 6 T80 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 146 1 T16 2 T33 2 T50 2
auto[0:134217727] auto[1] 74 1 T60 2 T228 2 T6 2
auto[134217728:268435455] auto[0] 156 1 T29 2 T5 2 T213 2
auto[134217728:268435455] auto[1] 62 1 T29 2 T165 2 T156 2
auto[268435456:402653183] auto[0] 172 1 T97 2 T114 2 T223 2
auto[268435456:402653183] auto[1] 60 1 T224 2 T6 2 T165 2
auto[402653184:536870911] auto[0] 108 1 T114 2 T142 2 T5 2
auto[402653184:536870911] auto[1] 60 1 T16 2 T29 2 T57 2
auto[536870912:671088639] auto[0] 150 1 T97 2 T41 2 T67 2
auto[536870912:671088639] auto[1] 64 1 T156 2 T65 4 T201 2
auto[671088640:805306367] auto[0] 130 1 T41 2 T29 2 T67 2
auto[671088640:805306367] auto[1] 80 1 T1 2 T67 2 T53 2
auto[805306368:939524095] auto[0] 132 1 T97 2 T54 2 T222 2
auto[805306368:939524095] auto[1] 54 1 T152 2 T228 2 T30 2
auto[939524096:1073741823] auto[0] 162 1 T56 2 T68 2 T57 2
auto[939524096:1073741823] auto[1] 68 1 T41 2 T130 2 T20 2
auto[1073741824:1207959551] auto[0] 144 1 T3 2 T41 2 T54 2
auto[1073741824:1207959551] auto[1] 80 1 T67 2 T213 2 T265 2
auto[1207959552:1342177279] auto[0] 168 1 T3 2 T50 2 T222 2
auto[1207959552:1342177279] auto[1] 72 1 T1 2 T222 2 T269 2
auto[1342177280:1476395007] auto[0] 168 1 T142 2 T29 2 T60 4
auto[1342177280:1476395007] auto[1] 60 1 T29 2 T47 2 T201 2
auto[1476395008:1610612735] auto[0] 156 1 T1 2 T222 2 T80 2
auto[1476395008:1610612735] auto[1] 62 1 T156 2 T72 2 T343 2
auto[1610612736:1744830463] auto[0] 144 1 T50 2 T41 2 T5 2
auto[1610612736:1744830463] auto[1] 56 1 T16 2 T5 2 T72 2
auto[1744830464:1879048191] auto[0] 168 1 T97 2 T67 2 T61 2
auto[1744830464:1879048191] auto[1] 80 1 T29 2 T64 2 T418 2
auto[1879048192:2013265919] auto[0] 150 1 T63 2 T67 2 T6 2
auto[1879048192:2013265919] auto[1] 68 1 T223 2 T68 2 T5 2
auto[2013265920:2147483647] auto[0] 174 1 T14 2 T50 2 T55 2
auto[2013265920:2147483647] auto[1] 88 1 T80 2 T6 4 T93 2
auto[2147483648:2281701375] auto[0] 142 1 T293 2 T30 2 T156 4
auto[2147483648:2281701375] auto[1] 66 1 T1 2 T16 2 T80 2
auto[2281701376:2415919103] auto[0] 134 1 T97 2 T41 2 T55 2
auto[2281701376:2415919103] auto[1] 66 1 T29 4 T152 2 T5 4
auto[2415919104:2550136831] auto[0] 120 1 T1 2 T6 2 T314 2
auto[2415919104:2550136831] auto[1] 56 1 T152 2 T68 2 T47 2
auto[2550136832:2684354559] auto[0] 146 1 T223 2 T63 2 T29 2
auto[2550136832:2684354559] auto[1] 60 1 T63 2 T293 2 T156 2
auto[2684354560:2818572287] auto[0] 160 1 T33 2 T114 2 T60 2
auto[2684354560:2818572287] auto[1] 78 1 T62 2 T29 2 T228 2
auto[2818572288:2952790015] auto[0] 178 1 T54 2 T60 2 T148 2
auto[2818572288:2952790015] auto[1] 72 1 T130 2 T224 2 T156 4
auto[2952790016:3087007743] auto[0] 156 1 T41 2 T29 2 T5 2
auto[2952790016:3087007743] auto[1] 84 1 T130 2 T142 2 T5 2
auto[3087007744:3221225471] auto[0] 158 1 T222 2 T223 2 T148 2
auto[3087007744:3221225471] auto[1] 82 1 T142 2 T63 2 T228 2
auto[3221225472:3355443199] auto[0] 178 1 T114 4 T67 2 T80 2
auto[3221225472:3355443199] auto[1] 68 1 T224 2 T6 2 T265 2
auto[3355443200:3489660927] auto[0] 134 1 T97 2 T60 2 T68 2
auto[3355443200:3489660927] auto[1] 56 1 T80 2 T156 2 T8 2
auto[3489660928:3623878655] auto[0] 130 1 T33 4 T47 2 T5 2
auto[3489660928:3623878655] auto[1] 86 1 T152 2 T5 4 T6 4
auto[3623878656:3758096383] auto[0] 152 1 T67 2 T80 2 T229 2
auto[3623878656:3758096383] auto[1] 90 1 T47 2 T5 2 T6 2
auto[3758096384:3892314111] auto[0] 142 1 T4 2 T50 2 T47 2
auto[3758096384:3892314111] auto[1] 76 1 T2 2 T62 2 T29 4
auto[3892314112:4026531839] auto[0] 142 1 T52 2 T152 2 T68 2
auto[3892314112:4026531839] auto[1] 82 1 T14 2 T4 2 T29 2
auto[4026531840:4160749567] auto[0] 126 1 T222 2 T213 2 T156 2
auto[4026531840:4160749567] auto[1] 64 1 T3 2 T67 2 T224 2
auto[4160749568:4294967295] auto[0] 142 1 T5 6 T80 2 T229 2
auto[4160749568:4294967295] auto[1] 98 1 T67 2 T156 2 T72 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%