dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6975 1 T1 7 T2 1 T3 9
auto[1] 321 1 T18 2 T123 1 T281 15



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 2905 1 T1 2 T3 4 T4 18
auto[134217728:268435455] 185 1 T1 1 T4 2 T18 1
auto[268435456:402653183] 154 1 T4 1 T16 1 T18 1
auto[402653184:536870911] 171 1 T3 1 T4 2 T16 4
auto[536870912:671088639] 170 1 T4 2 T16 2 T26 1
auto[671088640:805306367] 147 1 T16 3 T18 2 T32 1
auto[805306368:939524095] 158 1 T16 1 T101 1 T100 1
auto[939524096:1073741823] 141 1 T16 3 T39 1 T26 1
auto[1073741824:1207959551] 139 1 T41 1 T231 1 T42 1
auto[1207959552:1342177279] 140 1 T3 1 T16 1 T101 1
auto[1342177280:1476395007] 136 1 T1 1 T3 1 T228 1
auto[1476395008:1610612735] 144 1 T2 1 T4 3 T16 1
auto[1610612736:1744830463] 151 1 T1 1 T4 1 T16 2
auto[1744830464:1879048191] 123 1 T18 1 T32 1 T101 2
auto[1879048192:2013265919] 134 1 T4 2 T16 1 T101 1
auto[2013265920:2147483647] 133 1 T4 1 T16 3 T48 1
auto[2147483648:2281701375] 119 1 T16 3 T18 1 T40 1
auto[2281701376:2415919103] 132 1 T4 2 T32 1 T228 1
auto[2415919104:2550136831] 108 1 T16 1 T228 1 T101 1
auto[2550136832:2684354559] 138 1 T16 2 T142 1 T19 2
auto[2684354560:2818572287] 122 1 T16 1 T42 1 T55 2
auto[2818572288:2952790015] 143 1 T3 1 T16 2 T32 1
auto[2952790016:3087007743] 123 1 T3 1 T16 3 T48 1
auto[3087007744:3221225471] 118 1 T1 1 T16 1 T18 1
auto[3221225472:3355443199] 138 1 T16 1 T18 1 T41 1
auto[3355443200:3489660927] 127 1 T4 1 T16 1 T18 1
auto[3489660928:3623878655] 129 1 T26 1 T136 1 T20 1
auto[3623878656:3758096383] 138 1 T4 3 T16 1 T41 1
auto[3758096384:3892314111] 151 1 T1 1 T4 2 T39 1
auto[3892314112:4026531839] 151 1 T228 1 T231 1 T24 1
auto[4026531840:4160749567] 147 1 T4 1 T101 1 T42 1
auto[4160749568:4294967295] 181 1 T4 1 T16 2 T32 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2891 1 T1 2 T3 4 T4 18
auto[0:134217727] auto[1] 14 1 T75 1 T387 1 T275 1
auto[134217728:268435455] auto[0] 178 1 T1 1 T4 2 T18 1
auto[134217728:268435455] auto[1] 7 1 T294 2 T403 1 T374 1
auto[268435456:402653183] auto[0] 147 1 T4 1 T16 1 T18 1
auto[268435456:402653183] auto[1] 7 1 T198 1 T399 1 T401 1
auto[402653184:536870911] auto[0] 156 1 T3 1 T4 2 T16 4
auto[402653184:536870911] auto[1] 15 1 T123 1 T281 1 T198 1
auto[536870912:671088639] auto[0] 158 1 T4 2 T16 2 T26 1
auto[536870912:671088639] auto[1] 12 1 T281 1 T75 2 T198 1
auto[671088640:805306367] auto[0] 136 1 T16 3 T18 1 T32 1
auto[671088640:805306367] auto[1] 11 1 T18 1 T399 1 T405 1
auto[805306368:939524095] auto[0] 147 1 T16 1 T101 1 T100 1
auto[805306368:939524095] auto[1] 11 1 T281 1 T75 1 T377 1
auto[939524096:1073741823] auto[0] 131 1 T16 3 T39 1 T26 1
auto[939524096:1073741823] auto[1] 10 1 T299 1 T393 1 T377 1
auto[1073741824:1207959551] auto[0] 129 1 T41 1 T231 1 T42 1
auto[1073741824:1207959551] auto[1] 10 1 T281 1 T387 1 T294 1
auto[1207959552:1342177279] auto[0] 130 1 T3 1 T16 1 T101 1
auto[1207959552:1342177279] auto[1] 10 1 T281 1 T198 1 T399 3
auto[1342177280:1476395007] auto[0] 131 1 T1 1 T3 1 T228 1
auto[1342177280:1476395007] auto[1] 5 1 T281 1 T403 2 T406 1
auto[1476395008:1610612735] auto[0] 136 1 T2 1 T4 3 T16 1
auto[1476395008:1610612735] auto[1] 8 1 T274 1 T399 3 T392 1
auto[1610612736:1744830463] auto[0] 139 1 T1 1 T4 1 T16 2
auto[1610612736:1744830463] auto[1] 12 1 T377 1 T391 1 T392 1
auto[1744830464:1879048191] auto[0] 118 1 T18 1 T32 1 T101 2
auto[1744830464:1879048191] auto[1] 5 1 T198 1 T275 1 T405 1
auto[1879048192:2013265919] auto[0] 126 1 T4 2 T16 1 T101 1
auto[1879048192:2013265919] auto[1] 8 1 T266 1 T299 1 T392 1
auto[2013265920:2147483647] auto[0] 119 1 T4 1 T16 3 T48 1
auto[2013265920:2147483647] auto[1] 14 1 T294 1 T220 1 T391 1
auto[2147483648:2281701375] auto[0] 111 1 T16 3 T40 1 T8 1
auto[2147483648:2281701375] auto[1] 8 1 T18 1 T266 1 T275 1
auto[2281701376:2415919103] auto[0] 122 1 T4 2 T32 1 T228 1
auto[2281701376:2415919103] auto[1] 10 1 T75 2 T392 1 T308 1
auto[2415919104:2550136831] auto[0] 102 1 T16 1 T228 1 T101 1
auto[2415919104:2550136831] auto[1] 6 1 T399 1 T405 1 T407 1
auto[2550136832:2684354559] auto[0] 125 1 T16 2 T142 1 T19 2
auto[2550136832:2684354559] auto[1] 13 1 T275 1 T299 1 T294 1
auto[2684354560:2818572287] auto[0] 112 1 T16 1 T42 1 T55 2
auto[2684354560:2818572287] auto[1] 10 1 T281 1 T220 1 T308 1
auto[2818572288:2952790015] auto[0] 132 1 T3 1 T16 2 T32 1
auto[2818572288:2952790015] auto[1] 11 1 T281 1 T275 1 T294 1
auto[2952790016:3087007743] auto[0] 116 1 T3 1 T16 3 T48 1
auto[2952790016:3087007743] auto[1] 7 1 T308 1 T408 1 T326 1
auto[3087007744:3221225471] auto[0] 111 1 T1 1 T16 1 T18 1
auto[3087007744:3221225471] auto[1] 7 1 T281 1 T387 1 T392 2
auto[3221225472:3355443199] auto[0] 118 1 T16 1 T18 1 T41 1
auto[3221225472:3355443199] auto[1] 20 1 T281 1 T387 1 T198 1
auto[3355443200:3489660927] auto[0] 117 1 T4 1 T16 1 T18 1
auto[3355443200:3489660927] auto[1] 10 1 T387 1 T294 1 T393 1
auto[3489660928:3623878655] auto[0] 114 1 T26 1 T136 1 T20 1
auto[3489660928:3623878655] auto[1] 15 1 T75 2 T198 1 T377 1
auto[3623878656:3758096383] auto[0] 127 1 T4 3 T16 1 T41 1
auto[3623878656:3758096383] auto[1] 11 1 T281 2 T75 1 T408 1
auto[3758096384:3892314111] auto[0] 147 1 T1 1 T4 2 T39 1
auto[3758096384:3892314111] auto[1] 4 1 T408 1 T358 1 T409 1
auto[3892314112:4026531839] auto[0] 140 1 T228 1 T231 1 T24 1
auto[3892314112:4026531839] auto[1] 11 1 T281 1 T387 1 T392 1
auto[4026531840:4160749567] auto[0] 137 1 T4 1 T101 1 T42 1
auto[4026531840:4160749567] auto[1] 10 1 T281 2 T299 1 T393 1
auto[4160749568:4294967295] auto[0] 172 1 T4 1 T16 2 T32 1
auto[4160749568:4294967295] auto[1] 9 1 T377 1 T308 1 T400 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%