dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4512 1 T1 6 T4 26 T16 44
auto[1] 2374 1 T1 2 T2 2 T3 8



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 234 1 T4 4 T16 2 T18 2
auto[134217728:268435455] 216 1 T3 2 T4 2 T16 4
auto[268435456:402653183] 224 1 T3 2 T4 2 T18 2
auto[402653184:536870911] 184 1 T3 2 T16 4 T142 2
auto[536870912:671088639] 220 1 T4 4 T16 2 T8 4
auto[671088640:805306367] 220 1 T16 4 T40 2 T100 2
auto[805306368:939524095] 232 1 T32 4 T39 2 T134 2
auto[939524096:1073741823] 200 1 T16 2 T32 2 T231 2
auto[1073741824:1207959551] 200 1 T1 2 T3 2 T16 6
auto[1207959552:1342177279] 204 1 T4 2 T16 2 T39 2
auto[1342177280:1476395007] 220 1 T4 4 T16 2 T228 2
auto[1476395008:1610612735] 206 1 T4 4 T228 2 T27 2
auto[1610612736:1744830463] 230 1 T4 4 T16 2 T18 2
auto[1744830464:1879048191] 206 1 T4 2 T16 2 T18 2
auto[1879048192:2013265919] 208 1 T4 4 T142 2 T101 2
auto[2013265920:2147483647] 228 1 T1 2 T16 4 T24 4
auto[2147483648:2281701375] 222 1 T4 4 T16 2 T48 2
auto[2281701376:2415919103] 198 1 T4 2 T16 2 T135 2
auto[2415919104:2550136831] 222 1 T1 2 T4 2 T16 6
auto[2550136832:2684354559] 188 1 T16 4 T228 2 T19 2
auto[2684354560:2818572287] 236 1 T18 2 T26 4 T47 6
auto[2818572288:2952790015] 198 1 T16 4 T26 2 T136 2
auto[2952790016:3087007743] 206 1 T4 4 T16 4 T142 2
auto[3087007744:3221225471] 220 1 T16 2 T41 2 T100 2
auto[3221225472:3355443199] 236 1 T41 2 T101 2 T20 2
auto[3355443200:3489660927] 224 1 T231 2 T27 2 T100 2
auto[3489660928:3623878655] 220 1 T1 2 T4 2 T18 2
auto[3623878656:3758096383] 260 1 T16 4 T26 2 T48 2
auto[3758096384:3892314111] 200 1 T4 2 T16 4 T40 2
auto[3892314112:4026531839] 218 1 T2 2 T16 2 T40 2
auto[4026531840:4160749567] 242 1 T16 4 T32 2 T41 2
auto[4160749568:4294967295] 164 1 T228 2 T100 2 T136 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 146 1 T16 2 T18 2 T39 2
auto[0:134217727] auto[1] 88 1 T4 4 T101 2 T55 2
auto[134217728:268435455] auto[0] 150 1 T4 2 T16 4 T216 2
auto[134217728:268435455] auto[1] 66 1 T3 2 T101 2 T55 2
auto[268435456:402653183] auto[0] 146 1 T18 2 T39 2 T43 2
auto[268435456:402653183] auto[1] 78 1 T3 2 T4 2 T48 2
auto[402653184:536870911] auto[0] 136 1 T16 4 T142 2 T8 2
auto[402653184:536870911] auto[1] 48 1 T3 2 T101 2 T333 2
auto[536870912:671088639] auto[0] 142 1 T4 4 T8 4 T231 2
auto[536870912:671088639] auto[1] 78 1 T16 2 T48 2 T6 4
auto[671088640:805306367] auto[0] 142 1 T100 2 T24 2 T47 2
auto[671088640:805306367] auto[1] 78 1 T16 4 T40 2 T7 2
auto[805306368:939524095] auto[0] 146 1 T32 2 T39 2 T134 2
auto[805306368:939524095] auto[1] 86 1 T32 2 T6 2 T49 6
auto[939524096:1073741823] auto[0] 126 1 T16 2 T231 2 T48 2
auto[939524096:1073741823] auto[1] 74 1 T32 2 T55 2 T48 2
auto[1073741824:1207959551] auto[0] 132 1 T1 2 T16 6 T101 2
auto[1073741824:1207959551] auto[1] 68 1 T3 2 T48 4 T214 2
auto[1207959552:1342177279] auto[0] 130 1 T4 2 T16 2 T39 2
auto[1207959552:1342177279] auto[1] 74 1 T101 2 T52 2 T47 2
auto[1342177280:1476395007] auto[0] 144 1 T4 2 T16 2 T228 2
auto[1342177280:1476395007] auto[1] 76 1 T4 2 T47 2 T6 4
auto[1476395008:1610612735] auto[0] 132 1 T228 2 T24 2 T210 4
auto[1476395008:1610612735] auto[1] 74 1 T4 4 T27 2 T48 2
auto[1610612736:1744830463] auto[0] 162 1 T16 2 T18 2 T32 2
auto[1610612736:1744830463] auto[1] 68 1 T4 4 T231 2 T101 2
auto[1744830464:1879048191] auto[0] 132 1 T4 2 T16 2 T18 2
auto[1744830464:1879048191] auto[1] 74 1 T101 2 T24 2 T48 2
auto[1879048192:2013265919] auto[0] 144 1 T4 4 T142 2 T101 2
auto[1879048192:2013265919] auto[1] 64 1 T34 2 T48 2 T6 2
auto[2013265920:2147483647] auto[0] 158 1 T1 2 T24 2 T216 2
auto[2013265920:2147483647] auto[1] 70 1 T16 4 T24 2 T55 2
auto[2147483648:2281701375] auto[0] 132 1 T4 4 T16 2 T48 2
auto[2147483648:2281701375] auto[1] 90 1 T61 4 T310 2 T339 2
auto[2281701376:2415919103] auto[0] 138 1 T4 2 T16 2 T43 2
auto[2281701376:2415919103] auto[1] 60 1 T135 2 T6 2 T61 2
auto[2415919104:2550136831] auto[0] 138 1 T16 2 T228 2 T100 2
auto[2415919104:2550136831] auto[1] 84 1 T1 2 T4 2 T16 4
auto[2550136832:2684354559] auto[0] 116 1 T19 2 T100 2 T47 2
auto[2550136832:2684354559] auto[1] 72 1 T16 4 T228 2 T136 2
auto[2684354560:2818572287] auto[0] 154 1 T18 2 T26 4 T47 4
auto[2684354560:2818572287] auto[1] 82 1 T47 2 T6 2 T61 2
auto[2818572288:2952790015] auto[0] 114 1 T47 2 T6 4 T333 2
auto[2818572288:2952790015] auto[1] 84 1 T16 4 T26 2 T136 2
auto[2952790016:3087007743] auto[0] 128 1 T4 4 T16 2 T8 2
auto[2952790016:3087007743] auto[1] 78 1 T16 2 T142 2 T49 2
auto[3087007744:3221225471] auto[0] 134 1 T100 2 T136 2 T48 6
auto[3087007744:3221225471] auto[1] 86 1 T16 2 T41 2 T6 2
auto[3221225472:3355443199] auto[0] 158 1 T41 2 T101 2 T47 2
auto[3221225472:3355443199] auto[1] 78 1 T20 2 T52 2 T47 2
auto[3355443200:3489660927] auto[0] 152 1 T231 2 T27 2 T24 2
auto[3355443200:3489660927] auto[1] 72 1 T100 2 T214 2 T6 2
auto[3489660928:3623878655] auto[0] 144 1 T1 2 T18 2 T47 2
auto[3489660928:3623878655] auto[1] 76 1 T4 2 T24 2 T47 4
auto[3623878656:3758096383] auto[0] 186 1 T16 2 T26 2 T48 2
auto[3623878656:3758096383] auto[1] 74 1 T16 2 T215 2 T78 2
auto[3758096384:3892314111] auto[0] 138 1 T16 4 T101 2 T43 2
auto[3758096384:3892314111] auto[1] 62 1 T4 2 T40 2 T47 2
auto[3892314112:4026531839] auto[0] 132 1 T41 2 T19 4 T24 2
auto[3892314112:4026531839] auto[1] 86 1 T2 2 T16 2 T40 2
auto[4026531840:4160749567] auto[0] 152 1 T16 4 T32 2 T41 2
auto[4026531840:4160749567] auto[1] 90 1 T47 2 T6 2 T61 2
auto[4160749568:4294967295] auto[0] 128 1 T228 2 T136 2 T43 2
auto[4160749568:4294967295] auto[1] 36 1 T100 2 T412 2 T413 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%