dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 3978 1 T1 8 T2 6 T13 4
auto[1] 2016 1 T2 2 T13 2 T14 6



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 196 1 T80 2 T75 4 T78 2
auto[134217728:268435455] 164 1 T2 2 T6 2 T46 2
auto[268435456:402653183] 204 1 T1 2 T81 2 T25 2
auto[402653184:536870911] 176 1 T35 2 T49 4 T184 2
auto[536870912:671088639] 198 1 T13 2 T14 2 T56 2
auto[671088640:805306367] 214 1 T14 2 T25 2 T21 2
auto[805306368:939524095] 206 1 T1 2 T25 4 T179 2
auto[939524096:1073741823] 204 1 T47 2 T81 4 T25 2
auto[1073741824:1207959551] 170 1 T1 2 T25 4 T21 2
auto[1207959552:1342177279] 184 1 T14 6 T25 2 T79 2
auto[1342177280:1476395007] 200 1 T13 2 T22 2 T49 8
auto[1476395008:1610612735] 174 1 T35 2 T44 4 T21 2
auto[1610612736:1744830463] 160 1 T14 2 T6 2 T25 4
auto[1744830464:1879048191] 156 1 T44 2 T81 2 T75 2
auto[1879048192:2013265919] 186 1 T47 2 T25 2 T21 2
auto[2013265920:2147483647] 216 1 T79 2 T49 6 T179 2
auto[2147483648:2281701375] 150 1 T2 2 T25 2 T49 2
auto[2281701376:2415919103] 214 1 T14 2 T81 2 T25 2
auto[2415919104:2550136831] 184 1 T80 2 T25 4 T52 2
auto[2550136832:2684354559] 208 1 T14 2 T46 2 T36 2
auto[2684354560:2818572287] 188 1 T35 2 T36 2 T49 4
auto[2818572288:2952790015] 176 1 T35 2 T36 2 T44 2
auto[2952790016:3087007743] 200 1 T25 6 T49 2 T179 2
auto[3087007744:3221225471] 204 1 T2 2 T14 2 T80 2
auto[3221225472:3355443199] 172 1 T2 2 T13 2 T25 6
auto[3355443200:3489660927] 194 1 T14 2 T80 2 T25 4
auto[3489660928:3623878655] 160 1 T14 2 T47 2 T25 4
auto[3623878656:3758096383] 176 1 T46 2 T25 4 T60 2
auto[3758096384:3892314111] 254 1 T1 2 T25 6 T21 2
auto[3892314112:4026531839] 168 1 T47 2 T25 2 T49 2
auto[4026531840:4160749567] 186 1 T57 2 T25 8 T49 4
auto[4160749568:4294967295] 152 1 T47 2 T25 4 T78 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 134 1 T80 2 T75 4 T78 2
auto[0:134217727] auto[1] 62 1 T242 2 T8 2 T71 2
auto[134217728:268435455] auto[0] 98 1 T2 2 T6 2 T46 2
auto[134217728:268435455] auto[1] 66 1 T25 2 T52 2 T39 2
auto[268435456:402653183] auto[0] 158 1 T1 2 T81 2 T25 2
auto[268435456:402653183] auto[1] 46 1 T189 2 T53 2 T102 2
auto[402653184:536870911] auto[0] 114 1 T35 2 T49 2 T184 2
auto[402653184:536870911] auto[1] 62 1 T49 2 T324 2 T17 2
auto[536870912:671088639] auto[0] 108 1 T14 2 T25 2 T324 2
auto[536870912:671088639] auto[1] 90 1 T13 2 T56 2 T179 2
auto[671088640:805306367] auto[0] 146 1 T25 2 T21 2 T79 2
auto[671088640:805306367] auto[1] 68 1 T14 2 T49 2 T183 2
auto[805306368:939524095] auto[0] 116 1 T1 2 T25 2 T256 2
auto[805306368:939524095] auto[1] 90 1 T25 2 T179 2 T256 2
auto[939524096:1073741823] auto[0] 120 1 T47 2 T81 2 T49 4
auto[939524096:1073741823] auto[1] 84 1 T81 2 T25 2 T26 2
auto[1073741824:1207959551] auto[0] 110 1 T1 2 T25 4 T21 2
auto[1073741824:1207959551] auto[1] 60 1 T183 2 T395 2 T316 2
auto[1207959552:1342177279] auto[0] 112 1 T14 4 T79 2 T49 4
auto[1207959552:1342177279] auto[1] 72 1 T14 2 T25 2 T53 2
auto[1342177280:1476395007] auto[0] 130 1 T13 2 T49 8 T37 2
auto[1342177280:1476395007] auto[1] 70 1 T22 2 T53 2 T62 2
auto[1476395008:1610612735] auto[0] 118 1 T35 2 T21 2 T51 2
auto[1476395008:1610612735] auto[1] 56 1 T44 4 T49 2 T48 2
auto[1610612736:1744830463] auto[0] 92 1 T14 2 T6 2 T25 2
auto[1610612736:1744830463] auto[1] 68 1 T25 2 T16 2 T26 2
auto[1744830464:1879048191] auto[0] 102 1 T44 2 T81 2 T49 2
auto[1744830464:1879048191] auto[1] 54 1 T75 2 T179 2 T283 2
auto[1879048192:2013265919] auto[0] 120 1 T47 2 T25 2 T21 2
auto[1879048192:2013265919] auto[1] 66 1 T22 2 T16 2 T181 2
auto[2013265920:2147483647] auto[0] 156 1 T79 2 T49 4 T53 6
auto[2013265920:2147483647] auto[1] 60 1 T49 2 T179 2 T126 2
auto[2147483648:2281701375] auto[0] 86 1 T2 2 T25 2 T122 2
auto[2147483648:2281701375] auto[1] 64 1 T49 2 T126 2 T53 2
auto[2281701376:2415919103] auto[0] 144 1 T81 2 T25 2 T49 2
auto[2281701376:2415919103] auto[1] 70 1 T14 2 T16 2 T66 2
auto[2415919104:2550136831] auto[0] 130 1 T80 2 T25 4 T68 2
auto[2415919104:2550136831] auto[1] 54 1 T52 2 T252 2 T174 2
auto[2550136832:2684354559] auto[0] 142 1 T14 2 T46 2 T25 4
auto[2550136832:2684354559] auto[1] 66 1 T36 2 T57 2 T49 2
auto[2684354560:2818572287] auto[0] 132 1 T35 2 T36 2 T49 2
auto[2684354560:2818572287] auto[1] 56 1 T49 2 T193 2 T402 2
auto[2818572288:2952790015] auto[0] 108 1 T36 2 T44 2 T25 2
auto[2818572288:2952790015] auto[1] 68 1 T35 2 T49 2 T180 2
auto[2952790016:3087007743] auto[0] 130 1 T25 2 T49 2 T256 2
auto[2952790016:3087007743] auto[1] 70 1 T25 4 T179 2 T53 4
auto[3087007744:3221225471] auto[0] 134 1 T14 2 T80 2 T49 4
auto[3087007744:3221225471] auto[1] 70 1 T2 2 T67 2 T41 2
auto[3221225472:3355443199] auto[0] 122 1 T2 2 T13 2 T25 6
auto[3221225472:3355443199] auto[1] 50 1 T49 2 T66 2 T403 2
auto[3355443200:3489660927] auto[0] 138 1 T14 2 T25 2 T189 2
auto[3355443200:3489660927] auto[1] 56 1 T80 2 T25 2 T60 2
auto[3489660928:3623878655] auto[0] 114 1 T14 2 T47 2 T25 4
auto[3489660928:3623878655] auto[1] 46 1 T126 2 T127 2 T59 2
auto[3623878656:3758096383] auto[0] 122 1 T46 2 T25 2 T61 2
auto[3623878656:3758096383] auto[1] 54 1 T25 2 T60 2 T283 2
auto[3758096384:3892314111] auto[0] 192 1 T1 2 T25 6 T79 4
auto[3758096384:3892314111] auto[1] 62 1 T21 2 T126 2 T67 2
auto[3892314112:4026531839] auto[0] 122 1 T47 2 T25 2 T49 2
auto[3892314112:4026531839] auto[1] 46 1 T61 2 T294 2 T318 2
auto[4026531840:4160749567] auto[0] 124 1 T25 6 T49 4 T37 2
auto[4026531840:4160749567] auto[1] 62 1 T57 2 T25 2 T179 2
auto[4160749568:4294967295] auto[0] 104 1 T47 2 T25 4 T78 2
auto[4160749568:4294967295] auto[1] 48 1 T49 2 T27 2 T68 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%