dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 3352 1 T1 4 T2 4 T15 4
auto[1] 257 1 T2 6 T119 8 T144 3



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 122 1 T35 1 T29 1 T37 1
auto[134217728:268435455] 123 1 T1 1 T47 1 T28 1
auto[268435456:402653183] 114 1 T17 1 T29 3 T54 4
auto[402653184:536870911] 114 1 T47 1 T29 2 T39 2
auto[536870912:671088639] 113 1 T29 1 T83 1 T39 1
auto[671088640:805306367] 106 1 T1 1 T29 3 T39 2
auto[805306368:939524095] 137 1 T47 1 T29 2 T5 1
auto[939524096:1073741823] 129 1 T15 1 T35 1 T29 2
auto[1073741824:1207959551] 117 1 T1 1 T29 2 T83 1
auto[1207959552:1342177279] 114 1 T29 1 T54 2 T59 2
auto[1342177280:1476395007] 95 1 T29 2 T30 1 T39 2
auto[1476395008:1610612735] 97 1 T2 2 T15 1 T28 1
auto[1610612736:1744830463] 108 1 T2 1 T17 1 T28 1
auto[1744830464:1879048191] 111 1 T2 1 T28 1 T29 3
auto[1879048192:2013265919] 80 1 T54 1 T214 1 T20 1
auto[2013265920:2147483647] 115 1 T35 1 T47 1 T30 1
auto[2147483648:2281701375] 106 1 T29 1 T262 1 T58 1
auto[2281701376:2415919103] 98 1 T216 1 T21 1 T84 1
auto[2415919104:2550136831] 106 1 T47 1 T58 2 T50 1
auto[2550136832:2684354559] 125 1 T2 2 T29 2 T61 1
auto[2684354560:2818572287] 140 1 T2 1 T35 3 T47 2
auto[2818572288:2952790015] 117 1 T2 1 T28 2 T29 3
auto[2952790016:3087007743] 120 1 T2 2 T47 1 T29 1
auto[3087007744:3221225471] 108 1 T17 1 T29 2 T214 1
auto[3221225472:3355443199] 126 1 T15 1 T29 3 T83 1
auto[3355443200:3489660927] 113 1 T47 1 T29 1 T81 1
auto[3489660928:3623878655] 105 1 T1 1 T47 2 T29 3
auto[3623878656:3758096383] 118 1 T19 1 T29 1 T81 1
auto[3758096384:3892314111] 119 1 T19 1 T29 1 T5 1
auto[3892314112:4026531839] 94 1 T15 1 T29 2 T39 1
auto[4026531840:4160749567] 108 1 T35 1 T37 1 T262 1
auto[4160749568:4294967295] 111 1 T29 2 T54 1 T135 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 109 1 T35 1 T29 1 T37 1
auto[0:134217727] auto[1] 13 1 T135 1 T137 1 T348 1
auto[134217728:268435455] auto[0] 118 1 T1 1 T47 1 T28 1
auto[134217728:268435455] auto[1] 5 1 T138 1 T282 1 T362 1
auto[268435456:402653183] auto[0] 108 1 T17 1 T29 3 T54 4
auto[268435456:402653183] auto[1] 6 1 T119 1 T393 1 T396 1
auto[402653184:536870911] auto[0] 106 1 T47 1 T29 2 T39 2
auto[402653184:536870911] auto[1] 8 1 T136 1 T137 1 T391 1
auto[536870912:671088639] auto[0] 108 1 T29 1 T83 1 T39 1
auto[536870912:671088639] auto[1] 5 1 T400 1 T356 1 T403 1
auto[671088640:805306367] auto[0] 95 1 T1 1 T29 3 T39 2
auto[671088640:805306367] auto[1] 11 1 T137 1 T391 1 T307 1
auto[805306368:939524095] auto[0] 127 1 T47 1 T29 2 T5 1
auto[805306368:939524095] auto[1] 10 1 T144 1 T136 1 T137 1
auto[939524096:1073741823] auto[0] 124 1 T15 1 T35 1 T29 2
auto[939524096:1073741823] auto[1] 5 1 T119 1 T135 1 T393 1
auto[1073741824:1207959551] auto[0] 110 1 T1 1 T29 2 T83 1
auto[1073741824:1207959551] auto[1] 7 1 T119 1 T286 1 T391 1
auto[1207959552:1342177279] auto[0] 104 1 T29 1 T54 2 T59 2
auto[1207959552:1342177279] auto[1] 10 1 T137 1 T238 1 T369 1
auto[1342177280:1476395007] auto[0] 91 1 T29 2 T30 1 T39 2
auto[1342177280:1476395007] auto[1] 4 1 T348 2 T273 1 T399 1
auto[1476395008:1610612735] auto[0] 90 1 T2 1 T15 1 T28 1
auto[1476395008:1610612735] auto[1] 7 1 T2 1 T284 1 T307 1
auto[1610612736:1744830463] auto[0] 101 1 T2 1 T17 1 T28 1
auto[1610612736:1744830463] auto[1] 7 1 T282 1 T369 1 T391 1
auto[1744830464:1879048191] auto[0] 105 1 T28 1 T29 3 T5 1
auto[1744830464:1879048191] auto[1] 6 1 T2 1 T145 1 T395 1
auto[1879048192:2013265919] auto[0] 73 1 T54 1 T214 1 T20 1
auto[1879048192:2013265919] auto[1] 7 1 T144 1 T286 1 T322 1
auto[2013265920:2147483647] auto[0] 104 1 T35 1 T47 1 T30 1
auto[2013265920:2147483647] auto[1] 11 1 T119 1 T369 1 T380 1
auto[2147483648:2281701375] auto[0] 100 1 T29 1 T262 1 T58 1
auto[2147483648:2281701375] auto[1] 6 1 T119 1 T135 1 T391 1
auto[2281701376:2415919103] auto[0] 91 1 T216 1 T21 1 T84 1
auto[2281701376:2415919103] auto[1] 7 1 T369 1 T380 1 T185 1
auto[2415919104:2550136831] auto[0] 97 1 T47 1 T58 2 T50 1
auto[2415919104:2550136831] auto[1] 9 1 T145 1 T348 1 T267 1
auto[2550136832:2684354559] auto[0] 110 1 T29 2 T61 1 T58 1
auto[2550136832:2684354559] auto[1] 15 1 T2 2 T144 1 T136 1
auto[2684354560:2818572287] auto[0] 132 1 T35 3 T47 2 T29 2
auto[2684354560:2818572287] auto[1] 8 1 T2 1 T362 1 T272 1
auto[2818572288:2952790015] auto[0] 106 1 T2 1 T28 2 T29 3
auto[2818572288:2952790015] auto[1] 11 1 T119 1 T286 1 T322 1
auto[2952790016:3087007743] auto[0] 112 1 T2 1 T47 1 T29 1
auto[2952790016:3087007743] auto[1] 8 1 T2 1 T119 1 T135 1
auto[3087007744:3221225471] auto[0] 100 1 T17 1 T29 2 T214 1
auto[3087007744:3221225471] auto[1] 8 1 T356 1 T392 1 T404 1
auto[3221225472:3355443199] auto[0] 117 1 T15 1 T29 3 T83 1
auto[3221225472:3355443199] auto[1] 9 1 T119 1 T135 1 T138 1
auto[3355443200:3489660927] auto[0] 102 1 T47 1 T29 1 T81 1
auto[3355443200:3489660927] auto[1] 11 1 T135 1 T322 1 T391 2
auto[3489660928:3623878655] auto[0] 96 1 T1 1 T47 2 T29 3
auto[3489660928:3623878655] auto[1] 9 1 T138 1 T369 1 T400 3
auto[3623878656:3758096383] auto[0] 111 1 T19 1 T29 1 T81 1
auto[3623878656:3758096383] auto[1] 7 1 T370 1 T369 1 T285 1
auto[3758096384:3892314111] auto[0] 112 1 T19 1 T29 1 T5 1
auto[3758096384:3892314111] auto[1] 7 1 T391 1 T285 1 T381 1
auto[3892314112:4026531839] auto[0] 87 1 T15 1 T29 2 T39 1
auto[3892314112:4026531839] auto[1] 7 1 T395 1 T356 1 T405 1
auto[4026531840:4160749567] auto[0] 102 1 T35 1 T37 1 T262 1
auto[4026531840:4160749567] auto[1] 6 1 T136 1 T238 1 T282 1
auto[4160749568:4294967295] auto[0] 104 1 T29 2 T54 1 T7 5
auto[4160749568:4294967295] auto[1] 7 1 T135 2 T267 1 T272 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%