dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2955 1 T1 4 T2 1 T3 1
auto[1] 307 1 T16 10 T125 7 T82 7



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 103 1 T15 1 T18 1 T34 1
auto[134217728:268435455] 101 1 T37 1 T6 1 T46 1
auto[268435456:402653183] 94 1 T16 1 T8 1 T82 1
auto[402653184:536870911] 95 1 T16 2 T18 1 T55 1
auto[536870912:671088639] 103 1 T1 1 T15 2 T16 1
auto[671088640:805306367] 93 1 T125 1 T7 1 T47 1
auto[805306368:939524095] 89 1 T18 1 T37 1 T8 1
auto[939524096:1073741823] 114 1 T37 1 T6 1 T125 2
auto[1073741824:1207959551] 96 1 T125 1 T8 1 T47 1
auto[1207959552:1342177279] 89 1 T15 1 T16 1 T6 1
auto[1342177280:1476395007] 113 1 T83 1 T6 1 T47 2
auto[1476395008:1610612735] 98 1 T1 2 T60 1 T46 2
auto[1610612736:1744830463] 113 1 T18 1 T34 1 T6 1
auto[1744830464:1879048191] 110 1 T8 2 T82 1 T47 2
auto[1879048192:2013265919] 110 1 T5 1 T14 1 T16 1
auto[2013265920:2147483647] 98 1 T15 1 T34 1 T83 1
auto[2147483648:2281701375] 122 1 T14 1 T15 1 T18 1
auto[2281701376:2415919103] 91 1 T46 1 T125 1 T7 1
auto[2415919104:2550136831] 115 1 T37 1 T46 1 T7 1
auto[2550136832:2684354559] 107 1 T14 2 T16 1 T18 1
auto[2684354560:2818572287] 115 1 T2 1 T15 1 T16 1
auto[2818572288:2952790015] 98 1 T15 1 T6 2 T46 1
auto[2952790016:3087007743] 88 1 T15 2 T18 1 T49 2
auto[3087007744:3221225471] 104 1 T3 1 T16 2 T46 1
auto[3221225472:3355443199] 102 1 T1 1 T14 1 T16 1
auto[3355443200:3489660927] 104 1 T5 1 T18 1 T83 1
auto[3489660928:3623878655] 100 1 T47 2 T119 1 T61 1
auto[3623878656:3758096383] 97 1 T15 2 T6 1 T125 1
auto[3758096384:3892314111] 93 1 T18 1 T60 2 T82 1
auto[3892314112:4026531839] 93 1 T15 2 T6 1 T8 1
auto[4026531840:4160749567] 113 1 T16 1 T18 1 T7 1
auto[4160749568:4294967295] 101 1 T15 1 T16 2 T18 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 93 1 T15 1 T18 1 T34 1
auto[0:134217727] auto[1] 10 1 T128 1 T314 1 T268 1
auto[134217728:268435455] auto[0] 92 1 T37 1 T6 1 T46 1
auto[134217728:268435455] auto[1] 9 1 T309 1 T361 2 T411 1
auto[268435456:402653183] auto[0] 84 1 T8 1 T82 1 T50 1
auto[268435456:402653183] auto[1] 10 1 T16 1 T128 1 T129 1
auto[402653184:536870911] auto[0] 83 1 T16 2 T18 1 T55 1
auto[402653184:536870911] auto[1] 12 1 T129 2 T327 1 T395 1
auto[536870912:671088639] auto[0] 91 1 T1 1 T15 2 T16 1
auto[536870912:671088639] auto[1] 12 1 T125 1 T82 1 T128 1
auto[671088640:805306367] auto[0] 87 1 T7 1 T47 1 T25 1
auto[671088640:805306367] auto[1] 6 1 T125 1 T315 1 T357 1
auto[805306368:939524095] auto[0] 82 1 T18 1 T37 1 T8 1
auto[805306368:939524095] auto[1] 7 1 T327 1 T411 1 T276 1
auto[939524096:1073741823] auto[0] 105 1 T37 1 T6 1 T125 2
auto[939524096:1073741823] auto[1] 9 1 T127 1 T309 1 T129 1
auto[1073741824:1207959551] auto[0] 88 1 T125 1 T8 1 T47 1
auto[1073741824:1207959551] auto[1] 8 1 T127 1 T128 1 T361 1
auto[1207959552:1342177279] auto[0] 81 1 T15 1 T6 1 T46 1
auto[1207959552:1342177279] auto[1] 8 1 T16 1 T128 1 T361 1
auto[1342177280:1476395007] auto[0] 102 1 T83 1 T6 1 T47 2
auto[1342177280:1476395007] auto[1] 11 1 T128 1 T129 1 T285 2
auto[1476395008:1610612735] auto[0] 86 1 T1 2 T60 1 T46 2
auto[1476395008:1610612735] auto[1] 12 1 T127 1 T309 1 T361 1
auto[1610612736:1744830463] auto[0] 103 1 T18 1 T34 1 T6 1
auto[1610612736:1744830463] auto[1] 10 1 T126 1 T352 1 T268 1
auto[1744830464:1879048191] auto[0] 98 1 T8 2 T47 2 T119 2
auto[1744830464:1879048191] auto[1] 12 1 T82 1 T127 1 T327 1
auto[1879048192:2013265919] auto[0] 97 1 T5 1 T14 1 T46 1
auto[1879048192:2013265919] auto[1] 13 1 T16 1 T126 1 T127 1
auto[2013265920:2147483647] auto[0] 92 1 T15 1 T34 1 T83 1
auto[2013265920:2147483647] auto[1] 6 1 T127 1 T227 1 T336 1
auto[2147483648:2281701375] auto[0] 116 1 T14 1 T15 1 T18 1
auto[2147483648:2281701375] auto[1] 6 1 T309 1 T227 1 T414 2
auto[2281701376:2415919103] auto[0] 80 1 T46 1 T7 1 T119 1
auto[2281701376:2415919103] auto[1] 11 1 T125 1 T128 1 T309 2
auto[2415919104:2550136831] auto[0] 106 1 T37 1 T46 1 T7 1
auto[2415919104:2550136831] auto[1] 9 1 T128 1 T309 1 T268 1
auto[2550136832:2684354559] auto[0] 97 1 T14 2 T18 1 T46 1
auto[2550136832:2684354559] auto[1] 10 1 T16 1 T82 1 T268 1
auto[2684354560:2818572287] auto[0] 101 1 T2 1 T15 1 T16 1
auto[2684354560:2818572287] auto[1] 14 1 T128 2 T285 1 T268 1
auto[2818572288:2952790015] auto[0] 85 1 T15 1 T6 2 T46 1
auto[2818572288:2952790015] auto[1] 13 1 T82 2 T127 1 T128 1
auto[2952790016:3087007743] auto[0] 84 1 T15 2 T18 1 T49 2
auto[2952790016:3087007743] auto[1] 4 1 T361 1 T414 1 T357 1
auto[3087007744:3221225471] auto[0] 93 1 T3 1 T46 1 T8 2
auto[3087007744:3221225471] auto[1] 11 1 T16 2 T127 1 T128 1
auto[3221225472:3355443199] auto[0] 94 1 T1 1 T14 1 T18 1
auto[3221225472:3355443199] auto[1] 8 1 T16 1 T125 1 T406 1
auto[3355443200:3489660927] auto[0] 93 1 T5 1 T18 1 T83 1
auto[3355443200:3489660927] auto[1] 11 1 T125 1 T82 1 T127 1
auto[3489660928:3623878655] auto[0] 87 1 T47 2 T119 1 T61 1
auto[3489660928:3623878655] auto[1] 13 1 T309 2 T314 1 T394 2
auto[3623878656:3758096383] auto[0] 89 1 T15 2 T6 1 T201 1
auto[3623878656:3758096383] auto[1] 8 1 T125 1 T82 1 T268 1
auto[3758096384:3892314111] auto[0] 85 1 T18 1 T60 2 T82 1
auto[3758096384:3892314111] auto[1] 8 1 T127 1 T128 1 T309 1
auto[3892314112:4026531839] auto[0] 89 1 T15 2 T6 1 T8 1
auto[3892314112:4026531839] auto[1] 4 1 T327 1 T414 1 T396 1
auto[4026531840:4160749567] auto[0] 103 1 T18 1 T7 1 T8 1
auto[4026531840:4160749567] auto[1] 10 1 T16 1 T126 1 T129 1
auto[4160749568:4294967295] auto[0] 89 1 T15 1 T18 1 T46 1
auto[4160749568:4294967295] auto[1] 12 1 T16 2 T125 1 T128 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%