dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4446 1 T16 14 T5 4 T17 12
auto[1] 2138 1 T1 6 T18 4 T19 10



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 194 1 T52 2 T137 2 T38 2
auto[134217728:268435455] 244 1 T52 2 T87 2 T88 2
auto[268435456:402653183] 240 1 T17 2 T19 2 T52 2
auto[402653184:536870911] 232 1 T18 2 T27 2 T39 2
auto[536870912:671088639] 232 1 T5 2 T18 2 T137 2
auto[671088640:805306367] 182 1 T26 4 T107 2 T7 6
auto[805306368:939524095] 194 1 T16 2 T18 2 T52 2
auto[939524096:1073741823] 160 1 T137 2 T39 2 T49 2
auto[1073741824:1207959551] 224 1 T51 2 T204 2 T38 4
auto[1207959552:1342177279] 186 1 T7 2 T59 2 T105 2
auto[1342177280:1476395007] 192 1 T57 2 T26 2 T27 2
auto[1476395008:1610612735] 194 1 T16 2 T46 2 T38 2
auto[1610612736:1744830463] 240 1 T52 2 T45 2 T204 4
auto[1744830464:1879048191] 174 1 T57 2 T46 2 T26 2
auto[1879048192:2013265919] 206 1 T19 2 T57 2 T46 2
auto[2013265920:2147483647] 210 1 T137 2 T27 2 T201 2
auto[2147483648:2281701375] 202 1 T19 2 T204 2 T107 2
auto[2281701376:2415919103] 184 1 T19 2 T119 2 T20 2
auto[2415919104:2550136831] 218 1 T16 2 T27 4 T23 4
auto[2550136832:2684354559] 180 1 T16 2 T7 2 T78 6
auto[2684354560:2818572287] 202 1 T46 2 T38 2 T7 6
auto[2818572288:2952790015] 198 1 T17 2 T19 2 T27 2
auto[2952790016:3087007743] 214 1 T5 2 T57 2 T204 2
auto[3087007744:3221225471] 212 1 T1 2 T17 2 T45 2
auto[3221225472:3355443199] 198 1 T1 2 T27 2 T38 2
auto[3355443200:3489660927] 214 1 T19 4 T45 2 T27 2
auto[3489660928:3623878655] 220 1 T51 2 T137 2 T39 2
auto[3623878656:3758096383] 192 1 T16 2 T57 2 T27 2
auto[3758096384:3892314111] 206 1 T17 2 T19 2 T23 2
auto[3892314112:4026531839] 216 1 T1 2 T16 2 T17 2
auto[4026531840:4160749567] 216 1 T17 2 T19 6 T26 2
auto[4160749568:4294967295] 208 1 T16 2 T51 4 T38 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 146 1 T52 2 T38 2 T7 4
auto[0:134217727] auto[1] 48 1 T137 2 T78 2 T251 2
auto[134217728:268435455] auto[0] 158 1 T52 2 T89 2 T246 2
auto[134217728:268435455] auto[1] 86 1 T87 2 T88 2 T78 2
auto[268435456:402653183] auto[0] 164 1 T17 2 T52 2 T45 2
auto[268435456:402653183] auto[1] 76 1 T19 2 T192 2 T74 2
auto[402653184:536870911] auto[0] 168 1 T18 2 T27 2 T39 2
auto[402653184:536870911] auto[1] 64 1 T50 2 T110 2 T205 2
auto[536870912:671088639] auto[0] 156 1 T5 2 T38 2 T89 2
auto[536870912:671088639] auto[1] 76 1 T18 2 T137 2 T27 2
auto[671088640:805306367] auto[0] 138 1 T26 4 T107 2 T7 6
auto[671088640:805306367] auto[1] 44 1 T77 2 T428 2 T256 2
auto[805306368:939524095] auto[0] 140 1 T16 2 T52 2 T57 2
auto[805306368:939524095] auto[1] 54 1 T18 2 T78 2 T105 2
auto[939524096:1073741823] auto[0] 118 1 T39 2 T49 2 T87 4
auto[939524096:1073741823] auto[1] 42 1 T137 2 T139 2 T62 2
auto[1073741824:1207959551] auto[0] 162 1 T204 2 T38 4 T7 2
auto[1073741824:1207959551] auto[1] 62 1 T51 2 T207 2 T78 2
auto[1207959552:1342177279] auto[0] 128 1 T7 2 T59 2 T400 2
auto[1207959552:1342177279] auto[1] 58 1 T105 2 T97 2 T304 2
auto[1342177280:1476395007] auto[0] 146 1 T57 2 T26 2 T27 2
auto[1342177280:1476395007] auto[1] 46 1 T195 2 T386 2 T277 4
auto[1476395008:1610612735] auto[0] 128 1 T16 2 T46 2 T38 2
auto[1476395008:1610612735] auto[1] 66 1 T119 2 T247 2 T80 2
auto[1610612736:1744830463] auto[0] 160 1 T52 2 T204 2 T89 2
auto[1610612736:1744830463] auto[1] 80 1 T45 2 T204 2 T7 2
auto[1744830464:1879048191] auto[0] 114 1 T57 2 T46 2 T26 2
auto[1744830464:1879048191] auto[1] 60 1 T243 2 T78 2 T105 2
auto[1879048192:2013265919] auto[0] 138 1 T57 2 T23 2 T7 2
auto[1879048192:2013265919] auto[1] 68 1 T19 2 T46 2 T96 2
auto[2013265920:2147483647] auto[0] 154 1 T27 2 T20 2 T208 2
auto[2013265920:2147483647] auto[1] 56 1 T137 2 T201 2 T96 2
auto[2147483648:2281701375] auto[0] 138 1 T19 2 T204 2 T56 2
auto[2147483648:2281701375] auto[1] 64 1 T107 2 T78 4 T287 2
auto[2281701376:2415919103] auto[0] 128 1 T19 2 T20 2 T134 2
auto[2281701376:2415919103] auto[1] 56 1 T119 2 T134 2 T32 2
auto[2415919104:2550136831] auto[0] 160 1 T16 2 T27 2 T23 4
auto[2415919104:2550136831] auto[1] 58 1 T27 2 T139 2 T271 2
auto[2550136832:2684354559] auto[0] 130 1 T16 2 T7 2 T78 6
auto[2550136832:2684354559] auto[1] 50 1 T269 2 T66 2 T251 2
auto[2684354560:2818572287] auto[0] 134 1 T38 2 T7 4 T89 2
auto[2684354560:2818572287] auto[1] 68 1 T46 2 T7 2 T150 2
auto[2818572288:2952790015] auto[0] 118 1 T17 2 T19 2 T27 2
auto[2818572288:2952790015] auto[1] 80 1 T119 2 T211 2 T96 2
auto[2952790016:3087007743] auto[0] 138 1 T5 2 T204 2 T38 2
auto[2952790016:3087007743] auto[1] 76 1 T57 2 T77 2 T246 2
auto[3087007744:3221225471] auto[0] 130 1 T17 2 T38 2 T87 2
auto[3087007744:3221225471] auto[1] 82 1 T1 2 T45 2 T56 2
auto[3221225472:3355443199] auto[0] 122 1 T38 2 T89 2 T58 2
auto[3221225472:3355443199] auto[1] 76 1 T1 2 T27 2 T243 2
auto[3355443200:3489660927] auto[0] 148 1 T27 2 T201 2 T78 2
auto[3355443200:3489660927] auto[1] 66 1 T19 4 T45 2 T195 2
auto[3489660928:3623878655] auto[0] 142 1 T39 2 T7 2 T50 2
auto[3489660928:3623878655] auto[1] 78 1 T51 2 T137 2 T207 2
auto[3623878656:3758096383] auto[0] 116 1 T16 2 T27 2 T23 2
auto[3623878656:3758096383] auto[1] 76 1 T57 2 T23 2 T201 2
auto[3758096384:3892314111] auto[0] 128 1 T17 2 T19 2 T49 2
auto[3758096384:3892314111] auto[1] 78 1 T23 2 T112 2 T78 2
auto[3892314112:4026531839] auto[0] 136 1 T16 2 T17 2 T51 2
auto[3892314112:4026531839] auto[1] 80 1 T1 2 T207 2 T78 2
auto[4026531840:4160749567] auto[0] 128 1 T17 2 T19 4 T26 2
auto[4026531840:4160749567] auto[1] 88 1 T19 2 T7 2 T77 2
auto[4160749568:4294967295] auto[0] 132 1 T16 2 T51 4 T38 2
auto[4160749568:4294967295] auto[1] 76 1 T110 2 T243 2 T151 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%