dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2754 1 T1 8 T3 5 T5 1
auto[1] 272 1 T1 8 T156 3 T142 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 100 1 T1 1 T85 1 T28 1
auto[134217728:268435455] 89 1 T1 1 T29 1 T132 1
auto[268435456:402653183] 105 1 T1 2 T26 1 T39 1
auto[402653184:536870911] 92 1 T85 1 T71 1 T108 1
auto[536870912:671088639] 88 1 T29 1 T58 2 T70 1
auto[671088640:805306367] 100 1 T85 1 T29 2 T86 1
auto[805306368:939524095] 93 1 T57 1 T85 1 T28 1
auto[939524096:1073741823] 103 1 T1 1 T39 1 T68 1
auto[1073741824:1207959551] 80 1 T29 2 T30 1 T58 1
auto[1207959552:1342177279] 100 1 T27 1 T57 1 T29 2
auto[1342177280:1476395007] 74 1 T1 1 T3 2 T29 1
auto[1476395008:1610612735] 83 1 T27 1 T58 2 T135 1
auto[1610612736:1744830463] 87 1 T29 1 T58 1 T108 1
auto[1744830464:1879048191] 103 1 T41 1 T29 1 T132 1
auto[1879048192:2013265919] 90 1 T1 1 T70 1 T188 1
auto[2013265920:2147483647] 101 1 T26 1 T85 1 T30 2
auto[2147483648:2281701375] 96 1 T5 1 T26 1 T57 2
auto[2281701376:2415919103] 96 1 T29 3 T30 1 T136 1
auto[2415919104:2550136831] 113 1 T39 1 T85 1 T29 1
auto[2550136832:2684354559] 79 1 T1 2 T30 1 T58 1
auto[2684354560:2818572287] 87 1 T39 1 T86 1 T58 1
auto[2818572288:2952790015] 89 1 T1 2 T29 1 T30 1
auto[2952790016:3087007743] 74 1 T41 1 T28 1 T29 2
auto[3087007744:3221225471] 108 1 T29 1 T133 1 T70 1
auto[3221225472:3355443199] 103 1 T1 1 T41 2 T27 1
auto[3355443200:3489660927] 97 1 T3 1 T39 2 T29 3
auto[3489660928:3623878655] 104 1 T57 1 T85 1 T29 3
auto[3623878656:3758096383] 104 1 T85 1 T29 1 T52 1
auto[3758096384:3892314111] 78 1 T3 1 T29 1 T86 1
auto[3892314112:4026531839] 114 1 T1 2 T29 1 T30 1
auto[4026531840:4160749567] 97 1 T1 1 T3 1 T29 2
auto[4160749568:4294967295] 99 1 T1 1 T56 1 T29 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 86 1 T85 1 T28 1 T133 1
auto[0:134217727] auto[1] 14 1 T1 1 T142 1 T228 1
auto[134217728:268435455] auto[0] 80 1 T1 1 T29 1 T132 1
auto[134217728:268435455] auto[1] 9 1 T116 1 T146 1 T401 1
auto[268435456:402653183] auto[0] 99 1 T1 1 T26 1 T39 1
auto[268435456:402653183] auto[1] 6 1 T1 1 T324 1 T223 1
auto[402653184:536870911] auto[0] 85 1 T85 1 T71 1 T108 1
auto[402653184:536870911] auto[1] 7 1 T269 1 T296 1 T324 1
auto[536870912:671088639] auto[0] 84 1 T29 1 T58 2 T70 1
auto[536870912:671088639] auto[1] 4 1 T223 1 T413 1 T415 1
auto[671088640:805306367] auto[0] 90 1 T85 1 T29 2 T86 1
auto[671088640:805306367] auto[1] 10 1 T143 1 T269 2 T311 2
auto[805306368:939524095] auto[0] 84 1 T57 1 T85 1 T28 1
auto[805306368:939524095] auto[1] 9 1 T269 2 T371 1 T223 1
auto[939524096:1073741823] auto[0] 98 1 T1 1 T39 1 T68 1
auto[939524096:1073741823] auto[1] 5 1 T146 1 T223 2 T320 2
auto[1073741824:1207959551] auto[0] 71 1 T29 2 T30 1 T58 1
auto[1073741824:1207959551] auto[1] 9 1 T143 1 T144 1 T116 1
auto[1207959552:1342177279] auto[0] 91 1 T27 1 T57 1 T29 2
auto[1207959552:1342177279] auto[1] 9 1 T116 1 T296 1 T428 1
auto[1342177280:1476395007] auto[0] 66 1 T3 2 T29 1 T30 1
auto[1342177280:1476395007] auto[1] 8 1 T1 1 T371 1 T417 1
auto[1476395008:1610612735] auto[0] 75 1 T27 1 T58 2 T135 1
auto[1476395008:1610612735] auto[1] 8 1 T252 1 T371 1 T324 1
auto[1610612736:1744830463] auto[0] 81 1 T29 1 T58 1 T108 1
auto[1610612736:1744830463] auto[1] 6 1 T252 1 T244 1 T269 1
auto[1744830464:1879048191] auto[0] 97 1 T41 1 T29 1 T132 1
auto[1744830464:1879048191] auto[1] 6 1 T144 1 T145 1 T365 1
auto[1879048192:2013265919] auto[0] 84 1 T1 1 T70 1 T188 1
auto[1879048192:2013265919] auto[1] 6 1 T144 1 T146 1 T324 1
auto[2013265920:2147483647] auto[0] 88 1 T26 1 T85 1 T30 2
auto[2013265920:2147483647] auto[1] 13 1 T244 2 T269 1 T222 1
auto[2147483648:2281701375] auto[0] 87 1 T5 1 T26 1 T57 2
auto[2147483648:2281701375] auto[1] 9 1 T244 1 T347 1 T330 1
auto[2281701376:2415919103] auto[0] 92 1 T29 3 T30 1 T136 1
auto[2281701376:2415919103] auto[1] 4 1 T142 1 T373 2 T429 1
auto[2415919104:2550136831] auto[0] 104 1 T39 1 T85 1 T29 1
auto[2415919104:2550136831] auto[1] 9 1 T244 1 T324 3 T354 1
auto[2550136832:2684354559] auto[0] 72 1 T1 1 T30 1 T58 1
auto[2550136832:2684354559] auto[1] 7 1 T1 1 T252 1 T311 1
auto[2684354560:2818572287] auto[0] 78 1 T39 1 T86 1 T58 1
auto[2684354560:2818572287] auto[1] 9 1 T156 1 T142 1 T252 1
auto[2818572288:2952790015] auto[0] 84 1 T29 1 T30 1 T132 1
auto[2818572288:2952790015] auto[1] 5 1 T1 2 T252 1 T145 1
auto[2952790016:3087007743] auto[0] 60 1 T41 1 T28 1 T29 2
auto[2952790016:3087007743] auto[1] 14 1 T146 1 T244 1 T311 1
auto[3087007744:3221225471] auto[0] 99 1 T29 1 T133 1 T70 1
auto[3087007744:3221225471] auto[1] 9 1 T303 1 T144 1 T324 1
auto[3221225472:3355443199] auto[0] 93 1 T41 2 T27 1 T29 1
auto[3221225472:3355443199] auto[1] 10 1 T1 1 T156 1 T144 1
auto[3355443200:3489660927] auto[0] 92 1 T3 1 T39 2 T29 3
auto[3355443200:3489660927] auto[1] 5 1 T145 1 T269 1 T311 1
auto[3489660928:3623878655] auto[0] 93 1 T57 1 T85 1 T29 3
auto[3489660928:3623878655] auto[1] 11 1 T296 1 T354 1 T330 1
auto[3623878656:3758096383] auto[0] 92 1 T85 1 T29 1 T52 1
auto[3623878656:3758096383] auto[1] 12 1 T146 1 T371 1 T324 2
auto[3758096384:3892314111] auto[0] 72 1 T3 1 T29 1 T86 1
auto[3758096384:3892314111] auto[1] 6 1 T146 1 T401 1 T413 1
auto[3892314112:4026531839] auto[0] 98 1 T1 2 T29 1 T30 1
auto[3892314112:4026531839] auto[1] 16 1 T156 1 T252 1 T311 1
auto[4026531840:4160749567] auto[0] 89 1 T3 1 T29 2 T86 1
auto[4026531840:4160749567] auto[1] 8 1 T1 1 T143 1 T146 1
auto[4160749568:4294967295] auto[0] 90 1 T1 1 T56 1 T29 2
auto[4160749568:4294967295] auto[1] 9 1 T142 1 T146 1 T269 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%