dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 1484 1 T1 3 T3 3 T5 3
auto[1] 1645 1 T1 5 T3 2 T5 3



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 81 1 T39 1 T18 1 T242 1
auto[134217728:268435455] 92 1 T29 3 T58 2 T135 1
auto[268435456:402653183] 84 1 T41 1 T39 1 T85 1
auto[402653184:536870911] 93 1 T41 1 T29 1 T86 1
auto[536870912:671088639] 101 1 T3 1 T5 1 T30 1
auto[671088640:805306367] 75 1 T1 1 T28 1 T29 1
auto[805306368:939524095] 109 1 T57 1 T29 3 T132 1
auto[939524096:1073741823] 93 1 T41 1 T26 1 T29 2
auto[1073741824:1207959551] 93 1 T29 1 T58 3 T70 1
auto[1207959552:1342177279] 91 1 T1 1 T29 3 T30 1
auto[1342177280:1476395007] 104 1 T5 1 T57 1 T29 2
auto[1476395008:1610612735] 98 1 T5 1 T39 1 T85 2
auto[1610612736:1744830463] 107 1 T3 1 T29 1 T52 1
auto[1744830464:1879048191] 90 1 T29 1 T30 1 T52 2
auto[1879048192:2013265919] 98 1 T5 1 T27 1 T29 2
auto[2013265920:2147483647] 102 1 T5 1 T39 1 T52 3
auto[2147483648:2281701375] 101 1 T3 1 T5 1 T57 1
auto[2281701376:2415919103] 107 1 T3 1 T39 1 T29 1
auto[2415919104:2550136831] 91 1 T85 1 T58 2 T62 1
auto[2550136832:2684354559] 90 1 T1 1 T41 1 T85 1
auto[2684354560:2818572287] 102 1 T1 1 T26 1 T29 3
auto[2818572288:2952790015] 107 1 T26 1 T69 1 T188 1
auto[2952790016:3087007743] 112 1 T85 1 T28 1 T86 1
auto[3087007744:3221225471] 99 1 T1 1 T3 1 T57 1
auto[3221225472:3355443199] 101 1 T39 1 T85 1 T28 2
auto[3355443200:3489660927] 102 1 T27 1 T56 1 T29 4
auto[3489660928:3623878655] 101 1 T1 1 T133 1 T69 1
auto[3623878656:3758096383] 98 1 T29 3 T86 1 T30 2
auto[3758096384:3892314111] 110 1 T27 1 T85 3 T58 1
auto[3892314112:4026531839] 93 1 T1 2 T68 1 T58 1
auto[4026531840:4160749567] 94 1 T57 1 T30 1 T58 2
auto[4160749568:4294967295] 110 1 T28 1 T29 2 T30 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 34 1 T39 1 T18 1 T7 1
auto[0:134217727] auto[1] 47 1 T242 1 T156 1 T53 1
auto[134217728:268435455] auto[0] 41 1 T29 2 T63 1 T52 1
auto[134217728:268435455] auto[1] 51 1 T29 1 T58 2 T135 1
auto[268435456:402653183] auto[0] 40 1 T41 1 T39 1 T30 1
auto[268435456:402653183] auto[1] 44 1 T85 1 T58 1 T136 1
auto[402653184:536870911] auto[0] 44 1 T41 1 T29 1 T68 1
auto[402653184:536870911] auto[1] 49 1 T86 1 T95 1 T225 1
auto[536870912:671088639] auto[0] 52 1 T3 1 T5 1 T52 1
auto[536870912:671088639] auto[1] 49 1 T30 1 T52 1 T188 2
auto[671088640:805306367] auto[0] 40 1 T29 1 T109 2 T197 1
auto[671088640:805306367] auto[1] 35 1 T1 1 T28 1 T132 1
auto[805306368:939524095] auto[0] 52 1 T29 2 T58 1 T109 1
auto[805306368:939524095] auto[1] 57 1 T57 1 T29 1 T132 1
auto[939524096:1073741823] auto[0] 48 1 T86 1 T58 1 T69 1
auto[939524096:1073741823] auto[1] 45 1 T41 1 T26 1 T29 2
auto[1073741824:1207959551] auto[0] 39 1 T29 1 T58 2 T63 1
auto[1073741824:1207959551] auto[1] 54 1 T58 1 T70 1 T63 1
auto[1207959552:1342177279] auto[0] 44 1 T29 3 T30 1 T108 1
auto[1207959552:1342177279] auto[1] 47 1 T1 1 T68 1 T58 1
auto[1342177280:1476395007] auto[0] 50 1 T5 1 T57 1 T29 1
auto[1342177280:1476395007] auto[1] 54 1 T29 1 T133 1 T135 1
auto[1476395008:1610612735] auto[0] 47 1 T5 1 T39 1 T85 2
auto[1476395008:1610612735] auto[1] 51 1 T29 1 T133 1 T156 1
auto[1610612736:1744830463] auto[0] 56 1 T3 1 T52 1 T109 1
auto[1610612736:1744830463] auto[1] 51 1 T29 1 T319 1 T225 1
auto[1744830464:1879048191] auto[0] 37 1 T29 1 T52 2 T198 1
auto[1744830464:1879048191] auto[1] 53 1 T30 1 T54 1 T423 1
auto[1879048192:2013265919] auto[0] 45 1 T29 2 T59 1 T61 1
auto[1879048192:2013265919] auto[1] 53 1 T5 1 T27 1 T86 1
auto[2013265920:2147483647] auto[0] 49 1 T39 1 T52 2 T198 1
auto[2013265920:2147483647] auto[1] 53 1 T5 1 T52 1 T268 1
auto[2147483648:2281701375] auto[0] 52 1 T3 1 T57 1 T29 1
auto[2147483648:2281701375] auto[1] 49 1 T5 1 T58 1 T108 1
auto[2281701376:2415919103] auto[0] 58 1 T39 1 T29 1 T132 1
auto[2281701376:2415919103] auto[1] 49 1 T3 1 T58 3 T69 1
auto[2415919104:2550136831] auto[0] 40 1 T85 1 T58 1 T62 1
auto[2415919104:2550136831] auto[1] 51 1 T58 1 T53 1 T263 1
auto[2550136832:2684354559] auto[0] 42 1 T1 1 T41 1 T188 1
auto[2550136832:2684354559] auto[1] 48 1 T85 1 T29 1 T58 1
auto[2684354560:2818572287] auto[0] 52 1 T29 2 T58 1 T156 1
auto[2684354560:2818572287] auto[1] 50 1 T1 1 T26 1 T29 1
auto[2818572288:2952790015] auto[0] 44 1 T69 1 T43 1 T54 1
auto[2818572288:2952790015] auto[1] 63 1 T26 1 T188 1 T43 1
auto[2952790016:3087007743] auto[0] 52 1 T28 1 T86 1 T69 1
auto[2952790016:3087007743] auto[1] 60 1 T85 1 T58 1 T108 3
auto[3087007744:3221225471] auto[0] 46 1 T57 1 T30 1 T95 1
auto[3087007744:3221225471] auto[1] 53 1 T1 1 T3 1 T132 1
auto[3221225472:3355443199] auto[0] 48 1 T39 1 T28 1 T69 1
auto[3221225472:3355443199] auto[1] 53 1 T85 1 T28 1 T29 1
auto[3355443200:3489660927] auto[0] 48 1 T30 1 T63 1 T95 1
auto[3355443200:3489660927] auto[1] 54 1 T27 1 T56 1 T29 4
auto[3489660928:3623878655] auto[0] 43 1 T69 1 T63 1 T52 1
auto[3489660928:3623878655] auto[1] 58 1 T1 1 T133 1 T71 1
auto[3623878656:3758096383] auto[0] 53 1 T29 1 T86 1 T30 2
auto[3623878656:3758096383] auto[1] 45 1 T29 2 T71 1 T52 1
auto[3758096384:3892314111] auto[0] 45 1 T58 1 T188 1 T143 2
auto[3758096384:3892314111] auto[1] 65 1 T27 1 T85 3 T18 1
auto[3892314112:4026531839] auto[0] 52 1 T1 2 T68 1 T34 1
auto[3892314112:4026531839] auto[1] 41 1 T58 1 T43 1 T422 1
auto[4026531840:4160749567] auto[0] 44 1 T57 1 T30 1 T58 2
auto[4026531840:4160749567] auto[1] 50 1 T135 1 T136 1 T52 1
auto[4160749568:4294967295] auto[0] 47 1 T52 1 T242 1 T107 1
auto[4160749568:4294967295] auto[1] 63 1 T28 1 T29 2 T30 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%