dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 5026 1 T1 8 T2 8 T3 10
auto[1] 2308 1 T1 4 T2 4 T4 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 202 1 T46 2 T65 4 T48 2
auto[134217728:268435455] 234 1 T1 2 T3 2 T4 2
auto[268435456:402653183] 202 1 T46 2 T6 2 T65 2
auto[402653184:536870911] 264 1 T3 2 T5 2 T65 4
auto[536870912:671088639] 228 1 T4 2 T5 2 T60 4
auto[671088640:805306367] 236 1 T46 2 T6 2 T65 2
auto[805306368:939524095] 182 1 T46 4 T65 2 T39 2
auto[939524096:1073741823] 220 1 T2 2 T19 2 T5 2
auto[1073741824:1207959551] 224 1 T1 2 T2 2 T213 2
auto[1207959552:1342177279] 258 1 T4 2 T22 2 T65 4
auto[1342177280:1476395007] 274 1 T4 2 T5 2 T46 2
auto[1476395008:1610612735] 222 1 T2 2 T4 2 T46 2
auto[1610612736:1744830463] 232 1 T28 2 T65 4 T213 2
auto[1744830464:1879048191] 250 1 T4 2 T52 2 T65 4
auto[1879048192:2013265919] 254 1 T3 2 T18 2 T5 2
auto[2013265920:2147483647] 234 1 T1 2 T2 2 T46 2
auto[2147483648:2281701375] 224 1 T19 2 T46 4 T65 2
auto[2281701376:2415919103] 238 1 T17 2 T39 2 T42 2
auto[2415919104:2550136831] 232 1 T1 2 T47 2 T65 2
auto[2550136832:2684354559] 236 1 T6 2 T65 2 T38 2
auto[2684354560:2818572287] 232 1 T19 2 T46 2 T65 4
auto[2818572288:2952790015] 206 1 T3 2 T5 2 T65 2
auto[2952790016:3087007743] 248 1 T46 2 T84 2 T22 2
auto[3087007744:3221225471] 204 1 T5 2 T46 2 T52 2
auto[3221225472:3355443199] 220 1 T51 2 T46 2 T65 4
auto[3355443200:3489660927] 224 1 T1 2 T2 2 T46 2
auto[3489660928:3623878655] 214 1 T2 2 T19 2 T5 6
auto[3623878656:3758096383] 244 1 T51 2 T84 2 T52 2
auto[3758096384:3892314111] 240 1 T4 2 T52 2 T65 2
auto[3892314112:4026531839] 204 1 T1 2 T3 2 T5 4
auto[4026531840:4160749567] 182 1 T65 2 T48 2 T69 2
auto[4160749568:4294967295] 270 1 T19 2 T5 2 T47 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 130 1 T65 2 T25 2 T69 2
auto[0:134217727] auto[1] 72 1 T46 2 T65 2 T48 2
auto[134217728:268435455] auto[0] 136 1 T1 2 T3 2 T84 2
auto[134217728:268435455] auto[1] 98 1 T4 2 T17 2 T51 2
auto[268435456:402653183] auto[0] 138 1 T6 2 T65 2 T218 2
auto[268435456:402653183] auto[1] 64 1 T46 2 T73 2 T375 2
auto[402653184:536870911] auto[0] 184 1 T3 2 T5 2 T65 4
auto[402653184:536870911] auto[1] 80 1 T134 2 T49 2 T108 2
auto[536870912:671088639] auto[0] 148 1 T4 2 T60 4 T261 2
auto[536870912:671088639] auto[1] 80 1 T5 2 T74 2 T49 2
auto[671088640:805306367] auto[0] 152 1 T46 2 T65 2 T69 2
auto[671088640:805306367] auto[1] 84 1 T6 2 T48 2 T218 2
auto[805306368:939524095] auto[0] 126 1 T46 4 T65 2 T39 2
auto[805306368:939524095] auto[1] 56 1 T69 2 T49 2 T7 2
auto[939524096:1073741823] auto[0] 140 1 T2 2 T19 2 T8 2
auto[939524096:1073741823] auto[1] 80 1 T5 2 T60 2 T66 2
auto[1073741824:1207959551] auto[0] 172 1 T1 2 T2 2 T213 2
auto[1073741824:1207959551] auto[1] 52 1 T53 2 T104 2 T69 2
auto[1207959552:1342177279] auto[0] 162 1 T22 2 T65 2 T39 2
auto[1207959552:1342177279] auto[1] 96 1 T4 2 T65 2 T74 2
auto[1342177280:1476395007] auto[0] 184 1 T4 2 T5 2 T52 2
auto[1342177280:1476395007] auto[1] 90 1 T46 2 T84 2 T48 2
auto[1476395008:1610612735] auto[0] 142 1 T4 2 T6 2 T214 2
auto[1476395008:1610612735] auto[1] 80 1 T2 2 T46 2 T42 2
auto[1610612736:1744830463] auto[0] 168 1 T65 4 T213 2 T39 2
auto[1610612736:1744830463] auto[1] 64 1 T28 2 T134 2 T69 2
auto[1744830464:1879048191] auto[0] 188 1 T4 2 T52 2 T65 2
auto[1744830464:1879048191] auto[1] 62 1 T65 2 T423 2 T280 2
auto[1879048192:2013265919] auto[0] 192 1 T3 2 T18 2 T5 2
auto[1879048192:2013265919] auto[1] 62 1 T128 2 T48 2 T104 2
auto[2013265920:2147483647] auto[0] 174 1 T1 2 T2 2 T112 2
auto[2013265920:2147483647] auto[1] 60 1 T46 2 T42 2 T64 2
auto[2147483648:2281701375] auto[0] 150 1 T19 2 T46 2 T59 2
auto[2147483648:2281701375] auto[1] 74 1 T46 2 T65 2 T49 2
auto[2281701376:2415919103] auto[0] 164 1 T39 2 T104 2 T69 2
auto[2281701376:2415919103] auto[1] 74 1 T17 2 T42 2 T69 2
auto[2415919104:2550136831] auto[0] 178 1 T1 2 T47 2 T65 2
auto[2415919104:2550136831] auto[1] 54 1 T128 2 T63 2 T39 2
auto[2550136832:2684354559] auto[0] 172 1 T6 2 T65 2 T38 2
auto[2550136832:2684354559] auto[1] 64 1 T53 2 T61 2 T417 2
auto[2684354560:2818572287] auto[0] 152 1 T19 2 T46 2 T65 2
auto[2684354560:2818572287] auto[1] 80 1 T65 2 T87 2 T104 2
auto[2818572288:2952790015] auto[0] 138 1 T3 2 T104 2 T49 2
auto[2818572288:2952790015] auto[1] 68 1 T5 2 T65 2 T128 2
auto[2952790016:3087007743] auto[0] 178 1 T46 2 T84 2 T22 2
auto[2952790016:3087007743] auto[1] 70 1 T69 2 T418 2 T417 2
auto[3087007744:3221225471] auto[0] 136 1 T5 2 T46 2 T47 4
auto[3087007744:3221225471] auto[1] 68 1 T52 2 T48 2 T39 2
auto[3221225472:3355443199] auto[0] 150 1 T46 2 T65 4 T148 2
auto[3221225472:3355443199] auto[1] 70 1 T51 2 T128 2 T53 2
auto[3355443200:3489660927] auto[0] 144 1 T46 2 T213 2 T148 2
auto[3355443200:3489660927] auto[1] 80 1 T1 2 T2 2 T261 2
auto[3489660928:3623878655] auto[0] 162 1 T2 2 T19 2 T5 6
auto[3489660928:3623878655] auto[1] 52 1 T22 2 T39 2 T261 2
auto[3623878656:3758096383] auto[0] 166 1 T84 2 T65 2 T49 6
auto[3623878656:3758096383] auto[1] 78 1 T51 2 T52 2 T66 2
auto[3758096384:3892314111] auto[0] 150 1 T4 2 T52 2 T65 2
auto[3758096384:3892314111] auto[1] 90 1 T63 2 T50 2 T375 2
auto[3892314112:4026531839] auto[0] 134 1 T3 2 T5 2 T52 2
auto[3892314112:4026531839] auto[1] 70 1 T1 2 T5 2 T108 2
auto[4026531840:4160749567] auto[0] 132 1 T65 2 T48 2 T49 8
auto[4026531840:4160749567] auto[1] 50 1 T69 2 T88 2 T70 2
auto[4160749568:4294967295] auto[0] 184 1 T19 2 T5 2 T65 8
auto[4160749568:4294967295] auto[1] 86 1 T47 2 T8 2 T49 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%