dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2844 1 T2 3 T3 6 T13 1
auto[1] 259 1 T114 4 T117 6 T141 10



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 105 1 T16 1 T61 1 T158 1
auto[134217728:268435455] 107 1 T159 1 T56 1 T33 3
auto[268435456:402653183] 91 1 T131 1 T53 1 T117 2
auto[402653184:536870911] 110 1 T14 1 T61 1 T47 1
auto[536870912:671088639] 96 1 T2 1 T45 1 T93 1
auto[671088640:805306367] 99 1 T93 1 T18 1 T158 1
auto[805306368:939524095] 95 1 T131 1 T114 1 T33 1
auto[939524096:1073741823] 83 1 T33 3 T117 2 T141 2
auto[1073741824:1207959551] 89 1 T16 1 T45 1 T33 2
auto[1207959552:1342177279] 85 1 T32 1 T158 1 T162 1
auto[1342177280:1476395007] 97 1 T3 1 T14 2 T40 1
auto[1476395008:1610612735] 97 1 T41 1 T33 2 T47 1
auto[1610612736:1744830463] 84 1 T3 1 T41 1 T158 1
auto[1744830464:1879048191] 96 1 T45 1 T61 1 T25 1
auto[1879048192:2013265919] 89 1 T41 1 T61 1 T24 1
auto[2013265920:2147483647] 93 1 T3 1 T159 2 T25 1
auto[2147483648:2281701375] 119 1 T3 1 T44 1 T18 1
auto[2281701376:2415919103] 72 1 T23 1 T56 1 T51 1
auto[2415919104:2550136831] 93 1 T3 1 T14 1 T40 2
auto[2550136832:2684354559] 100 1 T2 1 T24 1 T56 1
auto[2684354560:2818572287] 93 1 T16 1 T114 1 T33 1
auto[2818572288:2952790015] 105 1 T93 1 T158 1 T162 1
auto[2952790016:3087007743] 96 1 T162 1 T19 1 T49 1
auto[3087007744:3221225471] 104 1 T40 1 T24 1 T33 2
auto[3221225472:3355443199] 98 1 T40 1 T158 1 T131 1
auto[3355443200:3489660927] 97 1 T13 1 T61 1 T114 1
auto[3489660928:3623878655] 97 1 T14 1 T114 1 T33 1
auto[3623878656:3758096383] 91 1 T2 1 T14 2 T131 1
auto[3758096384:3892314111] 110 1 T3 1 T14 1 T56 1
auto[3892314112:4026531839] 108 1 T93 1 T162 1 T33 2
auto[4026531840:4160749567] 102 1 T14 2 T16 1 T33 1
auto[4160749568:4294967295] 102 1 T14 1 T32 1 T41 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 101 1 T16 1 T61 1 T158 1
auto[0:134217727] auto[1] 4 1 T297 1 T396 1 T405 1
auto[134217728:268435455] auto[0] 103 1 T159 1 T56 1 T33 3
auto[134217728:268435455] auto[1] 4 1 T400 1 T397 1 T346 1
auto[268435456:402653183] auto[0] 81 1 T131 1 T53 1 T47 1
auto[268435456:402653183] auto[1] 10 1 T117 2 T134 1 T297 1
auto[402653184:536870911] auto[0] 101 1 T14 1 T61 1 T47 1
auto[402653184:536870911] auto[1] 9 1 T134 1 T327 1 T253 1
auto[536870912:671088639] auto[0] 94 1 T2 1 T45 1 T93 1
auto[536870912:671088639] auto[1] 2 1 T399 1 T410 1 - -
auto[671088640:805306367] auto[0] 86 1 T93 1 T18 1 T158 1
auto[671088640:805306367] auto[1] 13 1 T117 1 T285 1 T300 1
auto[805306368:939524095] auto[0] 82 1 T131 1 T33 1 T207 1
auto[805306368:939524095] auto[1] 13 1 T114 1 T285 1 T134 1
auto[939524096:1073741823] auto[0] 76 1 T33 3 T117 2 T141 1
auto[939524096:1073741823] auto[1] 7 1 T141 1 T301 1 T262 1
auto[1073741824:1207959551] auto[0] 83 1 T16 1 T45 1 T33 2
auto[1073741824:1207959551] auto[1] 6 1 T141 2 T297 1 T293 1
auto[1207959552:1342177279] auto[0] 76 1 T32 1 T158 1 T162 1
auto[1207959552:1342177279] auto[1] 9 1 T301 1 T333 1 T399 1
auto[1342177280:1476395007] auto[0] 90 1 T3 1 T14 2 T40 1
auto[1342177280:1476395007] auto[1] 7 1 T134 1 T237 1 T262 1
auto[1476395008:1610612735] auto[0] 87 1 T41 1 T33 2 T47 1
auto[1476395008:1610612735] auto[1] 10 1 T132 1 T327 1 T300 1
auto[1610612736:1744830463] auto[0] 79 1 T3 1 T41 1 T158 1
auto[1610612736:1744830463] auto[1] 5 1 T114 1 T134 1 T247 1
auto[1744830464:1879048191] auto[0] 86 1 T45 1 T61 1 T25 1
auto[1744830464:1879048191] auto[1] 10 1 T382 1 T247 2 T242 2
auto[1879048192:2013265919] auto[0] 80 1 T41 1 T61 1 T24 1
auto[1879048192:2013265919] auto[1] 9 1 T141 1 T297 1 T300 1
auto[2013265920:2147483647] auto[0] 85 1 T3 1 T159 2 T25 1
auto[2013265920:2147483647] auto[1] 8 1 T141 1 T307 1 T266 1
auto[2147483648:2281701375] auto[0] 114 1 T3 1 T44 1 T18 1
auto[2147483648:2281701375] auto[1] 5 1 T327 1 T266 1 T412 1
auto[2281701376:2415919103] auto[0] 67 1 T23 1 T56 1 T51 1
auto[2281701376:2415919103] auto[1] 5 1 T398 1 T263 1 T409 2
auto[2415919104:2550136831] auto[0] 85 1 T3 1 T14 1 T40 2
auto[2415919104:2550136831] auto[1] 8 1 T134 1 T237 1 T300 1
auto[2550136832:2684354559] auto[0] 96 1 T2 1 T24 1 T56 1
auto[2550136832:2684354559] auto[1] 4 1 T117 1 T300 1 T404 1
auto[2684354560:2818572287] auto[0] 83 1 T16 1 T114 1 T33 1
auto[2684354560:2818572287] auto[1] 10 1 T117 1 T141 2 T134 1
auto[2818572288:2952790015] auto[0] 94 1 T93 1 T158 1 T162 1
auto[2818572288:2952790015] auto[1] 11 1 T141 1 T132 1 T285 1
auto[2952790016:3087007743] auto[0] 91 1 T162 1 T19 1 T49 1
auto[2952790016:3087007743] auto[1] 5 1 T132 1 T301 1 T405 3
auto[3087007744:3221225471] auto[0] 97 1 T40 1 T24 1 T33 2
auto[3087007744:3221225471] auto[1] 7 1 T134 1 T297 1 T382 1
auto[3221225472:3355443199] auto[0] 90 1 T40 1 T158 1 T131 1
auto[3221225472:3355443199] auto[1] 8 1 T117 1 T141 1 T237 1
auto[3355443200:3489660927] auto[0] 87 1 T13 1 T61 1 T207 1
auto[3355443200:3489660927] auto[1] 10 1 T114 1 T134 2 T327 1
auto[3489660928:3623878655] auto[0] 83 1 T14 1 T33 1 T47 1
auto[3489660928:3623878655] auto[1] 14 1 T114 1 T285 1 T307 1
auto[3623878656:3758096383] auto[0] 81 1 T2 1 T14 2 T131 1
auto[3623878656:3758096383] auto[1] 10 1 T266 1 T253 1 T301 1
auto[3758096384:3892314111] auto[0] 100 1 T3 1 T14 1 T56 1
auto[3758096384:3892314111] auto[1] 10 1 T141 1 T132 1 T327 1
auto[3892314112:4026531839] auto[0] 98 1 T93 1 T162 1 T33 2
auto[3892314112:4026531839] auto[1] 10 1 T297 1 T382 1 T303 1
auto[4026531840:4160749567] auto[0] 92 1 T14 2 T16 1 T33 1
auto[4026531840:4160749567] auto[1] 10 1 T266 1 T247 1 T396 1
auto[4160749568:4294967295] auto[0] 96 1 T14 1 T32 1 T41 2
auto[4160749568:4294967295] auto[1] 6 1 T297 1 T262 1 T263 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%