dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6818 1 T2 4 T3 2 T18 17
auto[1] 296 1 T122 11 T158 17 T159 6



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 2888 1 T2 2 T18 8 T26 8
auto[134217728:268435455] 166 1 T2 1 T68 1 T42 1
auto[268435456:402653183] 137 1 T27 1 T28 1 T29 1
auto[402653184:536870911] 123 1 T39 1 T63 1 T50 2
auto[536870912:671088639] 137 1 T26 1 T29 1 T20 2
auto[671088640:805306367] 142 1 T18 1 T26 2 T209 1
auto[805306368:939524095] 149 1 T29 1 T39 1 T50 2
auto[939524096:1073741823] 159 1 T23 1 T39 1 T50 3
auto[1073741824:1207959551] 144 1 T26 1 T29 2 T157 1
auto[1207959552:1342177279] 122 1 T18 1 T26 2 T27 1
auto[1342177280:1476395007] 122 1 T26 1 T29 1 T23 1
auto[1476395008:1610612735] 147 1 T20 1 T157 1 T23 2
auto[1610612736:1744830463] 146 1 T27 1 T157 1 T23 1
auto[1744830464:1879048191] 136 1 T42 1 T59 1 T137 1
auto[1879048192:2013265919] 140 1 T18 2 T157 1 T39 2
auto[2013265920:2147483647] 147 1 T3 1 T26 2 T29 1
auto[2147483648:2281701375] 148 1 T23 1 T42 1 T113 1
auto[2281701376:2415919103] 126 1 T23 1 T39 1 T50 1
auto[2415919104:2550136831] 140 1 T28 1 T133 1 T8 1
auto[2550136832:2684354559] 111 1 T29 1 T50 3 T8 2
auto[2684354560:2818572287] 141 1 T29 2 T157 1 T59 1
auto[2818572288:2952790015] 131 1 T26 1 T63 1 T10 1
auto[2952790016:3087007743] 100 1 T50 7 T59 1 T134 1
auto[3087007744:3221225471] 127 1 T3 1 T28 1 T42 1
auto[3221225472:3355443199] 127 1 T18 3 T29 1 T39 1
auto[3355443200:3489660927] 158 1 T26 1 T157 1 T39 1
auto[3489660928:3623878655] 140 1 T209 1 T54 1 T59 2
auto[3623878656:3758096383] 128 1 T26 1 T157 1 T50 2
auto[3758096384:3892314111] 113 1 T2 1 T212 1 T59 1
auto[3892314112:4026531839] 142 1 T26 1 T59 1 T8 2
auto[4026531840:4160749567] 135 1 T18 1 T26 1 T28 1
auto[4160749568:4294967295] 142 1 T18 1 T26 1 T55 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2878 1 T2 2 T18 8 T26 8
auto[0:134217727] auto[1] 10 1 T122 1 T394 1 T373 1
auto[134217728:268435455] auto[0] 158 1 T2 1 T68 1 T42 1
auto[134217728:268435455] auto[1] 8 1 T159 1 T267 1 T362 1
auto[268435456:402653183] auto[0] 128 1 T27 1 T28 1 T29 1
auto[268435456:402653183] auto[1] 9 1 T299 1 T90 1 T373 1
auto[402653184:536870911] auto[0] 115 1 T39 1 T63 1 T50 2
auto[402653184:536870911] auto[1] 8 1 T146 1 T394 1 T418 1
auto[536870912:671088639] auto[0] 125 1 T26 1 T29 1 T20 2
auto[536870912:671088639] auto[1] 12 1 T158 3 T146 1 T266 1
auto[671088640:805306367] auto[0] 134 1 T18 1 T26 2 T209 1
auto[671088640:805306367] auto[1] 8 1 T158 1 T159 1 T360 1
auto[805306368:939524095] auto[0] 137 1 T29 1 T39 1 T50 2
auto[805306368:939524095] auto[1] 12 1 T158 2 T299 1 T146 1
auto[939524096:1073741823] auto[0] 147 1 T23 1 T39 1 T50 3
auto[939524096:1073741823] auto[1] 12 1 T122 1 T158 2 T144 1
auto[1073741824:1207959551] auto[0] 134 1 T26 1 T29 2 T157 1
auto[1073741824:1207959551] auto[1] 10 1 T122 1 T158 1 T146 1
auto[1207959552:1342177279] auto[0] 112 1 T18 1 T26 2 T27 1
auto[1207959552:1342177279] auto[1] 10 1 T158 1 T90 1 T405 1
auto[1342177280:1476395007] auto[0] 113 1 T26 1 T29 1 T23 1
auto[1342177280:1476395007] auto[1] 9 1 T122 2 T267 1 T416 1
auto[1476395008:1610612735] auto[0] 138 1 T20 1 T157 1 T23 2
auto[1476395008:1610612735] auto[1] 9 1 T394 1 T421 1 T422 1
auto[1610612736:1744830463] auto[0] 136 1 T27 1 T157 1 T23 1
auto[1610612736:1744830463] auto[1] 10 1 T159 1 T299 1 T146 1
auto[1744830464:1879048191] auto[0] 123 1 T42 1 T59 1 T137 1
auto[1744830464:1879048191] auto[1] 13 1 T122 2 T93 1 T290 1
auto[1879048192:2013265919] auto[0] 127 1 T18 2 T157 1 T39 2
auto[1879048192:2013265919] auto[1] 13 1 T146 1 T290 2 T418 2
auto[2013265920:2147483647] auto[0] 139 1 T3 1 T26 2 T29 1
auto[2013265920:2147483647] auto[1] 8 1 T158 1 T159 1 T299 1
auto[2147483648:2281701375] auto[0] 143 1 T23 1 T42 1 T113 1
auto[2147483648:2281701375] auto[1] 5 1 T146 1 T267 1 T246 1
auto[2281701376:2415919103] auto[0] 114 1 T23 1 T39 1 T50 1
auto[2281701376:2415919103] auto[1] 12 1 T90 1 T93 1 T290 1
auto[2415919104:2550136831] auto[0] 131 1 T28 1 T133 1 T8 1
auto[2415919104:2550136831] auto[1] 9 1 T158 1 T144 1 T405 1
auto[2550136832:2684354559] auto[0] 105 1 T29 1 T50 3 T8 2
auto[2550136832:2684354559] auto[1] 6 1 T158 1 T159 1 T90 1
auto[2684354560:2818572287] auto[0] 126 1 T29 2 T157 1 T59 1
auto[2684354560:2818572287] auto[1] 15 1 T158 1 T144 1 T373 1
auto[2818572288:2952790015] auto[0] 120 1 T26 1 T63 1 T10 1
auto[2818572288:2952790015] auto[1] 11 1 T290 2 T266 1 T280 1
auto[2952790016:3087007743] auto[0] 94 1 T50 7 T59 1 T134 1
auto[2952790016:3087007743] auto[1] 6 1 T158 1 T299 1 T394 1
auto[3087007744:3221225471] auto[0] 115 1 T3 1 T28 1 T42 1
auto[3087007744:3221225471] auto[1] 12 1 T290 1 T405 1 T373 2
auto[3221225472:3355443199] auto[0] 121 1 T18 3 T29 1 T39 1
auto[3221225472:3355443199] auto[1] 6 1 T159 1 T299 1 T405 1
auto[3355443200:3489660927] auto[0] 146 1 T26 1 T157 1 T39 1
auto[3355443200:3489660927] auto[1] 12 1 T122 1 T144 1 T93 1
auto[3489660928:3623878655] auto[0] 131 1 T209 1 T54 1 T59 2
auto[3489660928:3623878655] auto[1] 9 1 T122 1 T158 2 T90 1
auto[3623878656:3758096383] auto[0] 120 1 T26 1 T157 1 T50 2
auto[3623878656:3758096383] auto[1] 8 1 T146 2 T267 1 T418 1
auto[3758096384:3892314111] auto[0] 109 1 T2 1 T212 1 T59 1
auto[3758096384:3892314111] auto[1] 4 1 T122 1 T416 1 T419 1
auto[3892314112:4026531839] auto[0] 137 1 T26 1 T59 1 T8 2
auto[3892314112:4026531839] auto[1] 5 1 T90 1 T418 1 T362 1
auto[4026531840:4160749567] auto[0] 129 1 T18 1 T26 1 T28 1
auto[4026531840:4160749567] auto[1] 6 1 T394 1 T405 1 T264 1
auto[4160749568:4294967295] auto[0] 133 1 T18 1 T26 1 T55 1
auto[4160749568:4294967295] auto[1] 9 1 T122 1 T267 1 T418 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%