dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4458 1 T2 4 T18 8 T26 8
auto[1] 2104 1 T3 4 T18 2 T26 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 182 1 T68 2 T58 2 T55 4
auto[134217728:268435455] 236 1 T2 2 T68 2 T39 2
auto[268435456:402653183] 194 1 T18 2 T26 2 T39 4
auto[402653184:536870911] 220 1 T27 2 T28 2 T39 4
auto[536870912:671088639] 188 1 T28 2 T50 4 T302 2
auto[671088640:805306367] 240 1 T28 2 T23 2 T39 2
auto[805306368:939524095] 222 1 T63 2 T59 2 T64 2
auto[939524096:1073741823] 198 1 T63 2 T50 4 T134 2
auto[1073741824:1207959551] 188 1 T29 2 T63 2 T10 2
auto[1207959552:1342177279] 210 1 T26 4 T29 4 T50 2
auto[1342177280:1476395007] 236 1 T18 2 T68 2 T39 2
auto[1476395008:1610612735] 190 1 T18 2 T42 2 T71 2
auto[1610612736:1744830463] 226 1 T39 2 T50 6 T59 2
auto[1744830464:1879048191] 226 1 T18 2 T38 2 T63 2
auto[1879048192:2013265919] 216 1 T50 4 T32 2 T59 6
auto[2013265920:2147483647] 200 1 T39 2 T209 2 T50 2
auto[2147483648:2281701375] 192 1 T157 2 T23 2 T50 2
auto[2281701376:2415919103] 246 1 T18 2 T39 2 T113 2
auto[2415919104:2550136831] 200 1 T42 2 T50 2 T59 4
auto[2550136832:2684354559] 204 1 T26 2 T29 2 T42 2
auto[2684354560:2818572287] 206 1 T26 2 T157 2 T7 2
auto[2818572288:2952790015] 200 1 T23 2 T63 2 T134 2
auto[2952790016:3087007743] 182 1 T20 2 T42 2 T39 2
auto[3087007744:3221225471] 166 1 T212 2 T8 4 T61 2
auto[3221225472:3355443199] 184 1 T10 2 T50 4 T55 2
auto[3355443200:3489660927] 170 1 T20 4 T50 2 T58 2
auto[3489660928:3623878655] 210 1 T2 2 T68 2 T50 2
auto[3623878656:3758096383] 180 1 T3 2 T10 2 T50 2
auto[3758096384:3892314111] 204 1 T20 2 T50 4 T54 2
auto[3892314112:4026531839] 190 1 T29 2 T157 2 T63 2
auto[4026531840:4160749567] 204 1 T27 2 T68 2 T42 2
auto[4160749568:4294967295] 252 1 T3 2 T28 4 T29 4



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 132 1 T68 2 T55 4 T122 2
auto[0:134217727] auto[1] 50 1 T58 2 T52 2 T146 2
auto[134217728:268435455] auto[0] 164 1 T2 2 T68 2 T63 2
auto[134217728:268435455] auto[1] 72 1 T39 2 T59 2 T8 2
auto[268435456:402653183] auto[0] 148 1 T18 2 T26 2 T39 2
auto[268435456:402653183] auto[1] 46 1 T39 2 T211 2 T9 2
auto[402653184:536870911] auto[0] 152 1 T27 2 T28 2 T39 2
auto[402653184:536870911] auto[1] 68 1 T39 2 T54 2 T8 2
auto[536870912:671088639] auto[0] 128 1 T28 2 T50 2 T302 2
auto[536870912:671088639] auto[1] 60 1 T50 2 T105 2 T70 2
auto[671088640:805306367] auto[0] 152 1 T28 2 T23 2 T50 2
auto[671088640:805306367] auto[1] 88 1 T39 2 T8 2 T423 2
auto[805306368:939524095] auto[0] 166 1 T63 2 T59 2 T61 4
auto[805306368:939524095] auto[1] 56 1 T64 2 T277 2 T223 2
auto[939524096:1073741823] auto[0] 146 1 T63 2 T50 4 T134 2
auto[939524096:1073741823] auto[1] 52 1 T211 2 T61 2 T9 2
auto[1073741824:1207959551] auto[0] 120 1 T29 2 T209 2 T50 2
auto[1073741824:1207959551] auto[1] 68 1 T63 2 T10 2 T356 2
auto[1207959552:1342177279] auto[0] 134 1 T26 4 T29 4 T50 2
auto[1207959552:1342177279] auto[1] 76 1 T61 2 T9 2 T62 2
auto[1342177280:1476395007] auto[0] 158 1 T18 2 T68 2 T32 2
auto[1342177280:1476395007] auto[1] 78 1 T39 2 T133 2 T98 2
auto[1476395008:1610612735] auto[0] 134 1 T18 2 T71 2 T61 2
auto[1476395008:1610612735] auto[1] 56 1 T42 2 T199 2 T200 2
auto[1610612736:1744830463] auto[0] 156 1 T50 4 T59 2 T8 2
auto[1610612736:1744830463] auto[1] 70 1 T39 2 T50 2 T211 2
auto[1744830464:1879048191] auto[0] 148 1 T63 2 T209 2 T61 2
auto[1744830464:1879048191] auto[1] 78 1 T18 2 T38 2 T8 4
auto[1879048192:2013265919] auto[0] 160 1 T50 4 T32 2 T59 4
auto[1879048192:2013265919] auto[1] 56 1 T59 2 T8 2 T64 2
auto[2013265920:2147483647] auto[0] 136 1 T39 2 T209 2 T50 2
auto[2013265920:2147483647] auto[1] 64 1 T133 2 T9 2 T199 2
auto[2147483648:2281701375] auto[0] 126 1 T157 2 T23 2 T50 2
auto[2147483648:2281701375] auto[1] 66 1 T212 2 T274 2 T70 2
auto[2281701376:2415919103] auto[0] 160 1 T18 2 T39 2 T50 2
auto[2281701376:2415919103] auto[1] 86 1 T113 2 T134 2 T8 2
auto[2415919104:2550136831] auto[0] 128 1 T42 2 T59 2 T134 2
auto[2415919104:2550136831] auto[1] 72 1 T50 2 T59 2 T303 2
auto[2550136832:2684354559] auto[0] 128 1 T42 2 T58 2 T98 2
auto[2550136832:2684354559] auto[1] 76 1 T26 2 T29 2 T60 2
auto[2684354560:2818572287] auto[0] 154 1 T26 2 T7 2 T39 4
auto[2684354560:2818572287] auto[1] 52 1 T157 2 T55 2 T258 2
auto[2818572288:2952790015] auto[0] 130 1 T23 2 T63 2 T134 2
auto[2818572288:2952790015] auto[1] 70 1 T61 2 T255 2 T51 2
auto[2952790016:3087007743] auto[0] 110 1 T39 2 T122 2 T70 2
auto[2952790016:3087007743] auto[1] 72 1 T20 2 T42 2 T50 2
auto[3087007744:3221225471] auto[0] 114 1 T212 2 T61 2 T9 2
auto[3087007744:3221225471] auto[1] 52 1 T8 4 T95 2 T299 2
auto[3221225472:3355443199] auto[0] 130 1 T10 2 T50 4 T55 2
auto[3221225472:3355443199] auto[1] 54 1 T71 2 T61 2 T127 4
auto[3355443200:3489660927] auto[0] 104 1 T20 4 T58 2 T59 2
auto[3355443200:3489660927] auto[1] 66 1 T50 2 T137 2 T105 2
auto[3489660928:3623878655] auto[0] 162 1 T2 2 T68 2 T50 2
auto[3489660928:3623878655] auto[1] 48 1 T251 2 T52 4 T127 2
auto[3623878656:3758096383] auto[0] 130 1 T10 2 T55 2 T8 2
auto[3623878656:3758096383] auto[1] 50 1 T3 2 T50 2 T277 2
auto[3758096384:3892314111] auto[0] 138 1 T20 2 T50 4 T59 2
auto[3758096384:3892314111] auto[1] 66 1 T54 2 T302 2 T70 2
auto[3892314112:4026531839] auto[0] 120 1 T29 2 T157 2 T63 2
auto[3892314112:4026531839] auto[1] 70 1 T50 2 T59 2 T61 2
auto[4026531840:4160749567] auto[0] 114 1 T68 2 T42 2 T39 2
auto[4026531840:4160749567] auto[1] 90 1 T27 2 T39 2 T133 2
auto[4160749568:4294967295] auto[0] 176 1 T28 4 T29 4 T68 2
auto[4160749568:4294967295] auto[1] 76 1 T3 2 T113 2 T54 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%