dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 1659 1 T1 1 T14 2 T15 1
auto[1] 1853 1 T1 1 T3 1 T14 3



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 117 1 T18 1 T30 1 T209 1
auto[134217728:268435455] 119 1 T20 1 T29 1 T68 1
auto[268435456:402653183] 106 1 T31 1 T210 1 T38 1
auto[402653184:536870911] 123 1 T14 1 T128 1 T89 1
auto[536870912:671088639] 99 1 T15 1 T18 1 T61 2
auto[671088640:805306367] 122 1 T30 1 T215 1 T32 1
auto[805306368:939524095] 93 1 T54 1 T21 1 T144 1
auto[939524096:1073741823] 112 1 T14 1 T29 2 T37 1
auto[1073741824:1207959551] 104 1 T16 1 T89 1 T215 1
auto[1207959552:1342177279] 98 1 T16 1 T20 1 T29 1
auto[1342177280:1476395007] 114 1 T15 1 T210 1 T209 1
auto[1476395008:1610612735] 99 1 T1 1 T14 1 T29 1
auto[1610612736:1744830463] 132 1 T18 1 T29 2 T37 1
auto[1744830464:1879048191] 131 1 T29 1 T61 1 T30 4
auto[1879048192:2013265919] 111 1 T14 1 T128 1 T54 1
auto[2013265920:2147483647] 103 1 T29 1 T210 1 T38 1
auto[2147483648:2281701375] 119 1 T20 1 T47 1 T89 1
auto[2281701376:2415919103] 104 1 T37 1 T30 2 T110 1
auto[2415919104:2550136831] 91 1 T14 1 T15 1 T37 1
auto[2550136832:2684354559] 118 1 T37 1 T30 2 T32 1
auto[2684354560:2818572287] 113 1 T29 1 T89 1 T54 1
auto[2818572288:2952790015] 105 1 T15 1 T89 1 T215 1
auto[2952790016:3087007743] 115 1 T1 1 T37 1 T89 1
auto[3087007744:3221225471] 113 1 T18 1 T29 1 T30 4
auto[3221225472:3355443199] 108 1 T128 1 T32 1 T209 2
auto[3355443200:3489660927] 106 1 T30 1 T32 1 T218 1
auto[3489660928:3623878655] 121 1 T29 1 T54 1 T33 1
auto[3623878656:3758096383] 97 1 T30 3 T38 1 T43 1
auto[3758096384:3892314111] 95 1 T3 1 T61 1 T30 1
auto[3892314112:4026531839] 102 1 T20 2 T89 1 T30 1
auto[4026531840:4160749567] 113 1 T15 1 T54 1 T122 1
auto[4160749568:4294967295] 109 1 T37 1 T31 1 T30 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 52 1 T18 1 T55 1 T4 1
auto[0:134217727] auto[1] 65 1 T30 1 T209 1 T54 1
auto[134217728:268435455] auto[0] 54 1 T20 1 T68 1 T38 1
auto[134217728:268435455] auto[1] 65 1 T29 1 T110 1 T55 1
auto[268435456:402653183] auto[0] 51 1 T210 1 T38 1 T4 1
auto[268435456:402653183] auto[1] 55 1 T31 1 T55 3 T144 1
auto[402653184:536870911] auto[0] 55 1 T45 1 T78 1 T289 1
auto[402653184:536870911] auto[1] 68 1 T14 1 T128 1 T89 1
auto[536870912:671088639] auto[0] 45 1 T18 1 T43 1 T45 1
auto[536870912:671088639] auto[1] 54 1 T15 1 T61 2 T30 1
auto[671088640:805306367] auto[0] 57 1 T30 1 T55 1 T26 1
auto[671088640:805306367] auto[1] 65 1 T215 1 T32 1 T210 1
auto[805306368:939524095] auto[0] 41 1 T54 1 T70 1 T219 1
auto[805306368:939524095] auto[1] 52 1 T21 1 T144 1 T212 1
auto[939524096:1073741823] auto[0] 57 1 T29 2 T37 1 T30 1
auto[939524096:1073741823] auto[1] 55 1 T14 1 T122 1 T4 1
auto[1073741824:1207959551] auto[0] 46 1 T89 1 T4 2 T78 1
auto[1073741824:1207959551] auto[1] 58 1 T16 1 T215 1 T211 1
auto[1207959552:1342177279] auto[0] 43 1 T16 1 T45 1 T100 1
auto[1207959552:1342177279] auto[1] 55 1 T20 1 T29 1 T21 1
auto[1342177280:1476395007] auto[0] 59 1 T210 1 T209 1 T218 1
auto[1342177280:1476395007] auto[1] 55 1 T15 1 T57 1 T334 1
auto[1476395008:1610612735] auto[0] 47 1 T14 1 T29 1 T32 1
auto[1476395008:1610612735] auto[1] 52 1 T1 1 T30 2 T215 1
auto[1610612736:1744830463] auto[0] 59 1 T18 1 T29 1 T37 1
auto[1610612736:1744830463] auto[1] 73 1 T29 1 T54 1 T122 1
auto[1744830464:1879048191] auto[0] 63 1 T43 1 T4 1 T132 1
auto[1744830464:1879048191] auto[1] 68 1 T29 1 T61 1 T30 4
auto[1879048192:2013265919] auto[0] 59 1 T38 1 T251 1 T219 1
auto[1879048192:2013265919] auto[1] 52 1 T14 1 T128 1 T54 1
auto[2013265920:2147483647] auto[0] 44 1 T38 1 T4 1 T78 1
auto[2013265920:2147483647] auto[1] 59 1 T29 1 T210 1 T45 1
auto[2147483648:2281701375] auto[0] 58 1 T20 1 T68 1 T58 1
auto[2147483648:2281701375] auto[1] 61 1 T47 1 T89 1 T32 1
auto[2281701376:2415919103] auto[0] 46 1 T37 1 T30 2 T110 1
auto[2281701376:2415919103] auto[1] 58 1 T55 1 T45 2 T4 1
auto[2415919104:2550136831] auto[0] 46 1 T14 1 T37 1 T30 1
auto[2415919104:2550136831] auto[1] 45 1 T15 1 T21 1 T4 1
auto[2550136832:2684354559] auto[0] 56 1 T30 1 T32 1 T54 1
auto[2550136832:2684354559] auto[1] 62 1 T37 1 T30 1 T122 1
auto[2684354560:2818572287] auto[0] 52 1 T45 1 T86 1 T78 1
auto[2684354560:2818572287] auto[1] 61 1 T29 1 T89 1 T54 1
auto[2818572288:2952790015] auto[0] 54 1 T15 1 T110 1 T45 1
auto[2818572288:2952790015] auto[1] 51 1 T89 1 T215 1 T122 1
auto[2952790016:3087007743] auto[0] 46 1 T1 1 T68 1 T48 1
auto[2952790016:3087007743] auto[1] 69 1 T37 1 T89 1 T30 1
auto[3087007744:3221225471] auto[0] 52 1 T18 1 T29 1 T30 3
auto[3087007744:3221225471] auto[1] 61 1 T30 1 T54 1 T68 1
auto[3221225472:3355443199] auto[0] 48 1 T32 1 T218 1 T76 1
auto[3221225472:3355443199] auto[1] 60 1 T128 1 T209 2 T54 1
auto[3355443200:3489660927] auto[0] 59 1 T30 1 T32 1 T218 1
auto[3355443200:3489660927] auto[1] 47 1 T256 1 T259 1 T81 1
auto[3489660928:3623878655] auto[0] 55 1 T29 1 T33 1 T257 1
auto[3489660928:3623878655] auto[1] 66 1 T54 1 T71 1 T132 1
auto[3623878656:3758096383] auto[0] 44 1 T30 1 T45 1 T219 1
auto[3623878656:3758096383] auto[1] 53 1 T30 2 T38 1 T43 1
auto[3758096384:3892314111] auto[0] 44 1 T30 1 T68 1 T33 1
auto[3758096384:3892314111] auto[1] 51 1 T3 1 T61 1 T55 1
auto[3892314112:4026531839] auto[0] 57 1 T20 2 T43 1 T45 1
auto[3892314112:4026531839] auto[1] 45 1 T89 1 T30 1 T58 1
auto[4026531840:4160749567] auto[0] 59 1 T54 1 T38 1 T55 1
auto[4026531840:4160749567] auto[1] 54 1 T15 1 T122 1 T71 1
auto[4160749568:4294967295] auto[0] 51 1 T30 1 T38 1 T4 1
auto[4160749568:4294967295] auto[1] 58 1 T37 1 T31 1 T30 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%