dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6648 1 T1 17 T2 16 T5 16
auto[1] 302 1 T119 2 T120 13 T148 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 2830 1 T1 8 T2 7 T5 8
auto[134217728:268435455] 156 1 T15 1 T44 1 T51 1
auto[268435456:402653183] 127 1 T1 1 T17 1 T19 1
auto[402653184:536870911] 158 1 T16 1 T55 1 T44 2
auto[536870912:671088639] 157 1 T4 1 T28 1 T130 2
auto[671088640:805306367] 148 1 T17 1 T44 2 T27 1
auto[805306368:939524095] 143 1 T5 1 T44 1 T51 1
auto[939524096:1073741823] 133 1 T2 1 T55 1 T44 1
auto[1073741824:1207959551] 143 1 T2 3 T5 1 T18 1
auto[1207959552:1342177279] 119 1 T1 1 T5 2 T16 1
auto[1342177280:1476395007] 119 1 T17 1 T87 1 T27 1
auto[1476395008:1610612735] 139 1 T2 1 T16 1 T44 1
auto[1610612736:1744830463] 153 1 T19 1 T20 1 T55 1
auto[1744830464:1879048191] 120 1 T5 1 T55 1 T44 1
auto[1879048192:2013265919] 125 1 T2 1 T5 1 T17 1
auto[2013265920:2147483647] 118 1 T17 1 T27 1 T130 1
auto[2147483648:2281701375] 117 1 T5 1 T4 1 T44 1
auto[2281701376:2415919103] 106 1 T2 1 T119 1 T204 1
auto[2415919104:2550136831] 129 1 T19 1 T87 1 T28 1
auto[2550136832:2684354559] 135 1 T1 3 T16 1 T20 1
auto[2684354560:2818572287] 119 1 T15 1 T44 2 T27 2
auto[2818572288:2952790015] 116 1 T1 1 T119 2 T131 1
auto[2952790016:3087007743] 133 1 T204 1 T148 1 T218 1
auto[3087007744:3221225471] 125 1 T1 1 T19 1 T44 1
auto[3221225472:3355443199] 110 1 T87 1 T94 1 T120 1
auto[3355443200:3489660927] 133 1 T1 1 T5 1 T18 1
auto[3489660928:3623878655] 142 1 T27 3 T28 2 T131 1
auto[3623878656:3758096383] 147 1 T4 1 T17 1 T19 2
auto[3758096384:3892314111] 121 1 T15 1 T55 1 T27 1
auto[3892314112:4026531839] 139 1 T2 1 T27 1 T130 2
auto[4026531840:4160749567] 133 1 T17 2 T19 1 T55 1
auto[4160749568:4294967295] 157 1 T1 1 T2 1 T55 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2821 1 T1 8 T2 7 T5 8
auto[0:134217727] auto[1] 9 1 T140 1 T350 2 T268 1
auto[134217728:268435455] auto[0] 143 1 T15 1 T44 1 T51 1
auto[134217728:268435455] auto[1] 13 1 T292 1 T341 2 T268 1
auto[268435456:402653183] auto[0] 121 1 T1 1 T17 1 T19 1
auto[268435456:402653183] auto[1] 6 1 T415 1 T273 1 T309 1
auto[402653184:536870911] auto[0] 143 1 T16 1 T55 1 T44 2
auto[402653184:536870911] auto[1] 15 1 T120 1 T140 1 T350 1
auto[536870912:671088639] auto[0] 144 1 T4 1 T28 1 T130 2
auto[536870912:671088639] auto[1] 13 1 T119 1 T137 2 T382 1
auto[671088640:805306367] auto[0] 137 1 T17 1 T44 2 T27 1
auto[671088640:805306367] auto[1] 11 1 T120 1 T341 2 T140 1
auto[805306368:939524095] auto[0] 134 1 T5 1 T44 1 T51 1
auto[805306368:939524095] auto[1] 9 1 T120 1 T275 1 T341 1
auto[939524096:1073741823] auto[0] 123 1 T2 1 T55 1 T44 1
auto[939524096:1073741823] auto[1] 10 1 T120 1 T415 1 T414 1
auto[1073741824:1207959551] auto[0] 133 1 T2 3 T5 1 T18 1
auto[1073741824:1207959551] auto[1] 10 1 T350 1 T268 1 T415 1
auto[1207959552:1342177279] auto[0] 114 1 T1 1 T5 2 T16 1
auto[1207959552:1342177279] auto[1] 5 1 T350 1 T400 1 T323 1
auto[1342177280:1476395007] auto[0] 113 1 T17 1 T87 1 T27 1
auto[1342177280:1476395007] auto[1] 6 1 T120 1 T148 1 T302 1
auto[1476395008:1610612735] auto[0] 128 1 T2 1 T16 1 T44 1
auto[1476395008:1610612735] auto[1] 11 1 T148 1 T341 1 T382 1
auto[1610612736:1744830463] auto[0] 143 1 T19 1 T20 1 T55 1
auto[1610612736:1744830463] auto[1] 10 1 T120 1 T138 1 T350 1
auto[1744830464:1879048191] auto[0] 112 1 T5 1 T55 1 T44 1
auto[1744830464:1879048191] auto[1] 8 1 T137 1 T341 1 T266 1
auto[1879048192:2013265919] auto[0] 118 1 T2 1 T5 1 T17 1
auto[1879048192:2013265919] auto[1] 7 1 T266 1 T384 1 T399 1
auto[2013265920:2147483647] auto[0] 110 1 T17 1 T27 1 T130 1
auto[2013265920:2147483647] auto[1] 8 1 T148 1 T268 1 T414 1
auto[2147483648:2281701375] auto[0] 108 1 T5 1 T4 1 T44 1
auto[2147483648:2281701375] auto[1] 9 1 T266 1 T371 1 T309 1
auto[2281701376:2415919103] auto[0] 96 1 T2 1 T119 1 T204 1
auto[2281701376:2415919103] auto[1] 10 1 T137 1 T138 2 T292 1
auto[2415919104:2550136831] auto[0] 122 1 T19 1 T87 1 T28 1
auto[2415919104:2550136831] auto[1] 7 1 T341 1 T302 1 T419 1
auto[2550136832:2684354559] auto[0] 127 1 T1 3 T16 1 T20 1
auto[2550136832:2684354559] auto[1] 8 1 T341 2 T306 1 T397 2
auto[2684354560:2818572287] auto[0] 106 1 T15 1 T44 2 T27 2
auto[2684354560:2818572287] auto[1] 13 1 T292 1 T341 1 T268 1
auto[2818572288:2952790015] auto[0] 105 1 T1 1 T119 2 T131 1
auto[2818572288:2952790015] auto[1] 11 1 T120 1 T336 1 T416 1
auto[2952790016:3087007743] auto[0] 118 1 T204 1 T148 1 T218 1
auto[2952790016:3087007743] auto[1] 15 1 T341 1 T140 1 T268 2
auto[3087007744:3221225471] auto[0] 120 1 T1 1 T19 1 T44 1
auto[3087007744:3221225471] auto[1] 5 1 T415 1 T399 1 T420 1
auto[3221225472:3355443199] auto[0] 103 1 T87 1 T94 1 T218 1
auto[3221225472:3355443199] auto[1] 7 1 T120 1 T341 1 T140 1
auto[3355443200:3489660927] auto[0] 123 1 T1 1 T5 1 T18 1
auto[3355443200:3489660927] auto[1] 10 1 T120 1 T292 1 T268 1
auto[3489660928:3623878655] auto[0] 133 1 T27 3 T28 2 T131 1
auto[3489660928:3623878655] auto[1] 9 1 T137 1 T341 1 T140 1
auto[3623878656:3758096383] auto[0] 135 1 T4 1 T17 1 T19 2
auto[3623878656:3758096383] auto[1] 12 1 T119 1 T120 1 T137 1
auto[3758096384:3892314111] auto[0] 117 1 T15 1 T55 1 T27 1
auto[3758096384:3892314111] auto[1] 4 1 T120 1 T341 1 T140 1
auto[3892314112:4026531839] auto[0] 125 1 T2 1 T27 1 T130 2
auto[3892314112:4026531839] auto[1] 14 1 T148 1 T140 1 T268 1
auto[4026531840:4160749567] auto[0] 123 1 T17 2 T19 1 T55 1
auto[4026531840:4160749567] auto[1] 10 1 T138 1 T341 1 T350 1
auto[4160749568:4294967295] auto[0] 150 1 T1 1 T2 1 T55 1
auto[4160749568:4294967295] auto[1] 7 1 T120 2 T341 1 T309 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%