dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2909 1 T1 4 T2 5 T4 1
auto[1] 293 1 T123 5 T83 1 T140 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 92 1 T14 1 T209 1 T123 1
auto[134217728:268435455] 108 1 T14 1 T123 2 T217 1
auto[268435456:402653183] 108 1 T15 1 T123 1 T53 1
auto[402653184:536870911] 104 1 T15 1 T42 1 T140 1
auto[536870912:671088639] 89 1 T1 1 T217 1 T141 2
auto[671088640:805306367] 102 1 T14 1 T15 1 T93 1
auto[805306368:939524095] 106 1 T123 1 T32 1 T83 1
auto[939524096:1073741823] 92 1 T1 1 T52 1 T83 1
auto[1073741824:1207959551] 105 1 T2 1 T89 1 T52 1
auto[1207959552:1342177279] 103 1 T93 1 T83 1 T142 1
auto[1342177280:1476395007] 87 1 T1 1 T14 1 T97 1
auto[1476395008:1610612735] 90 1 T83 1 T27 1 T67 1
auto[1610612736:1744830463] 108 1 T2 1 T43 1 T141 1
auto[1744830464:1879048191] 87 1 T16 1 T123 1 T55 1
auto[1879048192:2013265919] 99 1 T209 1 T26 1 T42 1
auto[2013265920:2147483647] 126 1 T1 1 T14 1 T16 1
auto[2147483648:2281701375] 96 1 T15 1 T40 1 T123 1
auto[2281701376:2415919103] 91 1 T14 1 T123 1 T55 1
auto[2415919104:2550136831] 123 1 T142 1 T155 1 T61 3
auto[2550136832:2684354559] 75 1 T26 2 T142 2 T100 1
auto[2684354560:2818572287] 107 1 T40 2 T217 1 T141 1
auto[2818572288:2952790015] 96 1 T4 1 T97 1 T27 1
auto[2952790016:3087007743] 97 1 T55 1 T61 5 T257 1
auto[3087007744:3221225471] 107 1 T15 1 T93 1 T55 1
auto[3221225472:3355443199] 83 1 T2 1 T55 1 T217 1
auto[3355443200:3489660927] 85 1 T2 1 T93 1 T140 1
auto[3489660928:3623878655] 109 1 T228 1 T55 1 T43 1
auto[3623878656:3758096383] 121 1 T2 1 T93 1 T209 1
auto[3758096384:3892314111] 94 1 T41 1 T97 1 T210 1
auto[3892314112:4026531839] 112 1 T15 1 T89 1 T93 1
auto[4026531840:4160749567] 98 1 T26 1 T29 1 T67 1
auto[4160749568:4294967295] 102 1 T41 1 T43 1 T210 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 83 1 T14 1 T209 1 T123 1
auto[0:134217727] auto[1] 9 1 T142 1 T143 1 T349 1
auto[134217728:268435455] auto[0] 93 1 T14 1 T217 1 T53 1
auto[134217728:268435455] auto[1] 15 1 T123 2 T142 1 T143 2
auto[268435456:402653183] auto[0] 97 1 T15 1 T53 1 T225 1
auto[268435456:402653183] auto[1] 11 1 T123 1 T142 1 T427 2
auto[402653184:536870911] auto[0] 91 1 T15 1 T42 1 T141 1
auto[402653184:536870911] auto[1] 13 1 T140 1 T227 1 T193 2
auto[536870912:671088639] auto[0] 81 1 T1 1 T217 1 T141 2
auto[536870912:671088639] auto[1] 8 1 T143 1 T427 1 T428 1
auto[671088640:805306367] auto[0] 97 1 T14 1 T15 1 T93 1
auto[671088640:805306367] auto[1] 5 1 T142 1 T289 1 T406 1
auto[805306368:939524095] auto[0] 95 1 T123 1 T32 1 T83 1
auto[805306368:939524095] auto[1] 11 1 T142 1 T227 1 T349 1
auto[939524096:1073741823] auto[0] 83 1 T1 1 T52 1 T141 1
auto[939524096:1073741823] auto[1] 9 1 T83 1 T349 1 T297 1
auto[1073741824:1207959551] auto[0] 100 1 T2 1 T89 1 T52 1
auto[1073741824:1207959551] auto[1] 5 1 T142 1 T193 2 T366 1
auto[1207959552:1342177279] auto[0] 95 1 T93 1 T83 1 T142 1
auto[1207959552:1342177279] auto[1] 8 1 T226 1 T295 1 T360 1
auto[1342177280:1476395007] auto[0] 79 1 T1 1 T14 1 T97 1
auto[1342177280:1476395007] auto[1] 8 1 T140 1 T142 1 T289 1
auto[1476395008:1610612735] auto[0] 83 1 T83 1 T27 1 T67 1
auto[1476395008:1610612735] auto[1] 7 1 T143 1 T295 2 T274 2
auto[1610612736:1744830463] auto[0] 101 1 T2 1 T43 1 T142 1
auto[1610612736:1744830463] auto[1] 7 1 T141 1 T143 1 T295 2
auto[1744830464:1879048191] auto[0] 78 1 T16 1 T55 1 T58 1
auto[1744830464:1879048191] auto[1] 9 1 T123 1 T142 1 T196 1
auto[1879048192:2013265919] auto[0] 89 1 T209 1 T26 1 T42 1
auto[1879048192:2013265919] auto[1] 10 1 T143 3 T196 1 T289 1
auto[2013265920:2147483647] auto[0] 118 1 T1 1 T14 1 T16 1
auto[2013265920:2147483647] auto[1] 8 1 T145 1 T196 1 T427 1
auto[2147483648:2281701375] auto[0] 87 1 T15 1 T40 1 T123 1
auto[2147483648:2281701375] auto[1] 9 1 T140 1 T143 1 T427 1
auto[2281701376:2415919103] auto[0] 76 1 T14 1 T55 1 T26 1
auto[2281701376:2415919103] auto[1] 15 1 T123 1 T141 1 T142 2
auto[2415919104:2550136831] auto[0] 109 1 T142 1 T155 1 T61 3
auto[2415919104:2550136831] auto[1] 14 1 T227 2 T143 2 T349 1
auto[2550136832:2684354559] auto[0] 66 1 T26 2 T100 1 T61 1
auto[2550136832:2684354559] auto[1] 9 1 T142 2 T145 1 T338 1
auto[2684354560:2818572287] auto[0] 99 1 T40 2 T217 1 T73 1
auto[2684354560:2818572287] auto[1] 8 1 T141 1 T295 2 T338 1
auto[2818572288:2952790015] auto[0] 85 1 T4 1 T97 1 T27 1
auto[2818572288:2952790015] auto[1] 11 1 T142 1 T155 1 T143 1
auto[2952790016:3087007743] auto[0] 89 1 T55 1 T61 5 T257 1
auto[2952790016:3087007743] auto[1] 8 1 T349 1 T193 1 T295 2
auto[3087007744:3221225471] auto[0] 100 1 T15 1 T93 1 T55 1
auto[3087007744:3221225471] auto[1] 7 1 T349 1 T295 1 T289 1
auto[3221225472:3355443199] auto[0] 75 1 T2 1 T55 1 T217 1
auto[3221225472:3355443199] auto[1] 8 1 T227 1 T143 2 T268 1
auto[3355443200:3489660927] auto[0] 77 1 T2 1 T93 1 T28 1
auto[3355443200:3489660927] auto[1] 8 1 T140 1 T143 1 T274 1
auto[3489660928:3623878655] auto[0] 100 1 T228 1 T55 1 T43 1
auto[3489660928:3623878655] auto[1] 9 1 T193 1 T196 1 T294 1
auto[3623878656:3758096383] auto[0] 109 1 T2 1 T93 1 T209 1
auto[3623878656:3758096383] auto[1] 12 1 T142 1 T307 1 T349 1
auto[3758096384:3892314111] auto[0] 87 1 T41 1 T97 1 T210 1
auto[3758096384:3892314111] auto[1] 7 1 T227 2 T349 1 T338 1
auto[3892314112:4026531839] auto[0] 100 1 T15 1 T89 1 T93 1
auto[3892314112:4026531839] auto[1] 12 1 T142 1 T227 2 T196 1
auto[4026531840:4160749567] auto[0] 96 1 T26 1 T29 1 T67 1
auto[4026531840:4160749567] auto[1] 2 1 T349 1 T406 1 - -
auto[4160749568:4294967295] auto[0] 91 1 T41 1 T43 1 T210 1
auto[4160749568:4294967295] auto[1] 11 1 T193 1 T289 1 T428 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%