dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 7134 1 T2 11 T3 116 T4 6
auto[1] 320 1 T2 3 T77 3 T78 8



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 3003 1 T2 5 T3 46 T4 1
auto[134217728:268435455] 184 1 T3 3 T15 3 T78 2
auto[268435456:402653183] 145 1 T2 1 T3 1 T118 1
auto[402653184:536870911] 176 1 T3 4 T15 1 T118 1
auto[536870912:671088639] 150 1 T3 2 T11 1 T77 1
auto[671088640:805306367] 140 1 T3 3 T4 2 T79 1
auto[805306368:939524095] 156 1 T3 3 T77 2 T79 1
auto[939524096:1073741823] 141 1 T3 2 T4 1 T11 1
auto[1073741824:1207959551] 132 1 T2 1 T3 2 T15 1
auto[1207959552:1342177279] 144 1 T3 1 T11 1 T15 2
auto[1342177280:1476395007] 167 1 T3 2 T79 1 T21 1
auto[1476395008:1610612735] 133 1 T3 1 T33 1 T78 2
auto[1610612736:1744830463] 138 1 T2 1 T3 2 T15 1
auto[1744830464:1879048191] 126 1 T2 1 T3 2 T13 1
auto[1879048192:2013265919] 161 1 T2 1 T3 4 T13 1
auto[2013265920:2147483647] 128 1 T3 4 T78 1 T79 1
auto[2147483648:2281701375] 134 1 T33 1 T79 1 T40 1
auto[2281701376:2415919103] 154 1 T3 2 T15 1 T77 2
auto[2415919104:2550136831] 142 1 T3 4 T5 2 T40 1
auto[2550136832:2684354559] 126 1 T2 1 T33 1 T79 1
auto[2684354560:2818572287] 137 1 T3 3 T4 1 T77 1
auto[2818572288:2952790015] 147 1 T3 4 T4 1 T118 1
auto[2952790016:3087007743] 131 1 T3 3 T33 2 T21 2
auto[3087007744:3221225471] 136 1 T3 1 T77 1 T79 1
auto[3221225472:3355443199] 125 1 T3 1 T15 2 T78 1
auto[3355443200:3489660927] 143 1 T3 1 T13 1 T15 2
auto[3489660928:3623878655] 131 1 T2 1 T3 5 T15 1
auto[3623878656:3758096383] 142 1 T2 1 T3 5 T13 1
auto[3758096384:3892314111] 128 1 T79 1 T46 1 T27 1
auto[3892314112:4026531839] 136 1 T3 1 T21 1 T118 1
auto[4026531840:4160749567] 142 1 T2 1 T3 1 T52 2
auto[4160749568:4294967295] 176 1 T3 3 T13 1 T78 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2989 1 T2 5 T3 46 T4 1
auto[0:134217727] auto[1] 14 1 T121 1 T134 1 T244 1
auto[134217728:268435455] auto[0] 178 1 T3 3 T15 3 T79 1
auto[134217728:268435455] auto[1] 6 1 T78 2 T79 1 T123 1
auto[268435456:402653183] auto[0] 138 1 T2 1 T3 1 T118 1
auto[268435456:402653183] auto[1] 7 1 T122 1 T123 1 T368 1
auto[402653184:536870911] auto[0] 168 1 T3 4 T15 1 T118 1
auto[402653184:536870911] auto[1] 8 1 T123 1 T124 1 T359 1
auto[536870912:671088639] auto[0] 144 1 T3 2 T11 1 T77 1
auto[536870912:671088639] auto[1] 6 1 T79 1 T123 3 T385 1
auto[671088640:805306367] auto[0] 132 1 T3 3 T4 2 T51 1
auto[671088640:805306367] auto[1] 8 1 T79 1 T244 1 T124 1
auto[805306368:939524095] auto[0] 143 1 T3 3 T77 1 T21 1
auto[805306368:939524095] auto[1] 13 1 T77 1 T79 1 T135 1
auto[939524096:1073741823] auto[0] 131 1 T3 2 T4 1 T11 1
auto[939524096:1073741823] auto[1] 10 1 T79 1 T290 1 T123 1
auto[1073741824:1207959551] auto[0] 119 1 T2 1 T3 2 T15 1
auto[1073741824:1207959551] auto[1] 13 1 T121 1 T290 1 T123 2
auto[1207959552:1342177279] auto[0] 135 1 T3 1 T11 1 T15 2
auto[1207959552:1342177279] auto[1] 9 1 T121 1 T122 1 T124 1
auto[1342177280:1476395007] auto[0] 154 1 T3 2 T21 1 T52 2
auto[1342177280:1476395007] auto[1] 13 1 T79 1 T121 1 T135 1
auto[1476395008:1610612735] auto[0] 126 1 T3 1 T33 1 T119 1
auto[1476395008:1610612735] auto[1] 7 1 T78 2 T123 1 T295 1
auto[1610612736:1744830463] auto[0] 127 1 T2 1 T3 2 T15 1
auto[1610612736:1744830463] auto[1] 11 1 T79 1 T290 2 T124 1
auto[1744830464:1879048191] auto[0] 116 1 T3 2 T13 1 T5 1
auto[1744830464:1879048191] auto[1] 10 1 T2 1 T121 1 T244 2
auto[1879048192:2013265919] auto[0] 151 1 T2 1 T3 4 T13 1
auto[1879048192:2013265919] auto[1] 10 1 T121 1 T122 1 T123 1
auto[2013265920:2147483647] auto[0] 118 1 T3 4 T113 1 T120 1
auto[2013265920:2147483647] auto[1] 10 1 T78 1 T79 1 T121 1
auto[2147483648:2281701375] auto[0] 128 1 T33 1 T40 1 T183 1
auto[2147483648:2281701375] auto[1] 6 1 T79 1 T135 1 T360 1
auto[2281701376:2415919103] auto[0] 142 1 T3 2 T15 1 T77 1
auto[2281701376:2415919103] auto[1] 12 1 T77 1 T78 1 T121 1
auto[2415919104:2550136831] auto[0] 130 1 T3 4 T5 2 T40 1
auto[2415919104:2550136831] auto[1] 12 1 T259 1 T240 1 T124 1
auto[2550136832:2684354559] auto[0] 117 1 T2 1 T33 1 T79 1
auto[2550136832:2684354559] auto[1] 9 1 T121 2 T290 2 T240 1
auto[2684354560:2818572287] auto[0] 126 1 T3 3 T4 1 T79 1
auto[2684354560:2818572287] auto[1] 11 1 T77 1 T79 1 T122 1
auto[2818572288:2952790015] auto[0] 141 1 T3 4 T4 1 T118 1
auto[2818572288:2952790015] auto[1] 6 1 T122 1 T124 1 T334 1
auto[2952790016:3087007743] auto[0] 127 1 T3 3 T33 2 T21 2
auto[2952790016:3087007743] auto[1] 4 1 T386 1 T295 1 T280 1
auto[3087007744:3221225471] auto[0] 123 1 T3 1 T77 1 T79 1
auto[3087007744:3221225471] auto[1] 13 1 T121 1 T134 1 T122 1
auto[3221225472:3355443199] auto[0] 105 1 T3 1 T15 2 T78 1
auto[3221225472:3355443199] auto[1] 20 1 T79 2 T290 1 T123 3
auto[3355443200:3489660927] auto[0] 129 1 T3 1 T13 1 T15 2
auto[3355443200:3489660927] auto[1] 14 1 T78 1 T79 1 T122 1
auto[3489660928:3623878655] auto[0] 120 1 T2 1 T3 5 T15 1
auto[3489660928:3623878655] auto[1] 11 1 T79 1 T134 2 T122 1
auto[3623878656:3758096383] auto[0] 133 1 T3 5 T13 1 T15 2
auto[3623878656:3758096383] auto[1] 9 1 T2 1 T121 1 T244 1
auto[3758096384:3892314111] auto[0] 120 1 T46 1 T27 1 T5 2
auto[3758096384:3892314111] auto[1] 8 1 T79 1 T259 1 T382 1
auto[3892314112:4026531839] auto[0] 126 1 T3 1 T21 1 T118 1
auto[3892314112:4026531839] auto[1] 10 1 T121 1 T122 1 T240 1
auto[4026531840:4160749567] auto[0] 132 1 T3 1 T52 2 T57 1
auto[4026531840:4160749567] auto[1] 10 1 T2 1 T259 1 T290 1
auto[4160749568:4294967295] auto[0] 166 1 T3 3 T13 1 T79 1
auto[4160749568:4294967295] auto[1] 10 1 T78 1 T79 1 T244 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%