dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4382 1 T3 4 T16 4 T5 6
auto[1] 2162 1 T5 2 T20 2 T29 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 240 1 T6 2 T25 2 T59 2
auto[134217728:268435455] 212 1 T5 2 T6 2 T55 2
auto[268435456:402653183] 196 1 T58 2 T42 2 T101 2
auto[402653184:536870911] 212 1 T43 4 T60 2 T101 2
auto[536870912:671088639] 200 1 T29 2 T25 2 T60 4
auto[671088640:805306367] 192 1 T5 2 T6 2 T30 2
auto[805306368:939524095] 194 1 T56 2 T31 2 T21 2
auto[939524096:1073741823] 188 1 T58 2 T86 2 T199 2
auto[1073741824:1207959551] 234 1 T6 2 T58 2 T25 2
auto[1207959552:1342177279] 208 1 T30 2 T131 2 T94 2
auto[1342177280:1476395007] 214 1 T31 2 T43 4 T101 4
auto[1476395008:1610612735] 240 1 T55 2 T44 2 T89 2
auto[1610612736:1744830463] 212 1 T6 2 T29 2 T45 2
auto[1744830464:1879048191] 202 1 T3 4 T58 2 T86 2
auto[1879048192:2013265919] 210 1 T56 2 T89 2 T61 2
auto[2013265920:2147483647] 166 1 T55 2 T58 2 T60 2
auto[2147483648:2281701375] 168 1 T199 2 T133 2 T101 2
auto[2281701376:2415919103] 228 1 T127 2 T43 2 T131 2
auto[2415919104:2550136831] 212 1 T127 2 T55 2 T30 4
auto[2550136832:2684354559] 208 1 T89 2 T42 2 T31 2
auto[2684354560:2818572287] 206 1 T16 2 T25 2 T89 2
auto[2818572288:2952790015] 232 1 T5 2 T6 2 T127 2
auto[2952790016:3087007743] 178 1 T29 2 T55 2 T85 2
auto[3087007744:3221225471] 200 1 T20 2 T6 2 T56 2
auto[3221225472:3355443199] 224 1 T6 2 T29 2 T44 2
auto[3355443200:3489660927] 178 1 T58 2 T30 2 T59 2
auto[3489660928:3623878655] 226 1 T55 2 T44 2 T25 2
auto[3623878656:3758096383] 200 1 T59 2 T31 2 T134 2
auto[3758096384:3892314111] 182 1 T6 2 T25 2 T59 2
auto[3892314112:4026531839] 210 1 T59 2 T31 2 T101 2
auto[4026531840:4160749567] 182 1 T16 2 T5 2 T31 2
auto[4160749568:4294967295] 190 1 T6 2 T29 2 T58 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 166 1 T6 2 T25 2 T59 2
auto[0:134217727] auto[1] 74 1 T101 4 T8 2 T54 2
auto[134217728:268435455] auto[0] 150 1 T5 2 T6 2 T55 2
auto[134217728:268435455] auto[1] 62 1 T42 2 T61 2 T133 2
auto[268435456:402653183] auto[0] 118 1 T42 2 T101 2 T62 2
auto[268435456:402653183] auto[1] 78 1 T58 2 T68 2 T240 2
auto[402653184:536870911] auto[0] 126 1 T43 2 T101 2 T62 2
auto[402653184:536870911] auto[1] 86 1 T43 2 T60 2 T151 2
auto[536870912:671088639] auto[0] 154 1 T29 2 T25 2 T60 2
auto[536870912:671088639] auto[1] 46 1 T60 2 T103 2 T38 2
auto[671088640:805306367] auto[0] 128 1 T6 2 T101 4 T52 2
auto[671088640:805306367] auto[1] 64 1 T5 2 T30 2 T26 2
auto[805306368:939524095] auto[0] 118 1 T56 2 T21 2 T101 2
auto[805306368:939524095] auto[1] 76 1 T31 2 T60 2 T239 2
auto[939524096:1073741823] auto[0] 128 1 T58 2 T86 2 T60 2
auto[939524096:1073741823] auto[1] 60 1 T199 2 T21 2 T135 2
auto[1073741824:1207959551] auto[0] 148 1 T6 2 T25 2 T101 4
auto[1073741824:1207959551] auto[1] 86 1 T58 2 T31 2 T101 2
auto[1207959552:1342177279] auto[0] 132 1 T30 2 T131 2 T154 2
auto[1207959552:1342177279] auto[1] 76 1 T94 2 T136 2 T302 2
auto[1342177280:1476395007] auto[0] 144 1 T101 2 T52 2 T27 2
auto[1342177280:1476395007] auto[1] 70 1 T31 2 T43 4 T101 2
auto[1476395008:1610612735] auto[0] 162 1 T55 2 T44 2 T89 2
auto[1476395008:1610612735] auto[1] 78 1 T60 2 T207 2 T54 2
auto[1610612736:1744830463] auto[0] 134 1 T6 2 T101 2 T7 2
auto[1610612736:1744830463] auto[1] 78 1 T29 2 T45 2 T62 2
auto[1744830464:1879048191] auto[0] 152 1 T3 4 T58 2 T86 2
auto[1744830464:1879048191] auto[1] 50 1 T101 2 T264 2 T22 2
auto[1879048192:2013265919] auto[0] 148 1 T56 2 T89 2 T61 2
auto[1879048192:2013265919] auto[1] 62 1 T54 2 T406 2 T411 2
auto[2013265920:2147483647] auto[0] 92 1 T101 2 T256 2 T103 2
auto[2013265920:2147483647] auto[1] 74 1 T55 2 T58 2 T60 2
auto[2147483648:2281701375] auto[0] 110 1 T199 2 T133 2 T27 2
auto[2147483648:2281701375] auto[1] 58 1 T101 2 T398 2 T251 2
auto[2281701376:2415919103] auto[0] 154 1 T127 2 T60 2 T101 2
auto[2281701376:2415919103] auto[1] 74 1 T43 2 T131 2 T101 2
auto[2415919104:2550136831] auto[0] 148 1 T127 2 T30 4 T42 2
auto[2415919104:2550136831] auto[1] 64 1 T55 2 T60 2 T291 2
auto[2550136832:2684354559] auto[0] 144 1 T42 2 T31 2 T43 2
auto[2550136832:2684354559] auto[1] 64 1 T89 2 T62 2 T79 2
auto[2684354560:2818572287] auto[0] 140 1 T16 2 T89 2 T43 2
auto[2684354560:2818572287] auto[1] 66 1 T25 2 T62 2 T54 2
auto[2818572288:2952790015] auto[0] 158 1 T5 2 T6 2 T127 2
auto[2818572288:2952790015] auto[1] 74 1 T199 2 T60 2 T101 2
auto[2952790016:3087007743] auto[0] 124 1 T29 2 T89 2 T133 2
auto[2952790016:3087007743] auto[1] 54 1 T55 2 T85 2 T60 4
auto[3087007744:3221225471] auto[0] 128 1 T6 2 T56 2 T52 2
auto[3087007744:3221225471] auto[1] 72 1 T20 2 T151 2 T65 2
auto[3221225472:3355443199] auto[0] 164 1 T6 2 T29 2 T44 2
auto[3221225472:3355443199] auto[1] 60 1 T60 2 T356 2 T103 2
auto[3355443200:3489660927] auto[0] 124 1 T30 2 T59 2 T42 2
auto[3355443200:3489660927] auto[1] 54 1 T58 2 T54 2 T217 2
auto[3489660928:3623878655] auto[0] 148 1 T30 2 T131 2 T152 2
auto[3489660928:3623878655] auto[1] 78 1 T55 2 T44 2 T25 2
auto[3623878656:3758096383] auto[0] 136 1 T59 2 T134 2 T135 2
auto[3623878656:3758096383] auto[1] 64 1 T31 2 T101 2 T325 2
auto[3758096384:3892314111] auto[0] 122 1 T6 2 T25 2 T101 2
auto[3758096384:3892314111] auto[1] 60 1 T59 2 T31 2 T152 2
auto[3892314112:4026531839] auto[0] 142 1 T59 2 T206 2 T69 2
auto[3892314112:4026531839] auto[1] 68 1 T31 2 T101 2 T54 2
auto[4026531840:4160749567] auto[0] 120 1 T16 2 T5 2 T135 2
auto[4026531840:4160749567] auto[1] 62 1 T31 2 T26 2 T54 4
auto[4160749568:4294967295] auto[0] 120 1 T6 2 T29 2 T58 2
auto[4160749568:4294967295] auto[1] 70 1 T65 2 T8 2 T54 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%