dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2970 1 T1 24 T2 4 T3 3
auto[1] 228 1 T11 5 T117 5 T160 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 117 1 T1 2 T15 1 T33 1
auto[134217728:268435455] 97 1 T1 2 T2 1 T11 1
auto[268435456:402653183] 101 1 T113 1 T25 1 T43 1
auto[402653184:536870911] 113 1 T11 1 T87 1 T113 1
auto[536870912:671088639] 99 1 T2 1 T206 1 T47 1
auto[671088640:805306367] 96 1 T33 1 T21 1 T44 3
auto[805306368:939524095] 83 1 T3 1 T14 1 T17 1
auto[939524096:1073741823] 87 1 T17 1 T84 1 T117 1
auto[1073741824:1207959551] 99 1 T1 1 T117 1 T43 1
auto[1207959552:1342177279] 95 1 T33 1 T36 1 T113 1
auto[1342177280:1476395007] 101 1 T1 2 T11 1 T24 1
auto[1476395008:1610612735] 90 1 T24 1 T38 1 T117 1
auto[1610612736:1744830463] 93 1 T17 1 T43 2 T160 1
auto[1744830464:1879048191] 95 1 T2 1 T36 1 T37 1
auto[1879048192:2013265919] 102 1 T84 1 T24 1 T43 1
auto[2013265920:2147483647] 85 1 T1 3 T11 1 T12 1
auto[2147483648:2281701375] 108 1 T1 1 T12 1 T38 1
auto[2281701376:2415919103] 95 1 T11 3 T14 1 T27 1
auto[2415919104:2550136831] 101 1 T1 1 T12 1 T37 1
auto[2550136832:2684354559] 108 1 T1 1 T117 1 T43 2
auto[2684354560:2818572287] 100 1 T39 1 T80 1 T58 1
auto[2818572288:2952790015] 94 1 T1 1 T11 1 T46 1
auto[2952790016:3087007743] 96 1 T1 1 T11 1 T23 1
auto[3087007744:3221225471] 100 1 T1 2 T11 1 T36 1
auto[3221225472:3355443199] 113 1 T1 1 T3 1 T11 1
auto[3355443200:3489660927] 90 1 T15 1 T84 1 T113 1
auto[3489660928:3623878655] 102 1 T3 1 T87 1 T117 1
auto[3623878656:3758096383] 105 1 T1 1 T33 1 T84 1
auto[3758096384:3892314111] 100 1 T43 2 T21 1 T53 2
auto[3892314112:4026531839] 113 1 T1 1 T2 1 T12 1
auto[4026531840:4160749567] 122 1 T1 4 T84 1 T47 1
auto[4160749568:4294967295] 98 1 T15 1 T23 1 T117 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 110 1 T1 2 T15 1 T33 1
auto[0:134217727] auto[1] 7 1 T160 1 T146 1 T151 1
auto[134217728:268435455] auto[0] 91 1 T1 2 T2 1 T87 1
auto[134217728:268435455] auto[1] 6 1 T11 1 T145 1 T390 2
auto[268435456:402653183] auto[0] 95 1 T113 1 T25 1 T43 1
auto[268435456:402653183] auto[1] 6 1 T242 1 T239 1 T314 1
auto[402653184:536870911] auto[0] 105 1 T11 1 T87 1 T113 1
auto[402653184:536870911] auto[1] 8 1 T117 1 T269 1 T242 1
auto[536870912:671088639] auto[0] 93 1 T2 1 T206 1 T47 1
auto[536870912:671088639] auto[1] 6 1 T252 1 T276 1 T150 1
auto[671088640:805306367] auto[0] 87 1 T33 1 T21 1 T44 3
auto[671088640:805306367] auto[1] 9 1 T145 1 T296 1 T150 1
auto[805306368:939524095] auto[0] 77 1 T3 1 T14 1 T17 1
auto[805306368:939524095] auto[1] 6 1 T390 1 T391 1 T241 1
auto[939524096:1073741823] auto[0] 80 1 T17 1 T84 1 T117 1
auto[939524096:1073741823] auto[1] 7 1 T160 1 T390 1 T283 2
auto[1073741824:1207959551] auto[0] 92 1 T1 1 T43 1 T203 1
auto[1073741824:1207959551] auto[1] 7 1 T117 1 T135 1 T144 1
auto[1207959552:1342177279] auto[0] 92 1 T33 1 T36 1 T113 1
auto[1207959552:1342177279] auto[1] 3 1 T390 1 T391 1 T419 1
auto[1342177280:1476395007] auto[0] 95 1 T1 2 T24 1 T43 1
auto[1342177280:1476395007] auto[1] 6 1 T11 1 T253 1 T323 1
auto[1476395008:1610612735] auto[0] 84 1 T24 1 T38 1 T80 1
auto[1476395008:1610612735] auto[1] 6 1 T117 1 T146 2 T416 1
auto[1610612736:1744830463] auto[0] 83 1 T17 1 T43 2 T160 1
auto[1610612736:1744830463] auto[1] 10 1 T253 1 T145 1 T390 1
auto[1744830464:1879048191] auto[0] 87 1 T2 1 T36 1 T37 1
auto[1744830464:1879048191] auto[1] 8 1 T117 1 T145 1 T296 2
auto[1879048192:2013265919] auto[0] 98 1 T84 1 T24 1 T43 1
auto[1879048192:2013265919] auto[1] 4 1 T242 1 T146 1 T406 1
auto[2013265920:2147483647] auto[0] 81 1 T1 3 T12 1 T113 1
auto[2013265920:2147483647] auto[1] 4 1 T11 1 T407 1 T416 1
auto[2147483648:2281701375] auto[0] 100 1 T1 1 T12 1 T38 1
auto[2147483648:2281701375] auto[1] 8 1 T135 1 T144 1 T145 1
auto[2281701376:2415919103] auto[0] 86 1 T11 3 T14 1 T27 1
auto[2281701376:2415919103] auto[1] 9 1 T253 1 T144 1 T390 1
auto[2415919104:2550136831] auto[0] 91 1 T1 1 T12 1 T37 1
auto[2415919104:2550136831] auto[1] 10 1 T150 1 T390 1 T254 1
auto[2550136832:2684354559] auto[0] 105 1 T1 1 T117 1 T43 2
auto[2550136832:2684354559] auto[1] 3 1 T296 1 T150 1 T408 1
auto[2684354560:2818572287] auto[0] 92 1 T39 1 T80 1 T58 1
auto[2684354560:2818572287] auto[1] 8 1 T253 1 T135 1 T407 1
auto[2818572288:2952790015] auto[0] 84 1 T1 1 T46 1 T51 1
auto[2818572288:2952790015] auto[1] 10 1 T11 1 T253 1 T269 1
auto[2952790016:3087007743] auto[0] 91 1 T1 1 T11 1 T23 1
auto[2952790016:3087007743] auto[1] 5 1 T390 2 T323 1 T405 1
auto[3087007744:3221225471] auto[0] 95 1 T1 2 T11 1 T36 1
auto[3087007744:3221225471] auto[1] 5 1 T390 1 T254 1 T407 1
auto[3221225472:3355443199] auto[0] 100 1 T1 1 T3 1 T24 1
auto[3221225472:3355443199] auto[1] 13 1 T11 1 T144 1 T296 2
auto[3355443200:3489660927] auto[0] 83 1 T15 1 T84 1 T113 1
auto[3355443200:3489660927] auto[1] 7 1 T390 2 T389 1 T402 1
auto[3489660928:3623878655] auto[0] 93 1 T3 1 T87 1 T117 1
auto[3489660928:3623878655] auto[1] 9 1 T253 1 T135 1 T146 1
auto[3623878656:3758096383] auto[0] 95 1 T1 1 T33 1 T84 1
auto[3623878656:3758096383] auto[1] 10 1 T269 1 T242 1 T146 1
auto[3758096384:3892314111] auto[0] 95 1 T43 2 T21 1 T53 2
auto[3758096384:3892314111] auto[1] 5 1 T145 1 T323 1 T405 1
auto[3892314112:4026531839] auto[0] 103 1 T1 1 T2 1 T12 1
auto[3892314112:4026531839] auto[1] 10 1 T253 1 T145 1 T296 1
auto[4026531840:4160749567] auto[0] 115 1 T1 4 T84 1 T47 1
auto[4026531840:4160749567] auto[1] 7 1 T296 1 T150 1 T407 1
auto[4160749568:4294967295] auto[0] 92 1 T15 1 T23 1 T43 1
auto[4160749568:4294967295] auto[1] 6 1 T117 1 T283 1 T323 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%