dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4554 1 T1 38 T2 12 T3 6
auto[1] 2152 1 T1 10 T2 4 T11 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 232 1 T1 2 T87 2 T113 2
auto[134217728:268435455] 262 1 T1 2 T43 4 T20 2
auto[268435456:402653183] 198 1 T1 2 T2 2 T36 2
auto[402653184:536870911] 180 1 T87 2 T20 2 T210 2
auto[536870912:671088639] 224 1 T84 2 T47 2 T39 2
auto[671088640:805306367] 212 1 T1 2 T2 2 T17 2
auto[805306368:939524095] 216 1 T1 4 T2 2 T51 4
auto[939524096:1073741823] 188 1 T1 2 T3 2 T43 2
auto[1073741824:1207959551] 186 1 T1 2 T12 2 T33 2
auto[1207959552:1342177279] 210 1 T1 2 T87 2 T113 2
auto[1342177280:1476395007] 194 1 T33 2 T51 2 T53 2
auto[1476395008:1610612735] 186 1 T1 2 T2 2 T17 2
auto[1610612736:1744830463] 208 1 T1 2 T12 2 T84 2
auto[1744830464:1879048191] 208 1 T3 2 T113 4 T37 2
auto[1879048192:2013265919] 198 1 T1 2 T11 2 T113 2
auto[2013265920:2147483647] 218 1 T1 2 T11 2 T14 2
auto[2147483648:2281701375] 222 1 T1 2 T11 2 T33 2
auto[2281701376:2415919103] 218 1 T2 2 T87 2 T46 2
auto[2415919104:2550136831] 210 1 T1 6 T12 2 T17 2
auto[2550136832:2684354559] 236 1 T1 4 T2 2 T36 2
auto[2684354560:2818572287] 200 1 T113 2 T26 4 T117 4
auto[2818572288:2952790015] 190 1 T84 2 T24 2 T46 2
auto[2952790016:3087007743] 218 1 T2 2 T11 2 T24 2
auto[3087007744:3221225471] 256 1 T1 2 T11 2 T14 2
auto[3221225472:3355443199] 260 1 T15 2 T23 2 T117 2
auto[3355443200:3489660927] 216 1 T2 2 T3 2 T33 2
auto[3489660928:3623878655] 210 1 T1 2 T43 2 T51 2
auto[3623878656:3758096383] 212 1 T15 4 T43 2 T79 2
auto[3758096384:3892314111] 156 1 T1 2 T12 2 T14 2
auto[3892314112:4026531839] 182 1 T1 2 T84 2 T203 2
auto[4026531840:4160749567] 210 1 T11 2 T37 2 T43 4
auto[4160749568:4294967295] 190 1 T1 2 T24 2 T117 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 160 1 T1 2 T87 2 T113 2
auto[0:134217727] auto[1] 72 1 T38 2 T43 2 T53 2
auto[134217728:268435455] auto[0] 182 1 T1 2 T43 2 T20 2
auto[134217728:268435455] auto[1] 80 1 T43 2 T91 2 T67 2
auto[268435456:402653183] auto[0] 126 1 T1 2 T2 2 T36 2
auto[268435456:402653183] auto[1] 72 1 T39 2 T58 4 T305 2
auto[402653184:536870911] auto[0] 122 1 T20 2 T210 2 T6 2
auto[402653184:536870911] auto[1] 58 1 T87 2 T135 2 T202 2
auto[536870912:671088639] auto[0] 138 1 T84 2 T47 2 T204 2
auto[536870912:671088639] auto[1] 86 1 T39 2 T43 2 T62 2
auto[671088640:805306367] auto[0] 124 1 T51 2 T80 2 T216 2
auto[671088640:805306367] auto[1] 88 1 T1 2 T2 2 T17 2
auto[805306368:939524095] auto[0] 146 1 T1 2 T2 2 T51 4
auto[805306368:939524095] auto[1] 70 1 T1 2 T209 4 T6 2
auto[939524096:1073741823] auto[0] 138 1 T1 2 T3 2 T203 2
auto[939524096:1073741823] auto[1] 50 1 T43 2 T53 2 T411 2
auto[1073741824:1207959551] auto[0] 134 1 T1 2 T12 2 T33 2
auto[1073741824:1207959551] auto[1] 52 1 T54 2 T140 2 T122 2
auto[1207959552:1342177279] auto[0] 154 1 T1 2 T87 2 T113 2
auto[1207959552:1342177279] auto[1] 56 1 T47 2 T204 2 T43 2
auto[1342177280:1476395007] auto[0] 136 1 T33 2 T51 2 T44 2
auto[1342177280:1476395007] auto[1] 58 1 T53 2 T58 2 T55 2
auto[1476395008:1610612735] auto[0] 118 1 T1 2 T2 2 T17 2
auto[1476395008:1610612735] auto[1] 68 1 T23 2 T43 2 T20 2
auto[1610612736:1744830463] auto[0] 164 1 T1 2 T204 4 T43 4
auto[1610612736:1744830463] auto[1] 44 1 T12 2 T84 2 T217 2
auto[1744830464:1879048191] auto[0] 126 1 T3 2 T113 4 T37 2
auto[1744830464:1879048191] auto[1] 82 1 T26 2 T43 4 T55 2
auto[1879048192:2013265919] auto[0] 146 1 T1 2 T11 2 T113 2
auto[1879048192:2013265919] auto[1] 52 1 T27 2 T4 2 T140 2
auto[2013265920:2147483647] auto[0] 142 1 T1 2 T11 2 T204 2
auto[2013265920:2147483647] auto[1] 76 1 T14 2 T51 2 T53 2
auto[2147483648:2281701375] auto[0] 144 1 T1 2 T11 2 T33 2
auto[2147483648:2281701375] auto[1] 78 1 T210 4 T209 4 T63 2
auto[2281701376:2415919103] auto[0] 146 1 T87 2 T25 4 T43 2
auto[2281701376:2415919103] auto[1] 72 1 T2 2 T46 2 T51 2
auto[2415919104:2550136831] auto[0] 144 1 T1 6 T12 2 T17 2
auto[2415919104:2550136831] auto[1] 66 1 T36 2 T24 2 T43 2
auto[2550136832:2684354559] auto[0] 164 1 T1 2 T2 2 T36 2
auto[2550136832:2684354559] auto[1] 72 1 T1 2 T43 2 T51 2
auto[2684354560:2818572287] auto[0] 136 1 T113 2 T117 4 T203 2
auto[2684354560:2818572287] auto[1] 64 1 T26 4 T39 2 T79 2
auto[2818572288:2952790015] auto[0] 148 1 T84 2 T37 2 T43 2
auto[2818572288:2952790015] auto[1] 42 1 T24 2 T46 2 T204 2
auto[2952790016:3087007743] auto[0] 134 1 T2 2 T11 2 T24 2
auto[2952790016:3087007743] auto[1] 84 1 T113 2 T206 2 T27 2
auto[3087007744:3221225471] auto[0] 150 1 T11 2 T51 2 T50 2
auto[3087007744:3221225471] auto[1] 106 1 T1 2 T14 2 T38 2
auto[3221225472:3355443199] auto[0] 180 1 T117 2 T203 2 T209 2
auto[3221225472:3355443199] auto[1] 80 1 T15 2 T23 2 T43 2
auto[3355443200:3489660927] auto[0] 148 1 T2 2 T3 2 T33 2
auto[3355443200:3489660927] auto[1] 68 1 T53 2 T160 2 T58 4
auto[3489660928:3623878655] auto[0] 144 1 T53 2 T80 2 T54 2
auto[3489660928:3623878655] auto[1] 66 1 T1 2 T43 2 T51 2
auto[3623878656:3758096383] auto[0] 160 1 T15 4 T43 2 T79 2
auto[3623878656:3758096383] auto[1] 52 1 T65 2 T209 2 T90 2
auto[3758096384:3892314111] auto[0] 118 1 T1 2 T12 2 T37 2
auto[3758096384:3892314111] auto[1] 38 1 T14 2 T209 2 T5 2
auto[3892314112:4026531839] auto[0] 132 1 T1 2 T84 2 T203 2
auto[3892314112:4026531839] auto[1] 50 1 T356 2 T91 2 T134 2
auto[4026531840:4160749567] auto[0] 128 1 T37 2 T43 2 T21 4
auto[4026531840:4160749567] auto[1] 82 1 T11 2 T43 2 T51 2
auto[4160749568:4294967295] auto[0] 122 1 T1 2 T24 2 T117 2
auto[4160749568:4294967295] auto[1] 68 1 T53 2 T44 2 T211 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%