dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2864 1 T1 4 T17 9 T18 44
auto[1] 283 1 T19 5 T79 3 T117 10



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 99 1 T18 1 T36 1 T117 2
auto[134217728:268435455] 98 1 T18 3 T26 1 T48 1
auto[268435456:402653183] 114 1 T17 1 T18 1 T55 1
auto[402653184:536870911] 117 1 T18 2 T19 1 T79 1
auto[536870912:671088639] 98 1 T79 1 T117 1 T237 1
auto[671088640:805306367] 102 1 T17 1 T18 1 T78 1
auto[805306368:939524095] 94 1 T17 1 T18 1 T19 1
auto[939524096:1073741823] 100 1 T18 2 T36 1 T51 1
auto[1073741824:1207959551] 112 1 T1 1 T17 1 T18 2
auto[1207959552:1342177279] 79 1 T17 1 T18 1 T117 1
auto[1342177280:1476395007] 95 1 T18 1 T117 1 T47 1
auto[1476395008:1610612735] 95 1 T1 1 T18 2 T79 2
auto[1610612736:1744830463] 97 1 T18 1 T50 1 T68 1
auto[1744830464:1879048191] 98 1 T18 1 T33 1 T151 1
auto[1879048192:2013265919] 97 1 T18 1 T78 1 T96 1
auto[2013265920:2147483647] 101 1 T1 1 T18 2 T19 1
auto[2147483648:2281701375] 97 1 T18 2 T78 1 T79 2
auto[2281701376:2415919103] 94 1 T17 1 T19 1 T33 1
auto[2415919104:2550136831] 111 1 T17 1 T18 3 T33 1
auto[2550136832:2684354559] 90 1 T18 2 T227 1 T150 3
auto[2684354560:2818572287] 97 1 T117 1 T56 1 T47 1
auto[2818572288:2952790015] 87 1 T18 2 T78 1 T79 2
auto[2952790016:3087007743] 86 1 T18 1 T19 2 T36 1
auto[3087007744:3221225471] 111 1 T18 3 T56 1 T48 1
auto[3221225472:3355443199] 100 1 T78 1 T36 1 T8 1
auto[3355443200:3489660927] 110 1 T17 1 T18 3 T49 1
auto[3489660928:3623878655] 99 1 T18 1 T36 1 T117 1
auto[3623878656:3758096383] 88 1 T18 1 T19 1 T117 1
auto[3758096384:3892314111] 107 1 T1 1 T18 2 T19 1
auto[3892314112:4026531839] 96 1 T18 1 T36 2 T117 1
auto[4026531840:4160749567] 88 1 T17 1 T26 1 T51 1
auto[4160749568:4294967295] 90 1 T18 1 T36 1 T55 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 88 1 T18 1 T36 1 T117 1
auto[0:134217727] auto[1] 11 1 T117 1 T139 1 T381 1
auto[134217728:268435455] auto[0] 94 1 T18 3 T26 1 T48 1
auto[134217728:268435455] auto[1] 4 1 T381 1 T270 1 T241 1
auto[268435456:402653183] auto[0] 105 1 T17 1 T18 1 T55 1
auto[268435456:402653183] auto[1] 9 1 T139 1 T392 1 T297 1
auto[402653184:536870911] auto[0] 110 1 T18 2 T19 1 T79 1
auto[402653184:536870911] auto[1] 7 1 T381 1 T255 1 T225 1
auto[536870912:671088639] auto[0] 89 1 T117 1 T237 1 T97 1
auto[536870912:671088639] auto[1] 9 1 T79 1 T141 1 T380 1
auto[671088640:805306367] auto[0] 94 1 T17 1 T18 1 T78 1
auto[671088640:805306367] auto[1] 8 1 T139 1 T282 1 T178 1
auto[805306368:939524095] auto[0] 89 1 T17 1 T18 1 T33 1
auto[805306368:939524095] auto[1] 5 1 T19 1 T240 1 T270 1
auto[939524096:1073741823] auto[0] 93 1 T18 2 T36 1 T51 1
auto[939524096:1073741823] auto[1] 7 1 T139 1 T282 1 T355 1
auto[1073741824:1207959551] auto[0] 103 1 T1 1 T17 1 T18 2
auto[1073741824:1207959551] auto[1] 9 1 T117 1 T141 1 T255 1
auto[1207959552:1342177279] auto[0] 69 1 T17 1 T18 1 T135 1
auto[1207959552:1342177279] auto[1] 10 1 T117 1 T250 1 T397 1
auto[1342177280:1476395007] auto[0] 83 1 T18 1 T47 1 T48 1
auto[1342177280:1476395007] auto[1] 12 1 T117 1 T381 1 T355 1
auto[1476395008:1610612735] auto[0] 87 1 T1 1 T18 2 T79 1
auto[1476395008:1610612735] auto[1] 8 1 T79 1 T139 2 T255 1
auto[1610612736:1744830463] auto[0] 95 1 T18 1 T50 1 T68 1
auto[1610612736:1744830463] auto[1] 2 1 T255 1 T333 1 - -
auto[1744830464:1879048191] auto[0] 89 1 T18 1 T33 1 T28 1
auto[1744830464:1879048191] auto[1] 9 1 T151 1 T355 1 T392 1
auto[1879048192:2013265919] auto[0] 85 1 T18 1 T78 1 T96 1
auto[1879048192:2013265919] auto[1] 12 1 T150 2 T141 1 T297 1
auto[2013265920:2147483647] auto[0] 94 1 T1 1 T18 2 T19 1
auto[2013265920:2147483647] auto[1] 7 1 T150 1 T255 1 T254 1
auto[2147483648:2281701375] auto[0] 86 1 T18 2 T78 1 T79 1
auto[2147483648:2281701375] auto[1] 11 1 T79 1 T117 1 T151 1
auto[2281701376:2415919103] auto[0] 84 1 T17 1 T33 1 T49 1
auto[2281701376:2415919103] auto[1] 10 1 T19 1 T139 1 T355 1
auto[2415919104:2550136831] auto[0] 102 1 T17 1 T18 3 T33 1
auto[2415919104:2550136831] auto[1] 9 1 T151 1 T139 1 T141 1
auto[2550136832:2684354559] auto[0] 81 1 T18 2 T227 1 T150 2
auto[2550136832:2684354559] auto[1] 9 1 T150 1 T282 1 T240 1
auto[2684354560:2818572287] auto[0] 90 1 T56 1 T47 1 T398 1
auto[2684354560:2818572287] auto[1] 7 1 T117 1 T178 1 T254 1
auto[2818572288:2952790015] auto[0] 79 1 T18 2 T78 1 T79 2
auto[2818572288:2952790015] auto[1] 8 1 T117 1 T151 2 T381 1
auto[2952790016:3087007743] auto[0] 77 1 T18 1 T19 1 T36 1
auto[2952790016:3087007743] auto[1] 9 1 T19 1 T117 1 T178 1
auto[3087007744:3221225471] auto[0] 102 1 T18 3 T56 1 T48 1
auto[3087007744:3221225471] auto[1] 9 1 T297 1 T270 1 T241 1
auto[3221225472:3355443199] auto[0] 93 1 T78 1 T36 1 T8 1
auto[3221225472:3355443199] auto[1] 7 1 T139 1 T141 3 T402 1
auto[3355443200:3489660927] auto[0] 94 1 T17 1 T18 3 T49 1
auto[3355443200:3489660927] auto[1] 16 1 T150 1 T282 1 T250 1
auto[3489660928:3623878655] auto[0] 88 1 T18 1 T36 1 T50 1
auto[3489660928:3623878655] auto[1] 11 1 T117 1 T139 1 T380 1
auto[3623878656:3758096383] auto[0] 82 1 T18 1 T117 1 T68 1
auto[3623878656:3758096383] auto[1] 6 1 T19 1 T151 1 T250 1
auto[3758096384:3892314111] auto[0] 97 1 T1 1 T18 2 T48 2
auto[3758096384:3892314111] auto[1] 10 1 T19 1 T150 1 T151 1
auto[3892314112:4026531839] auto[0] 83 1 T18 1 T36 2 T56 2
auto[3892314112:4026531839] auto[1] 13 1 T117 1 T139 1 T355 2
auto[4026531840:4160749567] auto[0] 82 1 T17 1 T26 1 T51 1
auto[4026531840:4160749567] auto[1] 6 1 T139 1 T333 1 T353 1
auto[4160749568:4294967295] auto[0] 77 1 T18 1 T36 1 T55 1
auto[4160749568:4294967295] auto[1] 13 1 T150 1 T282 1 T381 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%