dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 1691 1 T3 3 T4 2 T12 1
auto[1] 1784 1 T3 4 T4 4 T12 1



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 92 1 T4 1 T16 2 T85 1
auto[134217728:268435455] 107 1 T3 1 T16 1 T116 1
auto[268435456:402653183] 115 1 T4 2 T46 1 T45 1
auto[402653184:536870911] 122 1 T16 3 T5 2 T143 1
auto[536870912:671088639] 97 1 T16 2 T17 1 T85 1
auto[671088640:805306367] 92 1 T16 1 T44 1 T5 3
auto[805306368:939524095] 113 1 T16 2 T17 1 T85 1
auto[939524096:1073741823] 123 1 T14 1 T16 2 T17 1
auto[1073741824:1207959551] 120 1 T17 1 T44 1 T201 2
auto[1207959552:1342177279] 115 1 T3 1 T4 1 T12 1
auto[1342177280:1476395007] 105 1 T16 1 T46 1 T18 1
auto[1476395008:1610612735] 101 1 T16 3 T19 1 T43 1
auto[1610612736:1744830463] 113 1 T3 1 T16 1 T141 1
auto[1744830464:1879048191] 128 1 T4 1 T13 1 T16 2
auto[1879048192:2013265919] 102 1 T12 1 T14 1 T46 1
auto[2013265920:2147483647] 110 1 T14 1 T44 3 T5 2
auto[2147483648:2281701375] 112 1 T3 2 T16 1 T138 1
auto[2281701376:2415919103] 104 1 T13 2 T16 3 T201 1
auto[2415919104:2550136831] 106 1 T14 1 T16 1 T116 1
auto[2550136832:2684354559] 101 1 T4 1 T14 2 T16 4
auto[2684354560:2818572287] 103 1 T17 1 T116 1 T138 1
auto[2818572288:2952790015] 112 1 T14 1 T16 1 T46 1
auto[2952790016:3087007743] 87 1 T13 1 T16 2 T85 1
auto[3087007744:3221225471] 93 1 T85 1 T117 1 T138 1
auto[3221225472:3355443199] 122 1 T3 1 T16 3 T17 1
auto[3355443200:3489660927] 118 1 T116 1 T117 1 T44 3
auto[3489660928:3623878655] 126 1 T16 4 T44 1 T5 4
auto[3623878656:3758096383] 104 1 T13 1 T16 1 T85 1
auto[3758096384:3892314111] 104 1 T14 1 T35 2 T5 2
auto[3892314112:4026531839] 116 1 T13 1 T16 1 T17 1
auto[4026531840:4160749567] 113 1 T16 4 T138 1 T44 2
auto[4160749568:4294967295] 99 1 T3 1 T14 1 T16 3



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 42 1 T4 1 T16 1 T5 2
auto[0:134217727] auto[1] 50 1 T16 1 T85 1 T5 1
auto[134217728:268435455] auto[0] 62 1 T3 1 T16 1 T35 1
auto[134217728:268435455] auto[1] 45 1 T116 1 T34 1 T42 1
auto[268435456:402653183] auto[0] 49 1 T46 1 T23 1 T213 1
auto[268435456:402653183] auto[1] 66 1 T4 2 T45 1 T5 2
auto[402653184:536870911] auto[0] 70 1 T16 2 T5 1 T200 1
auto[402653184:536870911] auto[1] 52 1 T16 1 T5 1 T143 1
auto[536870912:671088639] auto[0] 55 1 T16 1 T17 1 T85 1
auto[536870912:671088639] auto[1] 42 1 T16 1 T141 1 T5 1
auto[671088640:805306367] auto[0] 53 1 T16 1 T5 2 T240 1
auto[671088640:805306367] auto[1] 39 1 T44 1 T5 1 T43 2
auto[805306368:939524095] auto[0] 48 1 T16 1 T17 1 T47 1
auto[805306368:939524095] auto[1] 65 1 T16 1 T85 1 T44 2
auto[939524096:1073741823] auto[0] 52 1 T14 1 T17 1 T56 1
auto[939524096:1073741823] auto[1] 71 1 T16 2 T116 1 T200 1
auto[1073741824:1207959551] auto[0] 56 1 T17 1 T44 1 T201 1
auto[1073741824:1207959551] auto[1] 64 1 T201 1 T62 1 T43 1
auto[1207959552:1342177279] auto[0] 53 1 T12 1 T44 3 T5 1
auto[1207959552:1342177279] auto[1] 62 1 T3 1 T4 1 T13 1
auto[1342177280:1476395007] auto[0] 48 1 T16 1 T46 1 T18 1
auto[1342177280:1476395007] auto[1] 57 1 T50 1 T90 1 T43 2
auto[1476395008:1610612735] auto[0] 51 1 T19 1 T54 2 T55 1
auto[1476395008:1610612735] auto[1] 50 1 T16 3 T43 1 T327 1
auto[1610612736:1744830463] auto[0] 55 1 T3 1 T16 1 T141 1
auto[1610612736:1744830463] auto[1] 58 1 T44 2 T5 1 T63 1
auto[1744830464:1879048191] auto[0] 61 1 T4 1 T13 1 T16 1
auto[1744830464:1879048191] auto[1] 67 1 T16 1 T34 1 T44 1
auto[1879048192:2013265919] auto[0] 49 1 T14 1 T46 1 T136 1
auto[1879048192:2013265919] auto[1] 53 1 T12 1 T43 3 T110 1
auto[2013265920:2147483647] auto[0] 43 1 T5 1 T49 1 T352 1
auto[2013265920:2147483647] auto[1] 67 1 T14 1 T44 3 T5 1
auto[2147483648:2281701375] auto[0] 50 1 T56 2 T78 1 T84 1
auto[2147483648:2281701375] auto[1] 62 1 T3 2 T16 1 T138 1
auto[2281701376:2415919103] auto[0] 44 1 T13 1 T16 1 T201 1
auto[2281701376:2415919103] auto[1] 60 1 T13 1 T16 2 T22 1
auto[2415919104:2550136831] auto[0] 48 1 T14 1 T44 1 T132 1
auto[2415919104:2550136831] auto[1] 58 1 T16 1 T116 1 T5 1
auto[2550136832:2684354559] auto[0] 54 1 T14 2 T16 2 T44 1
auto[2550136832:2684354559] auto[1] 47 1 T4 1 T16 2 T17 1
auto[2684354560:2818572287] auto[0] 41 1 T110 1 T77 1 T237 1
auto[2684354560:2818572287] auto[1] 62 1 T17 1 T116 1 T138 1
auto[2818572288:2952790015] auto[0] 57 1 T16 1 T46 1 T5 1
auto[2818572288:2952790015] auto[1] 55 1 T14 1 T5 1 T110 1
auto[2952790016:3087007743] auto[0] 48 1 T16 1 T44 1 T130 1
auto[2952790016:3087007743] auto[1] 39 1 T13 1 T16 1 T85 1
auto[3087007744:3221225471] auto[0] 45 1 T138 1 T46 1 T5 1
auto[3087007744:3221225471] auto[1] 48 1 T85 1 T117 1 T90 1
auto[3221225472:3355443199] auto[0] 55 1 T16 1 T17 1 T56 1
auto[3221225472:3355443199] auto[1] 67 1 T3 1 T16 2 T44 1
auto[3355443200:3489660927] auto[0] 62 1 T44 1 T5 2 T47 1
auto[3355443200:3489660927] auto[1] 56 1 T116 1 T117 1 T44 2
auto[3489660928:3623878655] auto[0] 63 1 T16 2 T5 1 T47 1
auto[3489660928:3623878655] auto[1] 63 1 T16 2 T44 1 T5 3
auto[3623878656:3758096383] auto[0] 54 1 T13 1 T85 1 T100 1
auto[3623878656:3758096383] auto[1] 50 1 T16 1 T5 1 T43 3
auto[3758096384:3892314111] auto[0] 60 1 T14 1 T35 1 T62 1
auto[3758096384:3892314111] auto[1] 44 1 T35 1 T5 2 T100 1
auto[3892314112:4026531839] auto[0] 52 1 T44 1 T45 1 T22 1
auto[3892314112:4026531839] auto[1] 64 1 T13 1 T16 1 T17 1
auto[4026531840:4160749567] auto[0] 61 1 T16 3 T44 2 T5 2
auto[4026531840:4160749567] auto[1] 52 1 T16 1 T138 1 T100 1
auto[4160749568:4294967295] auto[0] 50 1 T3 1 T14 1 T16 2
auto[4160749568:4294967295] auto[1] 49 1 T16 1 T5 1 T100 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%