dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4312 1 T2 4 T3 4 T4 10
auto[1] 2038 1 T2 2 T4 2 T16 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 180 1 T39 2 T203 2 T115 2
auto[134217728:268435455] 198 1 T2 2 T39 2 T41 2
auto[268435456:402653183] 228 1 T39 2 T19 2 T40 2
auto[402653184:536870911] 180 1 T4 2 T26 2 T70 2
auto[536870912:671088639] 232 1 T3 2 T41 2 T151 2
auto[671088640:805306367] 174 1 T17 2 T214 2 T66 4
auto[805306368:939524095] 186 1 T38 2 T147 2 T212 2
auto[939524096:1073741823] 188 1 T39 2 T50 2 T70 2
auto[1073741824:1207959551] 180 1 T4 2 T65 2 T150 2
auto[1207959552:1342177279] 196 1 T17 4 T50 4 T147 2
auto[1342177280:1476395007] 220 1 T16 2 T50 2 T19 2
auto[1476395008:1610612735] 246 1 T4 2 T28 2 T65 4
auto[1610612736:1744830463] 242 1 T38 2 T39 2 T217 2
auto[1744830464:1879048191] 192 1 T17 2 T26 2 T217 2
auto[1879048192:2013265919] 242 1 T38 2 T39 2 T28 2
auto[2013265920:2147483647] 196 1 T4 2 T28 4 T65 2
auto[2147483648:2281701375] 196 1 T28 2 T65 2 T40 2
auto[2281701376:2415919103] 222 1 T39 2 T51 2 T66 2
auto[2415919104:2550136831] 166 1 T4 2 T39 2 T27 2
auto[2550136832:2684354559] 178 1 T28 2 T51 2 T23 2
auto[2684354560:2818572287] 198 1 T2 2 T17 2 T39 2
auto[2818572288:2952790015] 222 1 T39 2 T26 2 T145 2
auto[2952790016:3087007743] 210 1 T50 2 T51 2 T66 2
auto[3087007744:3221225471] 144 1 T27 2 T28 2 T151 4
auto[3221225472:3355443199] 184 1 T26 4 T65 2 T59 2
auto[3355443200:3489660927] 196 1 T16 2 T39 2 T41 2
auto[3489660928:3623878655] 168 1 T4 2 T65 4 T212 2
auto[3623878656:3758096383] 180 1 T17 2 T39 2 T28 2
auto[3758096384:3892314111] 196 1 T38 2 T150 2 T66 2
auto[3892314112:4026531839] 194 1 T41 2 T28 2 T65 2
auto[4026531840:4160749567] 222 1 T3 2 T27 2 T19 2
auto[4160749568:4294967295] 194 1 T2 2 T113 2 T69 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 128 1 T203 2 T115 2 T71 4
auto[0:134217727] auto[1] 52 1 T39 2 T71 2 T80 2
auto[134217728:268435455] auto[0] 124 1 T2 2 T39 2 T27 2
auto[134217728:268435455] auto[1] 74 1 T41 2 T113 2 T56 2
auto[268435456:402653183] auto[0] 154 1 T39 2 T19 2 T113 2
auto[268435456:402653183] auto[1] 74 1 T40 2 T218 2 T215 2
auto[402653184:536870911] auto[0] 104 1 T4 2 T147 2 T66 4
auto[402653184:536870911] auto[1] 76 1 T26 2 T70 2 T150 2
auto[536870912:671088639] auto[0] 168 1 T3 2 T41 2 T151 2
auto[536870912:671088639] auto[1] 64 1 T215 2 T202 2 T71 2
auto[671088640:805306367] auto[0] 122 1 T17 2 T214 2 T66 2
auto[671088640:805306367] auto[1] 52 1 T66 2 T64 2 T258 2
auto[805306368:939524095] auto[0] 124 1 T38 2 T147 2 T212 2
auto[805306368:939524095] auto[1] 62 1 T51 2 T66 2 T226 2
auto[939524096:1073741823] auto[0] 122 1 T39 2 T50 2 T65 4
auto[939524096:1073741823] auto[1] 66 1 T70 2 T106 2 T226 2
auto[1073741824:1207959551] auto[0] 132 1 T65 2 T150 2 T23 2
auto[1073741824:1207959551] auto[1] 48 1 T4 2 T66 2 T6 2
auto[1207959552:1342177279] auto[0] 126 1 T17 2 T50 4 T147 2
auto[1207959552:1342177279] auto[1] 70 1 T17 2 T210 2 T113 2
auto[1342177280:1476395007] auto[0] 136 1 T19 2 T65 4 T214 2
auto[1342177280:1476395007] auto[1] 84 1 T16 2 T50 2 T145 2
auto[1476395008:1610612735] auto[0] 158 1 T4 2 T28 2 T65 4
auto[1476395008:1610612735] auto[1] 88 1 T148 2 T218 2 T66 2
auto[1610612736:1744830463] auto[0] 160 1 T38 2 T39 2 T23 2
auto[1610612736:1744830463] auto[1] 82 1 T217 2 T48 2 T52 2
auto[1744830464:1879048191] auto[0] 126 1 T17 2 T23 2 T6 2
auto[1744830464:1879048191] auto[1] 66 1 T26 2 T217 2 T113 2
auto[1879048192:2013265919] auto[0] 164 1 T39 2 T28 2 T152 2
auto[1879048192:2013265919] auto[1] 78 1 T38 2 T145 2 T48 2
auto[2013265920:2147483647] auto[0] 138 1 T4 2 T28 4 T65 2
auto[2013265920:2147483647] auto[1] 58 1 T273 2 T155 2 T205 6
auto[2147483648:2281701375] auto[0] 142 1 T40 2 T218 2 T66 4
auto[2147483648:2281701375] auto[1] 54 1 T28 2 T65 2 T66 2
auto[2281701376:2415919103] auto[0] 152 1 T39 2 T51 2 T66 2
auto[2281701376:2415919103] auto[1] 70 1 T67 2 T71 2 T249 2
auto[2415919104:2550136831] auto[0] 122 1 T4 2 T39 2 T27 2
auto[2415919104:2550136831] auto[1] 44 1 T80 2 T8 4 T73 2
auto[2550136832:2684354559] auto[0] 114 1 T28 2 T51 2 T23 2
auto[2550136832:2684354559] auto[1] 64 1 T113 2 T60 2 T80 2
auto[2684354560:2818572287] auto[0] 144 1 T2 2 T17 2 T39 2
auto[2684354560:2818572287] auto[1] 54 1 T71 2 T258 2 T253 2
auto[2818572288:2952790015] auto[0] 166 1 T39 2 T65 2 T151 2
auto[2818572288:2952790015] auto[1] 56 1 T26 2 T145 2 T65 2
auto[2952790016:3087007743] auto[0] 132 1 T51 2 T56 2 T80 6
auto[2952790016:3087007743] auto[1] 78 1 T50 2 T66 2 T152 2
auto[3087007744:3221225471] auto[0] 104 1 T27 2 T151 4 T23 2
auto[3087007744:3221225471] auto[1] 40 1 T28 2 T308 2 T77 2
auto[3221225472:3355443199] auto[0] 124 1 T26 2 T65 2 T398 2
auto[3221225472:3355443199] auto[1] 60 1 T26 2 T59 2 T248 2
auto[3355443200:3489660927] auto[0] 116 1 T16 2 T39 2 T41 2
auto[3355443200:3489660927] auto[1] 80 1 T135 2 T64 2 T279 4
auto[3489660928:3623878655] auto[0] 108 1 T4 2 T65 4 T212 2
auto[3489660928:3623878655] auto[1] 60 1 T217 2 T66 2 T115 2
auto[3623878656:3758096383] auto[0] 114 1 T17 2 T39 2 T28 2
auto[3623878656:3758096383] auto[1] 66 1 T113 2 T226 2 T414 2
auto[3758096384:3892314111] auto[0] 142 1 T150 2 T66 2 T113 2
auto[3758096384:3892314111] auto[1] 54 1 T38 2 T211 2 T262 2
auto[3892314112:4026531839] auto[0] 138 1 T41 2 T28 2 T23 2
auto[3892314112:4026531839] auto[1] 56 1 T65 2 T210 2 T80 4
auto[4026531840:4160749567] auto[0] 166 1 T3 2 T27 2 T65 2
auto[4026531840:4160749567] auto[1] 56 1 T19 2 T201 2 T71 2
auto[4160749568:4294967295] auto[0] 142 1 T113 2 T69 2 T25 2
auto[4160749568:4294967295] auto[1] 52 1 T2 2 T231 2 T107 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%