dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6803 1 T1 2 T3 6 T4 3
auto[1] 275 1 T3 10 T47 10 T98 11



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 2893 1 T1 1 T3 3 T4 2
auto[134217728:268435455] 164 1 T3 1 T24 1 T25 4
auto[268435456:402653183] 153 1 T3 1 T14 1 T47 2
auto[402653184:536870911] 143 1 T3 1 T77 1 T49 1
auto[536870912:671088639] 152 1 T4 1 T47 1 T24 2
auto[671088640:805306367] 130 1 T1 1 T25 5 T130 1
auto[805306368:939524095] 128 1 T47 1 T23 1 T24 2
auto[939524096:1073741823] 127 1 T11 1 T24 2 T25 1
auto[1073741824:1207959551] 142 1 T12 1 T77 1 T23 1
auto[1207959552:1342177279] 128 1 T3 1 T23 2 T25 2
auto[1342177280:1476395007] 144 1 T3 1 T47 1 T24 4
auto[1476395008:1610612735] 126 1 T24 1 T25 5 T78 2
auto[1610612736:1744830463] 120 1 T47 1 T29 1 T24 2
auto[1744830464:1879048191] 146 1 T3 1 T47 1 T24 2
auto[1879048192:2013265919] 146 1 T3 1 T24 1 T38 1
auto[2013265920:2147483647] 124 1 T14 1 T23 1 T24 5
auto[2147483648:2281701375] 157 1 T11 1 T47 2 T68 1
auto[2281701376:2415919103] 144 1 T3 1 T15 1 T47 1
auto[2415919104:2550136831] 115 1 T68 1 T24 1 T38 1
auto[2550136832:2684354559] 131 1 T47 1 T25 3 T78 1
auto[2684354560:2818572287] 120 1 T3 1 T14 1 T47 2
auto[2818572288:2952790015] 133 1 T12 1 T24 1 T25 2
auto[2952790016:3087007743] 134 1 T3 2 T68 1 T24 1
auto[3087007744:3221225471] 139 1 T3 1 T12 1 T49 1
auto[3221225472:3355443199] 119 1 T15 1 T49 1 T24 3
auto[3355443200:3489660927] 129 1 T38 1 T25 3 T26 1
auto[3489660928:3623878655] 132 1 T3 1 T11 1 T47 1
auto[3623878656:3758096383] 123 1 T47 1 T24 2 T25 1
auto[3758096384:3892314111] 133 1 T77 1 T23 2 T24 2
auto[3892314112:4026531839] 129 1 T23 1 T24 1 T25 3
auto[4026531840:4160749567] 127 1 T68 1 T24 2 T38 1
auto[4160749568:4294967295] 147 1 T24 4 T25 1 T26 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2883 1 T1 1 T3 3 T4 2
auto[0:134217727] auto[1] 10 1 T219 1 T259 1 T387 1
auto[134217728:268435455] auto[0] 158 1 T24 1 T25 4 T179 1
auto[134217728:268435455] auto[1] 6 1 T3 1 T385 1 T386 1
auto[268435456:402653183] auto[0] 140 1 T3 1 T14 1 T47 1
auto[268435456:402653183] auto[1] 13 1 T47 1 T110 1 T338 1
auto[402653184:536870911] auto[0] 130 1 T77 1 T49 1 T24 3
auto[402653184:536870911] auto[1] 13 1 T3 1 T98 1 T106 2
auto[536870912:671088639] auto[0] 138 1 T4 1 T47 1 T24 2
auto[536870912:671088639] auto[1] 14 1 T103 1 T76 1 T236 1
auto[671088640:805306367] auto[0] 125 1 T1 1 T25 5 T130 1
auto[671088640:805306367] auto[1] 5 1 T338 1 T388 1 T205 1
auto[805306368:939524095] auto[0] 125 1 T23 1 T24 2 T25 2
auto[805306368:939524095] auto[1] 3 1 T47 1 T347 1 T389 1
auto[939524096:1073741823] auto[0] 120 1 T11 1 T24 2 T25 1
auto[939524096:1073741823] auto[1] 7 1 T98 1 T103 1 T236 1
auto[1073741824:1207959551] auto[0] 133 1 T12 1 T77 1 T23 1
auto[1073741824:1207959551] auto[1] 9 1 T98 1 T76 1 T238 1
auto[1207959552:1342177279] auto[0] 119 1 T23 2 T25 2 T179 1
auto[1207959552:1342177279] auto[1] 9 1 T3 1 T76 2 T110 1
auto[1342177280:1476395007] auto[0] 136 1 T47 1 T24 4 T79 1
auto[1342177280:1476395007] auto[1] 8 1 T3 1 T76 2 T203 2
auto[1476395008:1610612735] auto[0] 121 1 T24 1 T25 5 T78 2
auto[1476395008:1610612735] auto[1] 5 1 T98 1 T259 1 T347 1
auto[1610612736:1744830463] auto[0] 116 1 T47 1 T29 1 T24 2
auto[1610612736:1744830463] auto[1] 4 1 T76 1 T109 1 T386 1
auto[1744830464:1879048191] auto[0] 139 1 T24 2 T38 1 T25 1
auto[1744830464:1879048191] auto[1] 7 1 T3 1 T47 1 T76 1
auto[1879048192:2013265919] auto[0] 135 1 T24 1 T38 1 T25 1
auto[1879048192:2013265919] auto[1] 11 1 T3 1 T98 1 T110 1
auto[2013265920:2147483647] auto[0] 118 1 T14 1 T23 1 T24 5
auto[2013265920:2147483647] auto[1] 6 1 T76 1 T388 1 T390 1
auto[2147483648:2281701375] auto[0] 149 1 T11 1 T68 1 T24 2
auto[2147483648:2281701375] auto[1] 8 1 T47 2 T338 1 T339 1
auto[2281701376:2415919103] auto[0] 131 1 T15 1 T24 4 T20 1
auto[2281701376:2415919103] auto[1] 13 1 T3 1 T47 1 T98 1
auto[2415919104:2550136831] auto[0] 104 1 T68 1 T24 1 T38 1
auto[2415919104:2550136831] auto[1] 11 1 T98 2 T225 1 T293 1
auto[2550136832:2684354559] auto[0] 125 1 T25 3 T78 1 T79 2
auto[2550136832:2684354559] auto[1] 6 1 T47 1 T103 1 T76 1
auto[2684354560:2818572287] auto[0] 109 1 T14 1 T47 1 T49 2
auto[2684354560:2818572287] auto[1] 11 1 T3 1 T47 1 T98 1
auto[2818572288:2952790015] auto[0] 127 1 T12 1 T24 1 T25 2
auto[2818572288:2952790015] auto[1] 6 1 T76 1 T338 1 T391 1
auto[2952790016:3087007743] auto[0] 126 1 T3 1 T68 1 T24 1
auto[2952790016:3087007743] auto[1] 8 1 T3 1 T98 1 T110 1
auto[3087007744:3221225471] auto[0] 131 1 T12 1 T49 1 T24 3
auto[3087007744:3221225471] auto[1] 8 1 T3 1 T259 1 T313 1
auto[3221225472:3355443199] auto[0] 108 1 T15 1 T49 1 T24 3
auto[3221225472:3355443199] auto[1] 11 1 T103 2 T106 1 T110 2
auto[3355443200:3489660927] auto[0] 119 1 T38 1 T25 3 T26 1
auto[3355443200:3489660927] auto[1] 10 1 T76 1 T110 1 T225 1
auto[3489660928:3623878655] auto[0] 120 1 T3 1 T11 1 T68 1
auto[3489660928:3623878655] auto[1] 12 1 T47 1 T103 1 T337 1
auto[3623878656:3758096383] auto[0] 115 1 T24 2 T25 1 T78 1
auto[3623878656:3758096383] auto[1] 8 1 T47 1 T311 1 T347 2
auto[3758096384:3892314111] auto[0] 124 1 T77 1 T23 2 T24 2
auto[3758096384:3892314111] auto[1] 9 1 T98 1 T106 1 T110 2
auto[3892314112:4026531839] auto[0] 117 1 T23 1 T24 1 T25 3
auto[3892314112:4026531839] auto[1] 12 1 T76 1 T337 1 T313 1
auto[4026531840:4160749567] auto[0] 121 1 T68 1 T24 2 T38 1
auto[4026531840:4160749567] auto[1] 6 1 T225 2 T203 1 T382 1
auto[4160749568:4294967295] auto[0] 141 1 T24 4 T25 1 T26 1
auto[4160749568:4294967295] auto[1] 6 1 T110 1 T347 2 T237 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%