dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4420 1 T1 6 T2 2 T3 2
auto[1] 2108 1 T1 2 T2 4 T3 6



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 236 1 T4 2 T5 4 T56 2
auto[134217728:268435455] 236 1 T1 2 T4 4 T11 2
auto[268435456:402653183] 220 1 T20 2 T59 2 T57 2
auto[402653184:536870911] 208 1 T11 2 T5 8 T20 2
auto[536870912:671088639] 238 1 T4 2 T42 2 T127 2
auto[671088640:805306367] 186 1 T171 2 T6 2 T75 2
auto[805306368:939524095] 184 1 T2 2 T5 2 T56 2
auto[939524096:1073741823] 238 1 T3 2 T4 2 T11 2
auto[1073741824:1207959551] 212 1 T4 4 T140 2 T98 4
auto[1207959552:1342177279] 188 1 T4 2 T14 2 T5 4
auto[1342177280:1476395007] 208 1 T4 2 T13 2 T5 4
auto[1476395008:1610612735] 188 1 T4 6 T121 2 T172 2
auto[1610612736:1744830463] 234 1 T4 2 T5 6 T56 2
auto[1744830464:1879048191] 216 1 T1 2 T4 6 T5 2
auto[1879048192:2013265919] 176 1 T22 2 T5 4 T56 2
auto[2013265920:2147483647] 194 1 T4 2 T5 4 T325 2
auto[2147483648:2281701375] 176 1 T3 4 T42 2 T74 2
auto[2281701376:2415919103] 200 1 T11 2 T13 4 T5 4
auto[2415919104:2550136831] 182 1 T1 2 T2 2 T4 4
auto[2550136832:2684354559] 216 1 T22 2 T56 2 T64 2
auto[2684354560:2818572287] 232 1 T4 4 T11 2 T14 2
auto[2818572288:2952790015] 230 1 T2 2 T3 2 T4 2
auto[2952790016:3087007743] 182 1 T22 2 T5 2 T20 2
auto[3087007744:3221225471] 172 1 T4 4 T11 2 T14 2
auto[3221225472:3355443199] 214 1 T4 2 T5 12 T19 2
auto[3355443200:3489660927] 188 1 T1 2 T4 2 T5 4
auto[3489660928:3623878655] 206 1 T4 2 T22 2 T5 12
auto[3623878656:3758096383] 190 1 T5 2 T57 2 T42 2
auto[3758096384:3892314111] 184 1 T4 6 T5 6 T52 2
auto[3892314112:4026531839] 210 1 T13 2 T5 6 T136 4
auto[4026531840:4160749567] 192 1 T56 2 T57 2 T62 2
auto[4160749568:4294967295] 192 1 T22 2 T5 2 T19 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 158 1 T4 2 T5 2 T56 2
auto[0:134217727] auto[1] 78 1 T5 2 T20 2 T111 2
auto[134217728:268435455] auto[0] 156 1 T1 2 T4 4 T5 2
auto[134217728:268435455] auto[1] 80 1 T11 2 T57 2 T74 2
auto[268435456:402653183] auto[0] 148 1 T20 2 T57 2 T325 2
auto[268435456:402653183] auto[1] 72 1 T59 2 T171 2 T53 2
auto[402653184:536870911] auto[0] 136 1 T11 2 T5 4 T59 2
auto[402653184:536870911] auto[1] 72 1 T5 4 T20 2 T228 2
auto[536870912:671088639] auto[0] 162 1 T4 2 T127 2 T97 2
auto[536870912:671088639] auto[1] 76 1 T42 2 T74 2 T121 2
auto[671088640:805306367] auto[0] 120 1 T6 2 T75 2 T124 2
auto[671088640:805306367] auto[1] 66 1 T171 2 T177 2 T82 2
auto[805306368:939524095] auto[0] 118 1 T20 2 T52 2 T74 2
auto[805306368:939524095] auto[1] 66 1 T2 2 T5 2 T56 2
auto[939524096:1073741823] auto[0] 166 1 T3 2 T4 2 T22 2
auto[939524096:1073741823] auto[1] 72 1 T11 2 T5 2 T102 2
auto[1073741824:1207959551] auto[0] 144 1 T4 2 T98 4 T101 2
auto[1073741824:1207959551] auto[1] 68 1 T4 2 T140 2 T321 2
auto[1207959552:1342177279] auto[0] 124 1 T14 2 T5 4 T56 2
auto[1207959552:1342177279] auto[1] 64 1 T4 2 T21 2 T413 2
auto[1342177280:1476395007] auto[0] 126 1 T13 2 T5 4 T57 2
auto[1342177280:1476395007] auto[1] 82 1 T4 2 T325 2 T248 2
auto[1476395008:1610612735] auto[0] 126 1 T4 4 T172 2 T124 4
auto[1476395008:1610612735] auto[1] 62 1 T4 2 T121 2 T290 2
auto[1610612736:1744830463] auto[0] 176 1 T4 2 T5 6 T56 2
auto[1610612736:1744830463] auto[1] 58 1 T127 2 T308 2 T292 2
auto[1744830464:1879048191] auto[0] 158 1 T1 2 T4 4 T5 2
auto[1744830464:1879048191] auto[1] 58 1 T4 2 T241 2 T124 2
auto[1879048192:2013265919] auto[0] 124 1 T22 2 T5 4 T56 2
auto[1879048192:2013265919] auto[1] 52 1 T53 2 T292 2 T82 2
auto[2013265920:2147483647] auto[0] 132 1 T5 2 T325 2 T175 2
auto[2013265920:2147483647] auto[1] 62 1 T4 2 T5 2 T171 2
auto[2147483648:2281701375] auto[0] 108 1 T74 2 T43 2 T6 2
auto[2147483648:2281701375] auto[1] 68 1 T3 4 T42 2 T223 2
auto[2281701376:2415919103] auto[0] 144 1 T11 2 T13 2 T5 4
auto[2281701376:2415919103] auto[1] 56 1 T13 2 T140 4 T42 2
auto[2415919104:2550136831] auto[0] 124 1 T4 2 T5 2 T109 2
auto[2415919104:2550136831] auto[1] 58 1 T1 2 T2 2 T4 2
auto[2550136832:2684354559] auto[0] 144 1 T59 2 T57 2 T98 2
auto[2550136832:2684354559] auto[1] 72 1 T22 2 T56 2 T64 2
auto[2684354560:2818572287] auto[0] 166 1 T14 2 T5 4 T57 2
auto[2684354560:2818572287] auto[1] 66 1 T4 4 T11 2 T5 4
auto[2818572288:2952790015] auto[0] 162 1 T2 2 T4 2 T14 2
auto[2818572288:2952790015] auto[1] 68 1 T3 2 T5 2 T79 2
auto[2952790016:3087007743] auto[0] 114 1 T22 2 T61 2 T97 2
auto[2952790016:3087007743] auto[1] 68 1 T5 2 T20 2 T184 2
auto[3087007744:3221225471] auto[0] 108 1 T4 2 T14 2 T60 2
auto[3087007744:3221225471] auto[1] 64 1 T4 2 T11 2 T5 4
auto[3221225472:3355443199] auto[0] 152 1 T4 2 T5 10 T19 2
auto[3221225472:3355443199] auto[1] 62 1 T5 2 T98 2 T124 2
auto[3355443200:3489660927] auto[0] 134 1 T1 2 T4 2 T5 2
auto[3355443200:3489660927] auto[1] 54 1 T5 2 T61 2 T63 2
auto[3489660928:3623878655] auto[0] 142 1 T4 2 T22 2 T5 4
auto[3489660928:3623878655] auto[1] 64 1 T5 8 T62 2 T41 4
auto[3623878656:3758096383] auto[0] 102 1 T5 2 T281 4 T418 2
auto[3623878656:3758096383] auto[1] 88 1 T57 2 T42 2 T97 2
auto[3758096384:3892314111] auto[0] 132 1 T4 4 T5 4 T52 2
auto[3758096384:3892314111] auto[1] 52 1 T4 2 T5 2 T325 2
auto[3892314112:4026531839] auto[0] 154 1 T13 2 T5 6 T111 2
auto[3892314112:4026531839] auto[1] 56 1 T136 4 T101 2 T99 2
auto[4026531840:4160749567] auto[0] 132 1 T56 2 T57 2 T42 2
auto[4026531840:4160749567] auto[1] 60 1 T62 2 T42 2 T74 4
auto[4160749568:4294967295] auto[0] 128 1 T19 2 T112 2 T75 2
auto[4160749568:4294967295] auto[1] 64 1 T22 2 T5 2 T228 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%