dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 7022 1 T1 2 T4 4 T16 4
auto[1] 281 1 T19 8 T98 7 T100 8



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 2905 1 T1 1 T4 2 T16 2
auto[134217728:268435455] 145 1 T36 1 T70 3 T124 1
auto[268435456:402653183] 165 1 T4 1 T16 1 T93 1
auto[402653184:536870911] 138 1 T74 1 T47 1 T70 5
auto[536870912:671088639] 139 1 T18 1 T24 1 T25 1
auto[671088640:805306367] 140 1 T20 2 T43 2 T25 1
auto[805306368:939524095] 148 1 T62 3 T47 1 T76 1
auto[939524096:1073741823] 138 1 T19 1 T43 2 T93 1
auto[1073741824:1207959551] 145 1 T47 2 T70 3 T56 2
auto[1207959552:1342177279] 155 1 T19 1 T43 1 T24 1
auto[1342177280:1476395007] 147 1 T19 1 T24 1 T74 1
auto[1476395008:1610612735] 140 1 T20 1 T47 1 T25 2
auto[1610612736:1744830463] 139 1 T19 3 T20 1 T93 1
auto[1744830464:1879048191] 148 1 T20 1 T93 1 T47 1
auto[1879048192:2013265919] 136 1 T18 1 T42 1 T93 1
auto[2013265920:2147483647] 144 1 T36 1 T74 1 T70 2
auto[2147483648:2281701375] 140 1 T4 1 T62 1 T74 1
auto[2281701376:2415919103] 153 1 T19 1 T20 2 T43 1
auto[2415919104:2550136831] 130 1 T19 1 T25 1 T70 1
auto[2550136832:2684354559] 142 1 T19 1 T24 1 T62 1
auto[2684354560:2818572287] 140 1 T19 1 T24 1 T70 3
auto[2818572288:2952790015] 129 1 T20 1 T56 1 T28 1
auto[2952790016:3087007743] 126 1 T20 1 T62 1 T74 1
auto[3087007744:3221225471] 147 1 T24 1 T70 2 T63 1
auto[3221225472:3355443199] 158 1 T19 1 T93 1 T74 2
auto[3355443200:3489660927] 131 1 T42 1 T20 2 T43 1
auto[3489660928:3623878655] 133 1 T74 1 T70 1 T63 1
auto[3623878656:3758096383] 126 1 T20 1 T74 1 T47 1
auto[3758096384:3892314111] 127 1 T1 1 T19 1 T25 1
auto[3892314112:4026531839] 132 1 T93 1 T62 1 T74 1
auto[4026531840:4160749567] 142 1 T16 1 T20 3 T70 1
auto[4160749568:4294967295] 175 1 T43 1 T21 1 T25 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2897 1 T1 1 T4 2 T16 2
auto[0:134217727] auto[1] 8 1 T111 1 T112 1 T287 1
auto[134217728:268435455] auto[0] 137 1 T36 1 T70 3 T124 1
auto[134217728:268435455] auto[1] 8 1 T100 1 T229 1 T270 1
auto[268435456:402653183] auto[0] 157 1 T4 1 T16 1 T93 1
auto[268435456:402653183] auto[1] 8 1 T100 2 T229 1 T416 1
auto[402653184:536870911] auto[0] 127 1 T74 1 T47 1 T70 5
auto[402653184:536870911] auto[1] 11 1 T112 1 T270 1 T239 1
auto[536870912:671088639] auto[0] 130 1 T18 1 T24 1 T25 1
auto[536870912:671088639] auto[1] 9 1 T111 2 T112 1 T270 1
auto[671088640:805306367] auto[0] 130 1 T20 2 T43 2 T25 1
auto[671088640:805306367] auto[1] 10 1 T100 1 T121 1 T111 1
auto[805306368:939524095] auto[0] 145 1 T62 3 T47 1 T76 1
auto[805306368:939524095] auto[1] 3 1 T98 1 T245 1 T417 1
auto[939524096:1073741823] auto[0] 130 1 T43 2 T93 1 T70 2
auto[939524096:1073741823] auto[1] 8 1 T19 1 T239 1 T405 1
auto[1073741824:1207959551] auto[0] 142 1 T47 2 T70 3 T56 2
auto[1073741824:1207959551] auto[1] 3 1 T285 1 T417 1 T411 1
auto[1207959552:1342177279] auto[0] 146 1 T43 1 T24 1 T73 1
auto[1207959552:1342177279] auto[1] 9 1 T19 1 T227 1 T404 1
auto[1342177280:1476395007] auto[0] 139 1 T24 1 T74 1 T70 3
auto[1342177280:1476395007] auto[1] 8 1 T19 1 T100 1 T383 1
auto[1476395008:1610612735] auto[0] 137 1 T20 1 T47 1 T25 2
auto[1476395008:1610612735] auto[1] 3 1 T100 1 T287 1 T270 1
auto[1610612736:1744830463] auto[0] 130 1 T19 2 T20 1 T93 1
auto[1610612736:1744830463] auto[1] 9 1 T19 1 T121 1 T405 1
auto[1744830464:1879048191] auto[0] 139 1 T20 1 T93 1 T47 1
auto[1744830464:1879048191] auto[1] 9 1 T98 1 T121 1 T113 1
auto[1879048192:2013265919] auto[0] 124 1 T18 1 T42 1 T93 1
auto[1879048192:2013265919] auto[1] 12 1 T112 1 T268 1 T227 1
auto[2013265920:2147483647] auto[0] 131 1 T36 1 T74 1 T70 2
auto[2013265920:2147483647] auto[1] 13 1 T230 2 T111 2 T112 1
auto[2147483648:2281701375] auto[0] 133 1 T4 1 T62 1 T74 1
auto[2147483648:2281701375] auto[1] 7 1 T230 1 T229 1 T411 1
auto[2281701376:2415919103] auto[0] 141 1 T20 2 T43 1 T47 1
auto[2281701376:2415919103] auto[1] 12 1 T19 1 T100 1 T121 1
auto[2415919104:2550136831] auto[0] 121 1 T25 1 T70 1 T56 1
auto[2415919104:2550136831] auto[1] 9 1 T19 1 T98 1 T121 1
auto[2550136832:2684354559] auto[0] 132 1 T24 1 T62 1 T47 1
auto[2550136832:2684354559] auto[1] 10 1 T19 1 T203 1 T230 1
auto[2684354560:2818572287] auto[0] 132 1 T19 1 T24 1 T70 3
auto[2684354560:2818572287] auto[1] 8 1 T98 1 T245 1 T227 1
auto[2818572288:2952790015] auto[0] 120 1 T20 1 T56 1 T28 1
auto[2818572288:2952790015] auto[1] 9 1 T230 1 T287 1 T227 1
auto[2952790016:3087007743] auto[0] 120 1 T20 1 T62 1 T74 1
auto[2952790016:3087007743] auto[1] 6 1 T230 1 T268 1 T411 1
auto[3087007744:3221225471] auto[0] 134 1 T24 1 T70 2 T63 1
auto[3087007744:3221225471] auto[1] 13 1 T230 1 T112 1 T287 1
auto[3221225472:3355443199] auto[0] 145 1 T19 1 T93 1 T74 2
auto[3221225472:3355443199] auto[1] 13 1 T106 1 T111 1 T113 2
auto[3355443200:3489660927] auto[0] 125 1 T42 1 T20 2 T43 1
auto[3355443200:3489660927] auto[1] 6 1 T109 1 T111 1 T418 1
auto[3489660928:3623878655] auto[0] 127 1 T74 1 T70 1 T63 1
auto[3489660928:3623878655] auto[1] 6 1 T121 1 T268 1 T363 2
auto[3623878656:3758096383] auto[0] 118 1 T20 1 T74 1 T47 1
auto[3623878656:3758096383] auto[1] 8 1 T98 1 T229 1 T111 1
auto[3758096384:3892314111] auto[0] 116 1 T1 1 T25 1 T70 2
auto[3758096384:3892314111] auto[1] 11 1 T19 1 T98 1 T100 1
auto[3892314112:4026531839] auto[0] 122 1 T93 1 T62 1 T74 1
auto[3892314112:4026531839] auto[1] 10 1 T203 1 T230 1 T109 1
auto[4026531840:4160749567] auto[0] 133 1 T16 1 T20 3 T70 1
auto[4026531840:4160749567] auto[1] 9 1 T287 1 T285 1 T227 1
auto[4160749568:4294967295] auto[0] 162 1 T43 1 T21 1 T25 1
auto[4160749568:4294967295] auto[1] 13 1 T98 1 T121 1 T111 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%