dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4482 1 T1 2 T5 6 T14 18
auto[1] 2224 1 T1 4 T5 4 T14 8



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 206 1 T19 2 T102 2 T51 2
auto[134217728:268435455] 236 1 T18 2 T6 2 T80 2
auto[268435456:402653183] 196 1 T6 2 T79 2 T24 2
auto[402653184:536870911] 216 1 T14 2 T25 2 T50 2
auto[536870912:671088639] 170 1 T6 2 T80 2 T128 2
auto[671088640:805306367] 198 1 T14 2 T6 2 T133 2
auto[805306368:939524095] 216 1 T14 2 T6 4 T228 2
auto[939524096:1073741823] 192 1 T6 2 T37 2 T218 2
auto[1073741824:1207959551] 212 1 T14 2 T228 2 T22 2
auto[1207959552:1342177279] 244 1 T5 2 T35 2 T91 2
auto[1342177280:1476395007] 244 1 T5 2 T50 2 T263 2
auto[1476395008:1610612735] 234 1 T1 2 T19 2 T128 2
auto[1610612736:1744830463] 226 1 T36 4 T6 2 T219 2
auto[1744830464:1879048191] 190 1 T1 2 T19 2 T116 2
auto[1879048192:2013265919] 184 1 T6 2 T93 2 T128 2
auto[2013265920:2147483647] 208 1 T6 2 T220 2 T80 2
auto[2147483648:2281701375] 230 1 T6 2 T79 2 T50 2
auto[2281701376:2415919103] 268 1 T14 2 T6 2 T91 2
auto[2415919104:2550136831] 180 1 T14 2 T6 2 T25 2
auto[2550136832:2684354559] 186 1 T14 2 T79 2 T19 2
auto[2684354560:2818572287] 218 1 T5 2 T6 2 T98 2
auto[2818572288:2952790015] 224 1 T14 2 T79 2 T24 2
auto[2952790016:3087007743] 234 1 T18 2 T6 2 T79 2
auto[3087007744:3221225471] 236 1 T18 2 T6 2 T102 2
auto[3221225472:3355443199] 184 1 T18 2 T91 2 T19 2
auto[3355443200:3489660927] 192 1 T74 2 T214 2 T136 2
auto[3489660928:3623878655] 190 1 T6 2 T24 2 T221 2
auto[3623878656:3758096383] 196 1 T35 2 T6 2 T51 2
auto[3758096384:3892314111] 204 1 T5 2 T14 2 T80 2
auto[3892314112:4026531839] 192 1 T5 2 T6 6 T51 2
auto[4026531840:4160749567] 208 1 T1 2 T14 2 T6 4
auto[4160749568:4294967295] 192 1 T14 6 T36 2 T6 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 140 1 T19 2 T51 2 T116 2
auto[0:134217727] auto[1] 66 1 T102 2 T65 2 T89 2
auto[134217728:268435455] auto[0] 156 1 T18 2 T80 2 T50 2
auto[134217728:268435455] auto[1] 80 1 T6 2 T221 2 T23 2
auto[268435456:402653183] auto[0] 126 1 T6 2 T79 2 T24 2
auto[268435456:402653183] auto[1] 70 1 T26 2 T155 2 T340 2
auto[402653184:536870911] auto[0] 130 1 T14 2 T50 2 T24 2
auto[402653184:536870911] auto[1] 86 1 T25 2 T51 2 T263 2
auto[536870912:671088639] auto[0] 120 1 T80 2 T128 2 T24 2
auto[536870912:671088639] auto[1] 50 1 T6 2 T71 2 T322 2
auto[671088640:805306367] auto[0] 118 1 T6 2 T133 2 T223 2
auto[671088640:805306367] auto[1] 80 1 T14 2 T214 2 T64 2
auto[805306368:939524095] auto[0] 144 1 T14 2 T6 2 T133 2
auto[805306368:939524095] auto[1] 72 1 T6 2 T228 2 T218 2
auto[939524096:1073741823] auto[0] 126 1 T37 2 T116 2 T312 4
auto[939524096:1073741823] auto[1] 66 1 T6 2 T218 2 T71 2
auto[1073741824:1207959551] auto[0] 126 1 T14 2 T222 2 T132 2
auto[1073741824:1207959551] auto[1] 86 1 T228 2 T22 2 T215 2
auto[1207959552:1342177279] auto[0] 158 1 T35 2 T91 2 T132 2
auto[1207959552:1342177279] auto[1] 86 1 T5 2 T37 2 T64 2
auto[1342177280:1476395007] auto[0] 174 1 T5 2 T263 2 T38 2
auto[1342177280:1476395007] auto[1] 70 1 T50 2 T64 4 T289 2
auto[1476395008:1610612735] auto[0] 156 1 T1 2 T19 2 T128 2
auto[1476395008:1610612735] auto[1] 78 1 T219 4 T283 2 T430 2
auto[1610612736:1744830463] auto[0] 134 1 T6 2 T219 2 T116 2
auto[1610612736:1744830463] auto[1] 92 1 T36 4 T21 2 T215 2
auto[1744830464:1879048191] auto[0] 144 1 T19 2 T116 2 T217 4
auto[1744830464:1879048191] auto[1] 46 1 T1 2 T23 2 T49 2
auto[1879048192:2013265919] auto[0] 106 1 T6 2 T7 2 T155 2
auto[1879048192:2013265919] auto[1] 78 1 T93 2 T128 2 T39 2
auto[2013265920:2147483647] auto[0] 130 1 T6 2 T220 2 T80 2
auto[2013265920:2147483647] auto[1] 78 1 T132 2 T130 2 T283 2
auto[2147483648:2281701375] auto[0] 170 1 T6 2 T79 2 T50 2
auto[2147483648:2281701375] auto[1] 60 1 T224 2 T192 2 T236 2
auto[2281701376:2415919103] auto[0] 182 1 T14 2 T6 2 T91 2
auto[2281701376:2415919103] auto[1] 86 1 T19 2 T25 2 T103 2
auto[2415919104:2550136831] auto[0] 138 1 T221 2 T222 2 T262 2
auto[2415919104:2550136831] auto[1] 42 1 T14 2 T6 2 T25 2
auto[2550136832:2684354559] auto[0] 124 1 T14 2 T79 2 T19 2
auto[2550136832:2684354559] auto[1] 62 1 T50 2 T73 2 T26 2
auto[2684354560:2818572287] auto[0] 156 1 T5 2 T220 2 T155 2
auto[2684354560:2818572287] auto[1] 62 1 T6 2 T98 2 T141 2
auto[2818572288:2952790015] auto[0] 154 1 T14 2 T79 2 T24 2
auto[2818572288:2952790015] auto[1] 70 1 T219 2 T21 2 T217 2
auto[2952790016:3087007743] auto[0] 150 1 T18 2 T6 2 T79 2
auto[2952790016:3087007743] auto[1] 84 1 T102 2 T115 2 T64 2
auto[3087007744:3221225471] auto[0] 134 1 T6 2 T102 2 T25 4
auto[3087007744:3221225471] auto[1] 102 1 T18 2 T80 2 T86 2
auto[3221225472:3355443199] auto[0] 132 1 T18 2 T91 2 T19 2
auto[3221225472:3355443199] auto[1] 52 1 T223 2 T198 2 T236 2
auto[3355443200:3489660927] auto[0] 138 1 T74 2 T214 2 T136 2
auto[3355443200:3489660927] auto[1] 54 1 T63 2 T223 4 T198 2
auto[3489660928:3623878655] auto[0] 146 1 T6 2 T24 2 T221 2
auto[3489660928:3623878655] auto[1] 44 1 T127 2 T406 2 T448 2
auto[3623878656:3758096383] auto[0] 126 1 T35 2 T71 2 T214 2
auto[3623878656:3758096383] auto[1] 70 1 T6 2 T51 2 T64 4
auto[3758096384:3892314111] auto[0] 136 1 T5 2 T80 2 T219 2
auto[3758096384:3892314111] auto[1] 68 1 T14 2 T63 2 T223 2
auto[3892314112:4026531839] auto[0] 136 1 T6 4 T263 2 T126 2
auto[3892314112:4026531839] auto[1] 56 1 T5 2 T6 2 T51 2
auto[4026531840:4160749567] auto[0] 142 1 T14 2 T6 4 T80 2
auto[4026531840:4160749567] auto[1] 66 1 T1 2 T91 2 T19 2
auto[4160749568:4294967295] auto[0] 130 1 T14 4 T6 2 T24 2
auto[4160749568:4294967295] auto[1] 62 1 T14 2 T36 2 T74 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%