dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2949 1 T1 3 T5 4 T14 11
auto[1] 280 1 T79 2 T80 9 T116 1



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 90 1 T80 1 T7 1 T210 1
auto[134217728:268435455] 96 1 T79 1 T133 1 T80 2
auto[268435456:402653183] 107 1 T5 1 T6 1 T80 1
auto[402653184:536870911] 95 1 T14 1 T6 1 T91 1
auto[536870912:671088639] 96 1 T6 2 T80 1 T24 1
auto[671088640:805306367] 110 1 T14 2 T133 1 T50 1
auto[805306368:939524095] 86 1 T220 1 T23 1 T289 1
auto[939524096:1073741823] 110 1 T91 1 T220 1 T80 1
auto[1073741824:1207959551] 109 1 T18 1 T6 1 T25 2
auto[1207959552:1342177279] 111 1 T5 1 T79 1 T19 3
auto[1342177280:1476395007] 100 1 T5 1 T14 1 T6 1
auto[1476395008:1610612735] 107 1 T18 1 T36 1 T80 2
auto[1610612736:1744830463] 73 1 T79 1 T25 1 T218 1
auto[1744830464:1879048191] 100 1 T36 1 T93 1 T80 2
auto[1879048192:2013265919] 125 1 T14 1 T6 1 T128 1
auto[2013265920:2147483647] 93 1 T18 1 T25 1 T219 2
auto[2147483648:2281701375] 90 1 T228 1 T80 1 T263 1
auto[2281701376:2415919103] 116 1 T98 1 T102 1 T133 1
auto[2415919104:2550136831] 89 1 T14 1 T19 1 T37 1
auto[2550136832:2684354559] 119 1 T14 1 T36 1 T6 2
auto[2684354560:2818572287] 107 1 T6 1 T102 1 T80 1
auto[2818572288:2952790015] 99 1 T19 1 T80 2 T127 1
auto[2952790016:3087007743] 91 1 T1 1 T50 1 T124 1
auto[3087007744:3221225471] 110 1 T219 1 T222 1 T104 1
auto[3221225472:3355443199] 89 1 T79 1 T80 1 T24 1
auto[3355443200:3489660927] 83 1 T1 1 T79 1 T124 1
auto[3489660928:3623878655] 108 1 T14 1 T6 1 T51 1
auto[3623878656:3758096383] 113 1 T14 1 T6 1 T214 1
auto[3758096384:3892314111] 98 1 T1 1 T91 1 T37 1
auto[3892314112:4026531839] 118 1 T5 1 T35 1 T6 2
auto[4026531840:4160749567] 105 1 T19 1 T115 1 T24 1
auto[4160749568:4294967295] 86 1 T14 2 T35 1 T6 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 81 1 T7 1 T210 1 T283 1
auto[0:134217727] auto[1] 9 1 T80 1 T106 1 T445 1
auto[134217728:268435455] auto[0] 90 1 T133 1 T80 1 T263 1
auto[134217728:268435455] auto[1] 6 1 T79 1 T80 1 T450 2
auto[268435456:402653183] auto[0] 98 1 T5 1 T6 1 T80 1
auto[268435456:402653183] auto[1] 9 1 T411 1 T294 1 T444 1
auto[402653184:536870911] auto[0] 90 1 T14 1 T6 1 T91 1
auto[402653184:536870911] auto[1] 5 1 T105 1 T411 2 T444 1
auto[536870912:671088639] auto[0] 82 1 T6 2 T80 1 T24 1
auto[536870912:671088639] auto[1] 14 1 T105 2 T411 1 T413 1
auto[671088640:805306367] auto[0] 100 1 T14 2 T133 1 T50 1
auto[671088640:805306367] auto[1] 10 1 T413 1 T383 1 T445 1
auto[805306368:939524095] auto[0] 80 1 T220 1 T23 1 T289 1
auto[805306368:939524095] auto[1] 6 1 T389 1 T294 1 T445 1
auto[939524096:1073741823] auto[0] 101 1 T91 1 T220 1 T50 1
auto[939524096:1073741823] auto[1] 9 1 T80 1 T107 1 T389 1
auto[1073741824:1207959551] auto[0] 93 1 T18 1 T6 1 T25 2
auto[1073741824:1207959551] auto[1] 16 1 T389 1 T294 1 T413 1
auto[1207959552:1342177279] auto[0] 102 1 T5 1 T79 1 T19 3
auto[1207959552:1342177279] auto[1] 9 1 T411 1 T413 1 T450 1
auto[1342177280:1476395007] auto[0] 96 1 T5 1 T14 1 T6 1
auto[1342177280:1476395007] auto[1] 4 1 T445 1 T371 1 T452 1
auto[1476395008:1610612735] auto[0] 101 1 T18 1 T36 1 T80 1
auto[1476395008:1610612735] auto[1] 6 1 T80 1 T107 1 T259 1
auto[1610612736:1744830463] auto[0] 67 1 T79 1 T25 1 T218 1
auto[1610612736:1744830463] auto[1] 6 1 T107 2 T412 1 T294 1
auto[1744830464:1879048191] auto[0] 92 1 T36 1 T93 1 T80 1
auto[1744830464:1879048191] auto[1] 8 1 T80 1 T106 1 T371 1
auto[1879048192:2013265919] auto[0] 119 1 T14 1 T6 1 T128 1
auto[1879048192:2013265919] auto[1] 6 1 T413 1 T455 1 T343 2
auto[2013265920:2147483647] auto[0] 85 1 T18 1 T25 1 T219 2
auto[2013265920:2147483647] auto[1] 8 1 T411 2 T389 1 T413 1
auto[2147483648:2281701375] auto[0] 83 1 T228 1 T80 1 T263 1
auto[2147483648:2281701375] auto[1] 7 1 T389 1 T383 1 T371 1
auto[2281701376:2415919103] auto[0] 106 1 T98 1 T102 1 T133 1
auto[2281701376:2415919103] auto[1] 10 1 T104 1 T412 1 T446 1
auto[2415919104:2550136831] auto[0] 82 1 T14 1 T19 1 T37 1
auto[2415919104:2550136831] auto[1] 7 1 T294 2 T446 1 T444 2
auto[2550136832:2684354559] auto[0] 107 1 T14 1 T36 1 T6 2
auto[2550136832:2684354559] auto[1] 12 1 T106 1 T412 1 T294 2
auto[2684354560:2818572287] auto[0] 93 1 T6 1 T102 1 T71 2
auto[2684354560:2818572287] auto[1] 14 1 T80 1 T104 1 T106 1
auto[2818572288:2952790015] auto[0] 92 1 T19 1 T80 1 T127 1
auto[2818572288:2952790015] auto[1] 7 1 T80 1 T322 1 T444 1
auto[2952790016:3087007743] auto[0] 81 1 T1 1 T50 1 T124 1
auto[2952790016:3087007743] auto[1] 10 1 T322 1 T295 1 T445 1
auto[3087007744:3221225471] auto[0] 102 1 T219 1 T222 1 T104 1
auto[3087007744:3221225471] auto[1] 8 1 T412 1 T294 1 T413 2
auto[3221225472:3355443199] auto[0] 79 1 T24 1 T263 1 T217 1
auto[3221225472:3355443199] auto[1] 10 1 T79 1 T80 1 T107 1
auto[3355443200:3489660927] auto[0] 72 1 T1 1 T79 1 T124 1
auto[3355443200:3489660927] auto[1] 11 1 T107 1 T294 1 T445 1
auto[3489660928:3623878655] auto[0] 96 1 T14 1 T6 1 T51 1
auto[3489660928:3623878655] auto[1] 12 1 T104 1 T106 1 T107 2
auto[3623878656:3758096383] auto[0] 104 1 T14 1 T6 1 T214 1
auto[3623878656:3758096383] auto[1] 9 1 T104 2 T295 1 T383 1
auto[3758096384:3892314111] auto[0] 92 1 T1 1 T91 1 T37 1
auto[3758096384:3892314111] auto[1] 6 1 T450 1 T447 1 T452 1
auto[3892314112:4026531839] auto[0] 112 1 T5 1 T35 1 T6 2
auto[3892314112:4026531839] auto[1] 6 1 T80 1 T389 1 T383 1
auto[4026531840:4160749567] auto[0] 93 1 T19 1 T115 1 T24 1
auto[4026531840:4160749567] auto[1] 12 1 T116 1 T107 1 T446 1
auto[4160749568:4294967295] auto[0] 78 1 T14 2 T35 1 T6 1
auto[4160749568:4294967295] auto[1] 8 1 T105 1 T383 1 T445 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%