dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4756 1 T3 6 T5 8 T15 12
auto[1] 2298 1 T2 8 T3 4 T15 2



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 240 1 T15 2 T106 2 T198 2
auto[134217728:268435455] 264 1 T15 2 T56 6 T24 2
auto[268435456:402653183] 242 1 T3 2 T5 2 T20 2
auto[402653184:536870911] 210 1 T128 2 T75 2 T35 2
auto[536870912:671088639] 172 1 T209 2 T21 2 T24 2
auto[671088640:805306367] 196 1 T155 2 T62 2 T8 2
auto[805306368:939524095] 218 1 T3 4 T35 2 T61 4
auto[939524096:1073741823] 200 1 T2 2 T3 2 T15 4
auto[1073741824:1207959551] 218 1 T20 2 T128 2 T105 2
auto[1207959552:1342177279] 196 1 T75 2 T6 2 T76 2
auto[1342177280:1476395007] 266 1 T2 2 T34 2 T75 2
auto[1476395008:1610612735] 252 1 T34 2 T125 2 T6 2
auto[1610612736:1744830463] 202 1 T34 2 T198 2 T56 2
auto[1744830464:1879048191] 180 1 T20 2 T60 2 T102 2
auto[1879048192:2013265919] 216 1 T128 2 T35 2 T24 2
auto[2013265920:2147483647] 206 1 T34 2 T35 2 T27 2
auto[2147483648:2281701375] 198 1 T6 2 T155 2 T200 2
auto[2281701376:2415919103] 200 1 T36 2 T125 2 T198 2
auto[2415919104:2550136831] 238 1 T6 2 T65 2 T45 2
auto[2550136832:2684354559] 220 1 T27 2 T60 2 T130 2
auto[2684354560:2818572287] 210 1 T75 2 T198 2 T65 2
auto[2818572288:2952790015] 248 1 T35 2 T65 2 T102 2
auto[2952790016:3087007743] 262 1 T3 2 T36 2 T106 2
auto[3087007744:3221225471] 274 1 T15 2 T6 4 T198 2
auto[3221225472:3355443199] 198 1 T15 2 T19 4 T34 2
auto[3355443200:3489660927] 226 1 T15 2 T61 4 T253 2
auto[3489660928:3623878655] 206 1 T2 2 T20 4 T75 2
auto[3623878656:3758096383] 238 1 T27 2 T101 2 T61 2
auto[3758096384:3892314111] 210 1 T2 2 T27 2 T130 2
auto[3892314112:4026531839] 218 1 T5 4 T24 2 T153 2
auto[4026531840:4160749567] 222 1 T5 2 T34 2 T75 2
auto[4160749568:4294967295] 208 1 T20 2 T36 2 T60 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 166 1 T15 2 T198 2 T27 2
auto[0:134217727] auto[1] 74 1 T106 2 T76 2 T61 2
auto[134217728:268435455] auto[0] 192 1 T15 2 T56 6 T155 2
auto[134217728:268435455] auto[1] 72 1 T24 2 T45 2 T62 2
auto[268435456:402653183] auto[0] 172 1 T5 2 T20 2 T198 2
auto[268435456:402653183] auto[1] 70 1 T3 2 T108 2 T69 2
auto[402653184:536870911] auto[0] 126 1 T128 2 T35 2 T198 2
auto[402653184:536870911] auto[1] 84 1 T75 2 T21 6 T204 2
auto[536870912:671088639] auto[0] 106 1 T209 2 T8 2 T281 2
auto[536870912:671088639] auto[1] 66 1 T21 2 T24 2 T323 2
auto[671088640:805306367] auto[0] 138 1 T155 2 T62 2 T8 2
auto[671088640:805306367] auto[1] 58 1 T111 4 T417 2 T139 2
auto[805306368:939524095] auto[0] 158 1 T3 4 T35 2 T61 2
auto[805306368:939524095] auto[1] 60 1 T61 2 T129 2 T278 2
auto[939524096:1073741823] auto[0] 152 1 T3 2 T15 4 T125 2
auto[939524096:1073741823] auto[1] 48 1 T2 2 T61 2 T197 2
auto[1073741824:1207959551] auto[0] 150 1 T20 2 T128 2 T105 2
auto[1073741824:1207959551] auto[1] 68 1 T76 2 T61 2 T25 2
auto[1207959552:1342177279] auto[0] 138 1 T6 2 T204 2 T132 2
auto[1207959552:1342177279] auto[1] 58 1 T75 2 T76 2 T108 2
auto[1342177280:1476395007] auto[0] 166 1 T75 2 T6 2 T94 2
auto[1342177280:1476395007] auto[1] 100 1 T2 2 T34 2 T153 2
auto[1476395008:1610612735] auto[0] 176 1 T34 2 T125 2 T6 2
auto[1476395008:1610612735] auto[1] 76 1 T56 2 T101 2 T439 2
auto[1610612736:1744830463] auto[0] 116 1 T34 2 T101 2 T107 2
auto[1610612736:1744830463] auto[1] 86 1 T198 2 T56 2 T24 2
auto[1744830464:1879048191] auto[0] 122 1 T20 2 T60 2 T102 2
auto[1744830464:1879048191] auto[1] 58 1 T108 2 T201 2 T310 2
auto[1879048192:2013265919] auto[0] 154 1 T128 2 T35 2 T24 2
auto[1879048192:2013265919] auto[1] 62 1 T102 2 T61 2 T91 2
auto[2013265920:2147483647] auto[0] 140 1 T34 2 T35 2 T27 2
auto[2013265920:2147483647] auto[1] 66 1 T60 4 T56 2 T28 2
auto[2147483648:2281701375] auto[0] 136 1 T6 2 T200 2 T140 2
auto[2147483648:2281701375] auto[1] 62 1 T155 2 T278 2 T139 2
auto[2281701376:2415919103] auto[0] 136 1 T125 2 T198 2 T153 2
auto[2281701376:2415919103] auto[1] 64 1 T36 2 T197 2 T352 2
auto[2415919104:2550136831] auto[0] 136 1 T6 2 T45 2 T94 2
auto[2415919104:2550136831] auto[1] 102 1 T65 2 T269 2 T140 2
auto[2550136832:2684354559] auto[0] 144 1 T60 2 T130 2 T61 2
auto[2550136832:2684354559] auto[1] 76 1 T27 2 T289 2 T111 2
auto[2684354560:2818572287] auto[0] 152 1 T75 2 T198 2 T65 2
auto[2684354560:2818572287] auto[1] 58 1 T92 2 T108 2 T111 2
auto[2818572288:2952790015] auto[0] 156 1 T35 2 T65 2 T289 4
auto[2818572288:2952790015] auto[1] 92 1 T102 2 T93 2 T197 2
auto[2952790016:3087007743] auto[0] 184 1 T107 4 T200 2 T109 2
auto[2952790016:3087007743] auto[1] 78 1 T3 2 T36 2 T106 2
auto[3087007744:3221225471] auto[0] 172 1 T15 2 T6 4 T102 2
auto[3087007744:3221225471] auto[1] 102 1 T198 2 T24 2 T153 2
auto[3221225472:3355443199] auto[0] 128 1 T34 2 T209 2 T60 2
auto[3221225472:3355443199] auto[1] 70 1 T15 2 T19 4 T24 2
auto[3355443200:3489660927] auto[0] 144 1 T15 2 T61 2 T253 2
auto[3355443200:3489660927] auto[1] 82 1 T61 2 T64 2 T251 2
auto[3489660928:3623878655] auto[0] 138 1 T20 4 T56 2 T310 4
auto[3489660928:3623878655] auto[1] 68 1 T2 2 T75 2 T132 2
auto[3623878656:3758096383] auto[0] 184 1 T27 2 T101 2 T248 2
auto[3623878656:3758096383] auto[1] 54 1 T61 2 T139 2 T54 2
auto[3758096384:3892314111] auto[0] 136 1 T27 2 T130 2 T62 2
auto[3758096384:3892314111] auto[1] 74 1 T2 2 T91 2 T434 2
auto[3892314112:4026531839] auto[0] 148 1 T5 4 T153 2 T155 2
auto[3892314112:4026531839] auto[1] 70 1 T24 2 T7 2 T435 2
auto[4026531840:4160749567] auto[0] 156 1 T5 2 T34 2 T105 4
auto[4026531840:4160749567] auto[1] 66 1 T75 2 T56 2 T45 2
auto[4160749568:4294967295] auto[0] 134 1 T60 2 T24 2 T204 2
auto[4160749568:4294967295] auto[1] 74 1 T20 2 T36 2 T92 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%