dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6744 1 T5 9 T13 12 T14 3
auto[1] 313 1 T13 12 T84 6 T108 5



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 2866 1 T5 3 T13 4 T14 1
auto[134217728:268435455] 161 1 T5 1 T13 1 T14 1
auto[268435456:402653183] 185 1 T13 1 T18 2 T84 1
auto[402653184:536870911] 149 1 T13 2 T16 1 T18 2
auto[536870912:671088639] 122 1 T13 1 T17 1 T18 1
auto[671088640:805306367] 145 1 T5 1 T13 1 T16 1
auto[805306368:939524095] 163 1 T15 1 T18 2 T134 1
auto[939524096:1073741823] 142 1 T13 1 T18 3 T66 2
auto[1073741824:1207959551] 127 1 T15 1 T18 3 T108 1
auto[1207959552:1342177279] 137 1 T17 2 T18 1 T48 1
auto[1342177280:1476395007] 148 1 T5 1 T16 1 T35 1
auto[1476395008:1610612735] 119 1 T134 1 T212 1 T25 1
auto[1610612736:1744830463] 125 1 T18 3 T67 2 T128 1
auto[1744830464:1879048191] 129 1 T13 1 T16 1 T18 2
auto[1879048192:2013265919] 139 1 T13 2 T76 1 T99 1
auto[2013265920:2147483647] 135 1 T17 1 T99 1 T66 1
auto[2147483648:2281701375] 128 1 T28 1 T18 1 T212 1
auto[2281701376:2415919103] 125 1 T35 1 T18 4 T48 1
auto[2415919104:2550136831] 125 1 T13 2 T18 2 T48 1
auto[2550136832:2684354559] 122 1 T13 1 T18 1 T134 1
auto[2684354560:2818572287] 143 1 T13 1 T16 1 T18 1
auto[2818572288:2952790015] 119 1 T18 1 T25 1 T248 1
auto[2952790016:3087007743] 132 1 T25 1 T38 1 T108 1
auto[3087007744:3221225471] 126 1 T5 1 T35 1 T18 1
auto[3221225472:3355443199] 106 1 T13 1 T16 1 T35 1
auto[3355443200:3489660927] 127 1 T134 1 T25 1 T108 1
auto[3489660928:3623878655] 131 1 T13 1 T14 1 T18 2
auto[3623878656:3758096383] 135 1 T5 1 T13 1 T17 1
auto[3758096384:3892314111] 127 1 T17 1 T18 1 T48 1
auto[3892314112:4026531839] 141 1 T13 1 T18 3 T84 1
auto[4026531840:4160749567] 142 1 T5 1 T18 1 T76 2
auto[4160749568:4294967295] 136 1 T13 2 T134 1 T48 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 2857 1 T5 3 T13 4 T14 1
auto[0:134217727] auto[1] 9 1 T108 1 T245 1 T325 1
auto[134217728:268435455] auto[0] 158 1 T5 1 T13 1 T14 1
auto[134217728:268435455] auto[1] 3 1 T421 1 T426 1 T427 1
auto[268435456:402653183] auto[0] 176 1 T18 2 T84 1 T48 1
auto[268435456:402653183] auto[1] 9 1 T13 1 T244 1 T380 1
auto[402653184:536870911] auto[0] 138 1 T13 1 T16 1 T18 2
auto[402653184:536870911] auto[1] 11 1 T13 1 T110 1 T112 1
auto[536870912:671088639] auto[0] 118 1 T13 1 T17 1 T18 1
auto[536870912:671088639] auto[1] 4 1 T84 1 T126 1 T308 1
auto[671088640:805306367] auto[0] 137 1 T5 1 T16 1 T18 5
auto[671088640:805306367] auto[1] 8 1 T13 1 T296 1 T324 1
auto[805306368:939524095] auto[0] 146 1 T15 1 T18 2 T134 1
auto[805306368:939524095] auto[1] 17 1 T128 2 T113 1 T245 2
auto[939524096:1073741823] auto[0] 132 1 T13 1 T18 3 T66 2
auto[939524096:1073741823] auto[1] 10 1 T128 1 T244 1 T421 1
auto[1073741824:1207959551] auto[0] 115 1 T15 1 T18 3 T70 1
auto[1073741824:1207959551] auto[1] 12 1 T108 1 T110 2 T245 1
auto[1207959552:1342177279] auto[0] 129 1 T17 2 T18 1 T48 1
auto[1207959552:1342177279] auto[1] 8 1 T245 1 T280 1 T337 2
auto[1342177280:1476395007] auto[0] 139 1 T5 1 T16 1 T35 1
auto[1342177280:1476395007] auto[1] 9 1 T128 1 T244 1 T286 1
auto[1476395008:1610612735] auto[0] 110 1 T134 1 T212 1 T25 1
auto[1476395008:1610612735] auto[1] 9 1 T128 1 T110 1 T247 1
auto[1610612736:1744830463] auto[0] 118 1 T18 3 T67 2 T68 1
auto[1610612736:1744830463] auto[1] 7 1 T128 1 T324 1 T325 1
auto[1744830464:1879048191] auto[0] 118 1 T16 1 T18 2 T99 1
auto[1744830464:1879048191] auto[1] 11 1 T13 1 T84 1 T241 1
auto[1879048192:2013265919] auto[0] 127 1 T13 1 T76 1 T99 1
auto[1879048192:2013265919] auto[1] 12 1 T13 1 T245 1 T380 1
auto[2013265920:2147483647] auto[0] 126 1 T17 1 T99 1 T66 1
auto[2013265920:2147483647] auto[1] 9 1 T110 1 T244 1 T296 1
auto[2147483648:2281701375] auto[0] 119 1 T28 1 T18 1 T212 1
auto[2147483648:2281701375] auto[1] 9 1 T128 1 T244 1 T399 1
auto[2281701376:2415919103] auto[0] 113 1 T35 1 T18 4 T48 1
auto[2281701376:2415919103] auto[1] 12 1 T128 1 T110 1 T380 1
auto[2415919104:2550136831] auto[0] 116 1 T18 2 T48 1 T69 1
auto[2415919104:2550136831] auto[1] 9 1 T13 2 T399 1 T421 2
auto[2550136832:2684354559] auto[0] 118 1 T13 1 T18 1 T134 1
auto[2550136832:2684354559] auto[1] 4 1 T113 1 T296 2 T400 1
auto[2684354560:2818572287] auto[0] 131 1 T16 1 T18 1 T84 1
auto[2684354560:2818572287] auto[1] 12 1 T13 1 T84 1 T110 1
auto[2818572288:2952790015] auto[0] 111 1 T18 1 T25 1 T248 1
auto[2818572288:2952790015] auto[1] 8 1 T286 1 T324 1 T368 1
auto[2952790016:3087007743] auto[0] 118 1 T25 1 T38 1 T109 1
auto[2952790016:3087007743] auto[1] 14 1 T108 1 T244 1 T114 1
auto[3087007744:3221225471] auto[0] 115 1 T5 1 T35 1 T18 1
auto[3087007744:3221225471] auto[1] 11 1 T108 1 T245 2 T380 1
auto[3221225472:3355443199] auto[0] 93 1 T16 1 T35 1 T18 1
auto[3221225472:3355443199] auto[1] 13 1 T13 1 T245 1 T114 1
auto[3355443200:3489660927] auto[0] 112 1 T134 1 T25 1 T108 1
auto[3355443200:3489660927] auto[1] 15 1 T110 1 T113 1 T245 1
auto[3489660928:3623878655] auto[0] 120 1 T14 1 T18 2 T78 1
auto[3489660928:3623878655] auto[1] 11 1 T13 1 T84 2 T114 1
auto[3623878656:3758096383] auto[0] 124 1 T5 1 T17 1 T125 1
auto[3623878656:3758096383] auto[1] 11 1 T13 1 T108 1 T245 1
auto[3758096384:3892314111] auto[0] 113 1 T17 1 T18 1 T48 1
auto[3758096384:3892314111] auto[1] 14 1 T128 1 T245 1 T114 1
auto[3892314112:4026531839] auto[0] 131 1 T13 1 T18 3 T134 1
auto[3892314112:4026531839] auto[1] 10 1 T84 1 T421 1 T324 1
auto[4026531840:4160749567] auto[0] 135 1 T5 1 T18 1 T76 2
auto[4026531840:4160749567] auto[1] 7 1 T421 1 T242 1 T308 1
auto[4160749568:4294967295] auto[0] 131 1 T13 1 T134 1 T48 1
auto[4160749568:4294967295] auto[1] 5 1 T13 1 T128 1 T245 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%