dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4512 1 T2 14 T3 6 T14 20
auto[1] 2170 1 T1 4 T3 2 T4 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 210 1 T94 2 T221 2 T230 2
auto[134217728:268435455] 210 1 T1 2 T14 6 T93 4
auto[268435456:402653183] 200 1 T3 6 T14 2 T60 2
auto[402653184:536870911] 190 1 T19 2 T127 2 T107 2
auto[536870912:671088639] 194 1 T2 4 T122 4 T45 2
auto[671088640:805306367] 224 1 T127 2 T106 2 T102 4
auto[805306368:939524095] 216 1 T18 2 T100 2 T230 2
auto[939524096:1073741823] 192 1 T20 2 T46 2 T48 2
auto[1073741824:1207959551] 226 1 T28 2 T36 2 T102 2
auto[1207959552:1342177279] 226 1 T221 2 T59 2 T101 2
auto[1342177280:1476395007] 226 1 T28 2 T59 2 T45 2
auto[1476395008:1610612735] 214 1 T34 2 T28 2 T56 4
auto[1610612736:1744830463] 196 1 T4 2 T93 2 T36 2
auto[1744830464:1879048191] 214 1 T110 2 T218 2 T45 4
auto[1879048192:2013265919] 216 1 T93 2 T19 2 T222 2
auto[2013265920:2147483647] 204 1 T2 2 T93 2 T94 2
auto[2147483648:2281701375] 196 1 T2 4 T28 2 T36 2
auto[2281701376:2415919103] 234 1 T28 2 T59 2 T110 2
auto[2415919104:2550136831] 204 1 T120 2 T20 2 T21 2
auto[2550136832:2684354559] 192 1 T221 2 T61 2 T103 2
auto[2684354560:2818572287] 244 1 T18 4 T221 2 T36 2
auto[2818572288:2952790015] 186 1 T56 2 T36 2 T122 2
auto[2952790016:3087007743] 192 1 T14 4 T28 2 T60 2
auto[3087007744:3221225471] 220 1 T2 2 T18 2 T221 2
auto[3221225472:3355443199] 244 1 T14 2 T34 2 T221 2
auto[3355443200:3489660927] 190 1 T4 2 T14 2 T134 2
auto[3489660928:3623878655] 196 1 T1 2 T2 2 T14 2
auto[3623878656:3758096383] 210 1 T14 2 T28 2 T119 2
auto[3758096384:3892314111] 226 1 T3 2 T14 2 T94 2
auto[3892314112:4026531839] 150 1 T60 2 T100 2 T103 4
auto[4026531840:4160749567] 208 1 T18 2 T20 2 T110 2
auto[4160749568:4294967295] 232 1 T221 2 T28 2 T59 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 134 1 T94 2 T221 2 T230 2
auto[0:134217727] auto[1] 76 1 T119 2 T74 2 T6 2
auto[134217728:268435455] auto[0] 144 1 T14 6 T93 2 T64 2
auto[134217728:268435455] auto[1] 66 1 T1 2 T93 2 T46 2
auto[268435456:402653183] auto[0] 130 1 T3 6 T14 2 T36 2
auto[268435456:402653183] auto[1] 70 1 T60 2 T61 2 T139 2
auto[402653184:536870911] auto[0] 130 1 T107 2 T64 2 T69 2
auto[402653184:536870911] auto[1] 60 1 T19 2 T127 2 T68 2
auto[536870912:671088639] auto[0] 124 1 T2 4 T122 4 T70 2
auto[536870912:671088639] auto[1] 70 1 T45 2 T108 2 T47 2
auto[671088640:805306367] auto[0] 144 1 T46 2 T30 2 T103 6
auto[671088640:805306367] auto[1] 80 1 T127 2 T106 2 T102 4
auto[805306368:939524095] auto[0] 152 1 T230 2 T106 2 T45 2
auto[805306368:939524095] auto[1] 64 1 T18 2 T100 2 T45 2
auto[939524096:1073741823] auto[0] 140 1 T20 2 T46 2 T140 2
auto[939524096:1073741823] auto[1] 52 1 T48 2 T7 2 T269 2
auto[1073741824:1207959551] auto[0] 154 1 T36 2 T102 2 T65 2
auto[1073741824:1207959551] auto[1] 72 1 T28 2 T304 2 T76 2
auto[1207959552:1342177279] auto[0] 162 1 T221 2 T59 2 T101 2
auto[1207959552:1342177279] auto[1] 64 1 T106 2 T108 2 T252 2
auto[1342177280:1476395007] auto[0] 142 1 T59 2 T45 2 T103 2
auto[1342177280:1476395007] auto[1] 84 1 T28 2 T134 2 T102 2
auto[1476395008:1610612735] auto[0] 160 1 T34 2 T28 2 T56 4
auto[1476395008:1610612735] auto[1] 54 1 T217 2 T127 2 T30 2
auto[1610612736:1744830463] auto[0] 116 1 T93 2 T36 2 T122 2
auto[1610612736:1744830463] auto[1] 80 1 T4 2 T68 2 T103 2
auto[1744830464:1879048191] auto[0] 152 1 T218 2 T45 2 T72 2
auto[1744830464:1879048191] auto[1] 62 1 T110 2 T45 2 T46 2
auto[1879048192:2013265919] auto[0] 156 1 T93 2 T199 4 T284 2
auto[1879048192:2013265919] auto[1] 60 1 T19 2 T222 2 T207 2
auto[2013265920:2147483647] auto[0] 132 1 T2 2 T93 2 T106 2
auto[2013265920:2147483647] auto[1] 72 1 T94 2 T104 2 T6 2
auto[2147483648:2281701375] auto[0] 136 1 T2 4 T28 2 T36 2
auto[2147483648:2281701375] auto[1] 60 1 T103 2 T263 2 T140 2
auto[2281701376:2415919103] auto[0] 168 1 T28 2 T59 2 T110 2
auto[2281701376:2415919103] auto[1] 66 1 T45 2 T64 2 T103 2
auto[2415919104:2550136831] auto[0] 110 1 T45 2 T222 2 T207 2
auto[2415919104:2550136831] auto[1] 94 1 T120 2 T20 2 T21 2
auto[2550136832:2684354559] auto[0] 136 1 T221 2 T61 2 T199 4
auto[2550136832:2684354559] auto[1] 56 1 T103 2 T49 2 T6 2
auto[2684354560:2818572287] auto[0] 156 1 T18 4 T221 2 T36 2
auto[2684354560:2818572287] auto[1] 88 1 T106 2 T103 2 T206 2
auto[2818572288:2952790015] auto[0] 120 1 T36 2 T101 4 T5 2
auto[2818572288:2952790015] auto[1] 66 1 T56 2 T122 2 T52 2
auto[2952790016:3087007743] auto[0] 138 1 T14 4 T60 2 T122 2
auto[2952790016:3087007743] auto[1] 54 1 T28 2 T216 2 T107 2
auto[3087007744:3221225471] auto[0] 156 1 T2 2 T18 2 T221 2
auto[3087007744:3221225471] auto[1] 64 1 T218 2 T48 2 T291 2
auto[3221225472:3355443199] auto[0] 158 1 T221 2 T60 4 T64 2
auto[3221225472:3355443199] auto[1] 86 1 T14 2 T34 2 T28 2
auto[3355443200:3489660927] auto[0] 142 1 T14 2 T134 2 T107 2
auto[3355443200:3489660927] auto[1] 48 1 T4 2 T46 2 T69 2
auto[3489660928:3623878655] auto[0] 142 1 T2 2 T14 2 T93 2
auto[3489660928:3623878655] auto[1] 54 1 T1 2 T94 2 T36 2
auto[3623878656:3758096383] auto[0] 138 1 T14 2 T22 2 T64 2
auto[3623878656:3758096383] auto[1] 72 1 T28 2 T119 2 T5 2
auto[3758096384:3892314111] auto[0] 142 1 T14 2 T94 2 T221 2
auto[3758096384:3892314111] auto[1] 84 1 T3 2 T217 2 T259 2
auto[3892314112:4026531839] auto[0] 90 1 T60 2 T103 2 T222 2
auto[3892314112:4026531839] auto[1] 60 1 T100 2 T103 2 T7 2
auto[4026531840:4160749567] auto[0] 128 1 T18 2 T20 2 T110 2
auto[4026531840:4160749567] auto[1] 80 1 T205 2 T48 2 T284 2
auto[4160749568:4294967295] auto[0] 180 1 T221 2 T59 2 T61 2
auto[4160749568:4294967295] auto[1] 52 1 T28 2 T106 4 T47 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%