dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2918 1 T1 2 T2 7 T3 4
auto[1] 262 1 T60 10 T100 6 T64 5



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 110 1 T2 1 T221 2 T28 1
auto[134217728:268435455] 98 1 T2 1 T4 1 T221 1
auto[268435456:402653183] 113 1 T4 1 T20 1 T59 1
auto[402653184:536870911] 102 1 T2 1 T34 1 T94 1
auto[536870912:671088639] 99 1 T19 1 T94 1 T28 1
auto[671088640:805306367] 95 1 T221 1 T56 1 T60 1
auto[805306368:939524095] 80 1 T1 1 T93 1 T28 1
auto[939524096:1073741823] 93 1 T2 1 T60 1 T139 1
auto[1073741824:1207959551] 100 1 T60 1 T36 1 T216 1
auto[1207959552:1342177279] 116 1 T61 1 T45 3 T46 1
auto[1342177280:1476395007] 107 1 T18 1 T21 1 T110 1
auto[1476395008:1610612735] 96 1 T14 1 T28 1 T64 1
auto[1610612736:1744830463] 103 1 T1 1 T2 1 T21 1
auto[1744830464:1879048191] 111 1 T3 1 T93 1 T221 1
auto[1879048192:2013265919] 83 1 T20 1 T28 1 T127 1
auto[2013265920:2147483647] 105 1 T14 1 T94 1 T59 1
auto[2147483648:2281701375] 106 1 T221 1 T28 1 T101 1
auto[2281701376:2415919103] 94 1 T18 1 T20 1 T60 1
auto[2415919104:2550136831] 90 1 T3 2 T120 1 T100 1
auto[2550136832:2684354559] 92 1 T94 1 T122 1 T218 1
auto[2684354560:2818572287] 86 1 T2 1 T56 1 T60 1
auto[2818572288:2952790015] 102 1 T221 1 T59 1 T110 1
auto[2952790016:3087007743] 117 1 T56 1 T60 2 T100 1
auto[3087007744:3221225471] 97 1 T60 2 T21 1 T106 3
auto[3221225472:3355443199] 97 1 T122 1 T45 1 T64 1
auto[3355443200:3489660927] 109 1 T60 1 T36 1 T101 1
auto[3489660928:3623878655] 98 1 T221 1 T101 1 T107 1
auto[3623878656:3758096383] 96 1 T18 1 T28 1 T36 1
auto[3758096384:3892314111] 101 1 T18 1 T34 1 T119 2
auto[3892314112:4026531839] 81 1 T61 1 T122 1 T45 1
auto[4026531840:4160749567] 100 1 T3 1 T59 1 T217 1
auto[4160749568:4294967295] 103 1 T2 1 T14 1 T18 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 104 1 T2 1 T221 2 T28 1
auto[0:134217727] auto[1] 6 1 T60 1 T100 1 T75 1
auto[134217728:268435455] auto[0] 84 1 T2 1 T4 1 T221 1
auto[134217728:268435455] auto[1] 14 1 T75 1 T264 1 T296 1
auto[268435456:402653183] auto[0] 107 1 T4 1 T20 1 T59 1
auto[268435456:402653183] auto[1] 6 1 T60 1 T64 1 T105 1
auto[402653184:536870911] auto[0] 95 1 T2 1 T34 1 T94 1
auto[402653184:536870911] auto[1] 7 1 T74 1 T268 1 T80 1
auto[536870912:671088639] auto[0] 92 1 T19 1 T94 1 T28 1
auto[536870912:671088639] auto[1] 7 1 T74 1 T265 1 T268 1
auto[671088640:805306367] auto[0] 88 1 T221 1 T56 1 T36 1
auto[671088640:805306367] auto[1] 7 1 T60 1 T268 2 T324 1
auto[805306368:939524095] auto[0] 75 1 T1 1 T93 1 T28 1
auto[805306368:939524095] auto[1] 5 1 T105 1 T77 1 T428 1
auto[939524096:1073741823] auto[0] 85 1 T2 1 T139 1 T108 1
auto[939524096:1073741823] auto[1] 8 1 T60 1 T301 1 T268 1
auto[1073741824:1207959551] auto[0] 92 1 T36 1 T216 1 T70 1
auto[1073741824:1207959551] auto[1] 8 1 T60 1 T74 1 T278 1
auto[1207959552:1342177279] auto[0] 110 1 T61 1 T45 3 T46 1
auto[1207959552:1342177279] auto[1] 6 1 T74 1 T82 1 T264 1
auto[1342177280:1476395007] auto[0] 96 1 T18 1 T21 1 T110 1
auto[1342177280:1476395007] auto[1] 11 1 T105 1 T74 1 T409 1
auto[1476395008:1610612735] auto[0] 87 1 T14 1 T28 1 T69 1
auto[1476395008:1610612735] auto[1] 9 1 T64 1 T105 1 T265 1
auto[1610612736:1744830463] auto[0] 94 1 T1 1 T2 1 T21 1
auto[1610612736:1744830463] auto[1] 9 1 T268 1 T80 1 T412 1
auto[1744830464:1879048191] auto[0] 103 1 T3 1 T93 1 T221 1
auto[1744830464:1879048191] auto[1] 8 1 T60 1 T75 1 T80 1
auto[1879048192:2013265919] auto[0] 80 1 T20 1 T28 1 T127 1
auto[1879048192:2013265919] auto[1] 3 1 T74 1 T301 1 T385 1
auto[2013265920:2147483647] auto[0] 97 1 T14 1 T94 1 T59 1
auto[2013265920:2147483647] auto[1] 8 1 T60 1 T265 1 T278 1
auto[2147483648:2281701375] auto[0] 92 1 T221 1 T28 1 T101 1
auto[2147483648:2281701375] auto[1] 14 1 T75 1 T268 1 T300 1
auto[2281701376:2415919103] auto[0] 87 1 T18 1 T20 1 T61 1
auto[2281701376:2415919103] auto[1] 7 1 T60 1 T100 1 T409 1
auto[2415919104:2550136831] auto[0] 82 1 T3 2 T120 1 T100 1
auto[2415919104:2550136831] auto[1] 8 1 T74 1 T75 1 T324 1
auto[2550136832:2684354559] auto[0] 87 1 T94 1 T122 1 T218 1
auto[2550136832:2684354559] auto[1] 5 1 T77 1 T254 1 T365 1
auto[2684354560:2818572287] auto[0] 78 1 T2 1 T56 1 T60 1
auto[2684354560:2818572287] auto[1] 8 1 T100 2 T412 2 T365 1
auto[2818572288:2952790015] auto[0] 99 1 T221 1 T59 1 T110 1
auto[2818572288:2952790015] auto[1] 3 1 T100 1 T422 1 T294 1
auto[2952790016:3087007743] auto[0] 105 1 T56 1 T100 1 T218 1
auto[2952790016:3087007743] auto[1] 12 1 T60 2 T268 1 T324 1
auto[3087007744:3221225471] auto[0] 86 1 T60 2 T21 1 T106 3
auto[3087007744:3221225471] auto[1] 11 1 T64 2 T74 1 T312 2
auto[3221225472:3355443199] auto[0] 85 1 T122 1 T45 1 T103 1
auto[3221225472:3355443199] auto[1] 12 1 T64 1 T74 1 T268 1
auto[3355443200:3489660927] auto[0] 98 1 T60 1 T36 1 T101 1
auto[3355443200:3489660927] auto[1] 11 1 T74 1 T300 2 T296 1
auto[3489660928:3623878655] auto[0] 91 1 T221 1 T101 1 T107 1
auto[3489660928:3623878655] auto[1] 7 1 T301 1 T268 1 T77 1
auto[3623878656:3758096383] auto[0] 90 1 T18 1 T28 1 T36 1
auto[3623878656:3758096383] auto[1] 6 1 T265 1 T324 1 T294 1
auto[3758096384:3892314111] auto[0] 85 1 T18 1 T34 1 T119 2
auto[3758096384:3892314111] auto[1] 16 1 T105 1 T75 1 T301 1
auto[3892314112:4026531839] auto[0] 77 1 T61 1 T122 1 T45 1
auto[3892314112:4026531839] auto[1] 4 1 T265 1 T390 2 T362 1
auto[4026531840:4160749567] auto[0] 92 1 T3 1 T59 1 T217 1
auto[4026531840:4160749567] auto[1] 8 1 T100 1 T105 1 T265 1
auto[4160749568:4294967295] auto[0] 95 1 T2 1 T14 1 T18 1
auto[4160749568:4294967295] auto[1] 8 1 T301 1 T312 1 T422 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%