dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 1601 1 T4 2 T16 5 T17 4
auto[1] 1728 1 T4 4 T16 1 T17 5



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 106 1 T17 1 T74 1 T69 1
auto[134217728:268435455] 106 1 T23 1 T64 1 T21 1
auto[268435456:402653183] 113 1 T71 1 T34 1 T287 1
auto[402653184:536870911] 92 1 T38 2 T52 1 T99 1
auto[536870912:671088639] 100 1 T38 1 T7 1 T69 2
auto[671088640:805306367] 106 1 T129 1 T21 1 T87 1
auto[805306368:939524095] 106 1 T17 1 T40 1 T99 1
auto[939524096:1073741823] 105 1 T16 1 T52 1 T165 1
auto[1073741824:1207959551] 92 1 T23 1 T34 1 T146 1
auto[1207959552:1342177279] 110 1 T23 1 T127 1 T99 1
auto[1342177280:1476395007] 102 1 T37 1 T48 1 T74 1
auto[1476395008:1610612735] 118 1 T17 1 T23 1 T99 1
auto[1610612736:1744830463] 90 1 T48 1 T165 1 T27 1
auto[1744830464:1879048191] 107 1 T16 1 T38 1 T52 1
auto[1879048192:2013265919] 115 1 T16 2 T19 1 T21 1
auto[2013265920:2147483647] 111 1 T49 1 T69 1 T257 1
auto[2147483648:2281701375] 109 1 T19 1 T20 1 T209 1
auto[2281701376:2415919103] 111 1 T38 1 T20 1 T30 1
auto[2415919104:2550136831] 105 1 T4 1 T17 1 T19 1
auto[2550136832:2684354559] 96 1 T4 1 T16 1 T48 1
auto[2684354560:2818572287] 102 1 T38 1 T21 1 T30 1
auto[2818572288:2952790015] 87 1 T4 1 T17 1 T38 1
auto[2952790016:3087007743] 99 1 T4 1 T20 1 T99 1
auto[3087007744:3221225471] 115 1 T16 1 T20 1 T127 1
auto[3221225472:3355443199] 91 1 T17 1 T19 1 T87 1
auto[3355443200:3489660927] 104 1 T4 1 T21 1 T71 1
auto[3489660928:3623878655] 108 1 T19 1 T85 1 T48 1
auto[3623878656:3758096383] 98 1 T17 1 T127 2 T40 1
auto[3758096384:3892314111] 107 1 T37 1 T10 1 T75 1
auto[3892314112:4026531839] 96 1 T4 1 T17 1 T37 1
auto[4026531840:4160749567] 110 1 T38 1 T37 1 T48 1
auto[4160749568:4294967295] 112 1 T17 1 T129 1 T30 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 47 1 T74 1 T45 2 T101 1
auto[0:134217727] auto[1] 59 1 T17 1 T69 1 T257 1
auto[134217728:268435455] auto[0] 38 1 T64 1 T303 1 T154 1
auto[134217728:268435455] auto[1] 68 1 T23 1 T21 1 T34 1
auto[268435456:402653183] auto[0] 55 1 T34 1 T104 1 T106 1
auto[268435456:402653183] auto[1] 58 1 T71 1 T287 1 T104 1
auto[402653184:536870911] auto[0] 38 1 T52 1 T99 1 T7 1
auto[402653184:536870911] auto[1] 54 1 T38 2 T10 1 T108 1
auto[536870912:671088639] auto[0] 44 1 T7 1 T69 1 T51 1
auto[536870912:671088639] auto[1] 56 1 T38 1 T69 1 T147 1
auto[671088640:805306367] auto[0] 49 1 T21 1 T95 1 T101 1
auto[671088640:805306367] auto[1] 57 1 T129 1 T87 1 T147 1
auto[805306368:939524095] auto[0] 65 1 T17 1 T99 1 T49 1
auto[805306368:939524095] auto[1] 41 1 T40 1 T154 1 T155 4
auto[939524096:1073741823] auto[0] 48 1 T16 1 T52 1 T67 1
auto[939524096:1073741823] auto[1] 57 1 T165 1 T287 2 T101 1
auto[1073741824:1207959551] auto[0] 46 1 T34 1 T146 1 T287 1
auto[1073741824:1207959551] auto[1] 46 1 T23 1 T35 1 T9 1
auto[1207959552:1342177279] auto[0] 53 1 T23 1 T99 1 T74 1
auto[1207959552:1342177279] auto[1] 57 1 T127 1 T212 1 T45 1
auto[1342177280:1476395007] auto[0] 50 1 T37 1 T48 1 T74 1
auto[1342177280:1476395007] auto[1] 52 1 T144 1 T260 1 T214 1
auto[1476395008:1610612735] auto[0] 56 1 T17 1 T99 1 T69 1
auto[1476395008:1610612735] auto[1] 62 1 T23 1 T87 2 T30 1
auto[1610612736:1744830463] auto[0] 45 1 T48 1 T27 1 T146 1
auto[1610612736:1744830463] auto[1] 45 1 T165 1 T303 1 T158 1
auto[1744830464:1879048191] auto[0] 59 1 T16 1 T38 1 T52 1
auto[1744830464:1879048191] auto[1] 48 1 T303 1 T260 1 T435 1
auto[1879048192:2013265919] auto[0] 55 1 T16 1 T30 1 T307 1
auto[1879048192:2013265919] auto[1] 60 1 T16 1 T19 1 T21 1
auto[2013265920:2147483647] auto[0] 57 1 T49 1 T69 1 T152 1
auto[2013265920:2147483647] auto[1] 54 1 T257 1 T66 2 T409 1
auto[2147483648:2281701375] auto[0] 55 1 T20 1 T209 1 T85 1
auto[2147483648:2281701375] auto[1] 54 1 T19 1 T252 1 T84 2
auto[2281701376:2415919103] auto[0] 57 1 T38 1 T27 1 T257 2
auto[2281701376:2415919103] auto[1] 54 1 T20 1 T30 1 T71 1
auto[2415919104:2550136831] auto[0] 42 1 T17 1 T127 1 T74 1
auto[2415919104:2550136831] auto[1] 63 1 T4 1 T19 1 T64 1
auto[2550136832:2684354559] auto[0] 43 1 T4 1 T16 1 T48 1
auto[2550136832:2684354559] auto[1] 53 1 T144 1 T67 1 T210 1
auto[2684354560:2818572287] auto[0] 53 1 T21 1 T7 1 T8 1
auto[2684354560:2818572287] auto[1] 49 1 T38 1 T30 1 T212 1
auto[2818572288:2952790015] auto[0] 38 1 T38 1 T69 1 T104 1
auto[2818572288:2952790015] auto[1] 49 1 T4 1 T17 1 T78 1
auto[2952790016:3087007743] auto[0] 42 1 T99 1 T71 1 T34 1
auto[2952790016:3087007743] auto[1] 57 1 T4 1 T20 1 T212 1
auto[3087007744:3221225471] auto[0] 58 1 T16 1 T20 1 T48 1
auto[3087007744:3221225471] auto[1] 57 1 T127 1 T74 1 T257 1
auto[3221225472:3355443199] auto[0] 43 1 T19 1 T71 1 T143 1
auto[3221225472:3355443199] auto[1] 48 1 T17 1 T87 1 T108 1
auto[3355443200:3489660927] auto[0] 54 1 T4 1 T71 1 T7 1
auto[3355443200:3489660927] auto[1] 50 1 T21 1 T95 1 T28 1
auto[3489660928:3623878655] auto[0] 56 1 T85 1 T146 1 T51 1
auto[3489660928:3623878655] auto[1] 52 1 T19 1 T48 1 T78 1
auto[3623878656:3758096383] auto[0] 47 1 T127 1 T64 1 T85 1
auto[3623878656:3758096383] auto[1] 51 1 T17 1 T127 1 T40 1
auto[3758096384:3892314111] auto[0] 52 1 T75 1 T27 1 T45 1
auto[3758096384:3892314111] auto[1] 55 1 T37 1 T10 1 T78 1
auto[3892314112:4026531839] auto[0] 47 1 T17 1 T37 1 T99 1
auto[3892314112:4026531839] auto[1] 49 1 T4 1 T34 1 T435 1
auto[4026531840:4160749567] auto[0] 56 1 T37 1 T48 1 T49 1
auto[4026531840:4160749567] auto[1] 54 1 T38 1 T75 1 T78 1
auto[4160749568:4294967295] auto[0] 53 1 T129 1 T144 1 T446 1
auto[4160749568:4294967295] auto[1] 59 1 T17 1 T30 1 T75 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%