SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
97.16 | 98.38 | 93.14 | 99.93 | 95.45 | 96.04 | 98.89 | 98.31 |
T1252 | /workspace/coverage/cover_reg_top/17.kmac_csr_mem_rw_with_rand_reset.3267687700 | Jan 21 12:26:26 PM PST 24 | Jan 21 12:26:30 PM PST 24 | 146697708 ps | ||
T1253 | /workspace/coverage/cover_reg_top/38.kmac_intr_test.2660876804 | Jan 21 12:26:31 PM PST 24 | Jan 21 12:26:32 PM PST 24 | 27427722 ps | ||
T1254 | /workspace/coverage/cover_reg_top/8.kmac_csr_rw.4064608666 | Jan 21 12:26:04 PM PST 24 | Jan 21 12:26:05 PM PST 24 | 20426510 ps | ||
T1255 | /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.2712027805 | Jan 21 12:26:06 PM PST 24 | Jan 21 12:26:08 PM PST 24 | 21457342 ps | ||
T1256 | /workspace/coverage/cover_reg_top/16.kmac_same_csr_outstanding.3610994317 | Jan 21 12:26:02 PM PST 24 | Jan 21 12:26:05 PM PST 24 | 40155532 ps | ||
T1257 | /workspace/coverage/cover_reg_top/16.kmac_csr_rw.1607990215 | Jan 21 12:49:02 PM PST 24 | Jan 21 12:49:04 PM PST 24 | 99395058 ps | ||
T1258 | /workspace/coverage/cover_reg_top/4.kmac_tl_errors.1999158726 | Jan 21 12:41:35 PM PST 24 | Jan 21 12:41:39 PM PST 24 | 51882173 ps | ||
T1259 | /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors_with_csr_rw.3539428135 | Jan 21 12:26:07 PM PST 24 | Jan 21 12:26:11 PM PST 24 | 202025788 ps | ||
T1260 | /workspace/coverage/cover_reg_top/0.kmac_csr_aliasing.2507226958 | Jan 21 12:42:40 PM PST 24 | Jan 21 12:42:53 PM PST 24 | 1830991174 ps | ||
T1261 | /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.2433333636 | Jan 21 12:25:44 PM PST 24 | Jan 21 12:25:45 PM PST 24 | 30298892 ps | ||
T1262 | /workspace/coverage/cover_reg_top/36.kmac_intr_test.3404848549 | Jan 21 12:26:20 PM PST 24 | Jan 21 12:26:26 PM PST 24 | 14800753 ps | ||
T1263 | /workspace/coverage/cover_reg_top/28.kmac_intr_test.40305043 | Jan 21 12:26:26 PM PST 24 | Jan 21 12:26:29 PM PST 24 | 50674386 ps | ||
T1264 | /workspace/coverage/cover_reg_top/4.kmac_csr_hw_reset.1312068531 | Jan 21 12:26:09 PM PST 24 | Jan 21 12:26:11 PM PST 24 | 24442484 ps | ||
T1265 | /workspace/coverage/cover_reg_top/5.kmac_intr_test.4007497879 | Jan 21 12:25:59 PM PST 24 | Jan 21 12:26:01 PM PST 24 | 12296731 ps | ||
T1266 | /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors_with_csr_rw.2566273783 | Jan 21 12:26:04 PM PST 24 | Jan 21 12:26:07 PM PST 24 | 255958583 ps | ||
T1267 | /workspace/coverage/cover_reg_top/43.kmac_intr_test.3250787123 | Jan 21 01:41:24 PM PST 24 | Jan 21 01:41:26 PM PST 24 | 12049440 ps | ||
T163 | /workspace/coverage/cover_reg_top/14.kmac_tl_intg_err.562403121 | Jan 21 12:28:24 PM PST 24 | Jan 21 12:28:28 PM PST 24 | 175221242 ps | ||
T1268 | /workspace/coverage/cover_reg_top/7.kmac_csr_mem_rw_with_rand_reset.4209376998 | Jan 21 12:26:08 PM PST 24 | Jan 21 12:26:10 PM PST 24 | 30236480 ps | ||
T1269 | /workspace/coverage/cover_reg_top/23.kmac_intr_test.2970161340 | Jan 21 12:26:32 PM PST 24 | Jan 21 12:26:34 PM PST 24 | 19246590 ps | ||
T1270 | /workspace/coverage/cover_reg_top/5.kmac_tl_errors.455242240 | Jan 21 12:26:05 PM PST 24 | Jan 21 12:26:09 PM PST 24 | 502681416 ps |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_bit_bash.2914604571 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 12860958264 ps |
CPU time | 24.96 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:31 PM PST 24 |
Peak memory | 217076 kb |
Host | smart-e8957f19-3626-44a9-b746-4c6024735f5d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2914604571 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_bit_bash.2914604 571 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/default/49.kmac_app.3319368971 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 8939034002 ps |
CPU time | 233.58 seconds |
Started | Jan 21 06:10:58 PM PST 24 |
Finished | Jan 21 06:14:53 PM PST 24 |
Peak memory | 243336 kb |
Host | smart-4b7b0e9c-bcb7-49e2-bfd0-f3c171d6aaa9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3319368971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_app.3319368971 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_app/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_tl_intg_err.1018561891 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 281558592 ps |
CPU time | 5.17 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 217000 kb |
Host | smart-2fbc50d3-f669-4d23-8168-5a113ad3fdbf |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1018561891 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_intg_err.10185 61891 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/49.kmac_stress_all_with_rand_reset.2090743410 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 61808429385 ps |
CPU time | 973.49 seconds |
Started | Jan 21 06:11:15 PM PST 24 |
Finished | Jan 21 06:27:29 PM PST 24 |
Peak memory | 267312 kb |
Host | smart-b71fef09-1d39-4bfd-9d2b-d6af186b4b95 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2090743410 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all_with_rand_reset.2090743410 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/41.kmac_intr_test.2693326721 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 53618804 ps |
CPU time | 0.8 seconds |
Started | Jan 21 12:26:31 PM PST 24 |
Finished | Jan 21 12:26:33 PM PST 24 |
Peak memory | 216844 kb |
Host | smart-d8b53019-df37-405f-85f4-9da4bcdb5d2c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2693326721 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.kmac_intr_test.2693326721 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_intr_test/latest |
Test location | /workspace/coverage/default/23.kmac_error.3565569359 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 24613664609 ps |
CPU time | 128.86 seconds |
Started | Jan 21 05:37:38 PM PST 24 |
Finished | Jan 21 05:39:50 PM PST 24 |
Peak memory | 254260 kb |
Host | smart-d6a79c7d-0ec6-45e3-b588-d281ffe86d3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3565569359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_error.3565569359 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_error/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors_with_csr_rw.997394907 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 589721839 ps |
CPU time | 2.11 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 219784 kb |
Host | smart-4577432e-8081-4703-9f08-7a0d83a7e0c1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=997394907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac _shadow_reg_errors_with_csr_rw.997394907 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/default/0.kmac_sec_cm.3616500257 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 21927481789 ps |
CPU time | 107.02 seconds |
Started | Jan 21 05:14:47 PM PST 24 |
Finished | Jan 21 05:16:56 PM PST 24 |
Peak memory | 289436 kb |
Host | smart-0a186586-eac2-4483-8670-56a0c80e0197 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3616500257 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sec_cm.3616500257 +enable_maski ng=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/8.kmac_lc_escalation.3190721885 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 114066622 ps |
CPU time | 1.5 seconds |
Started | Jan 21 07:17:29 PM PST 24 |
Finished | Jan 21 07:17:32 PM PST 24 |
Peak memory | 219880 kb |
Host | smart-b69546c2-fe92-4c00-a9bf-df7609b9c043 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3190721885 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_lc_escalation.3190721885 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/8.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_shake_128.730898003 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 177913946919 ps |
CPU time | 6160.9 seconds |
Started | Jan 21 05:45:05 PM PST 24 |
Finished | Jan 21 07:27:52 PM PST 24 |
Peak memory | 653572 kb |
Host | smart-967d6491-d1a3-4b7d-809a-557372c5f036 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=730898003 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_128.730898003 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/37.kmac_sideload.3869270896 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 39190331320 ps |
CPU time | 392.7 seconds |
Started | Jan 21 06:41:22 PM PST 24 |
Finished | Jan 21 06:47:56 PM PST 24 |
Peak memory | 250336 kb |
Host | smart-51688dbf-a3ad-467a-8624-48d3a083249e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3869270896 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_sideload.3869270896 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_sideload/latest |
Test location | /workspace/coverage/default/21.kmac_key_error.1274724578 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 1755615728 ps |
CPU time | 2.81 seconds |
Started | Jan 21 05:35:33 PM PST 24 |
Finished | Jan 21 05:35:48 PM PST 24 |
Peak memory | 218744 kb |
Host | smart-7b2d34aa-93b8-4178-8db3-7715008b9838 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1274724578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_key_error.1274724578 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_key_error/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors.2751819819 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 333194277 ps |
CPU time | 1.38 seconds |
Started | Jan 21 12:55:51 PM PST 24 |
Finished | Jan 21 12:55:53 PM PST 24 |
Peak memory | 218392 kb |
Host | smart-20006593-608b-400b-929d-a14c9f857e7c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2751819819 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_shadow_reg _errors.2751819819 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_mem_partial_access.2026828736 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 29328853 ps |
CPU time | 1.24 seconds |
Started | Jan 21 12:53:46 PM PST 24 |
Finished | Jan 21 12:53:51 PM PST 24 |
Peak memory | 216360 kb |
Host | smart-85df57f2-f82e-4537-9675-f8598198333b |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2026828736 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_partia l_access.2026828736 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_tl_intg_err.4236782554 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 805751385 ps |
CPU time | 5.2 seconds |
Started | Jan 21 12:28:00 PM PST 24 |
Finished | Jan 21 12:28:07 PM PST 24 |
Peak memory | 214584 kb |
Host | smart-dad9b43a-5625-4fa0-82f0-0b3f4c55826f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4236782554 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_intg_err.4236 782554 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors_with_csr_rw.718644617 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 182012761 ps |
CPU time | 2.44 seconds |
Started | Jan 21 12:25:42 PM PST 24 |
Finished | Jan 21 12:25:45 PM PST 24 |
Peak memory | 219720 kb |
Host | smart-532bd8cb-f9c7-4321-a0ca-add60d8cb2d6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=718644617 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_ shadow_reg_errors_with_csr_rw.718644617 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/default/7.kmac_error.3538021478 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 13533719699 ps |
CPU time | 516.9 seconds |
Started | Jan 21 05:21:41 PM PST 24 |
Finished | Jan 21 05:30:32 PM PST 24 |
Peak memory | 269660 kb |
Host | smart-d8878862-31e9-4736-9ef4-d7a9e74c92f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3538021478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_error.3538021478 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_error/latest |
Test location | /workspace/coverage/default/2.kmac_entropy_ready_error.3570005997 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 28866664518 ps |
CPU time | 34.04 seconds |
Started | Jan 21 05:16:30 PM PST 24 |
Finished | Jan 21 05:17:06 PM PST 24 |
Peak memory | 227204 kb |
Host | smart-50b8ab16-a44d-4120-b20c-41cf9ace96e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3570005997 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_ready_error.3570005997 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/14.kmac_stress_all.141500181 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 317934011816 ps |
CPU time | 1770.07 seconds |
Started | Jan 21 05:28:51 PM PST 24 |
Finished | Jan 21 05:58:22 PM PST 24 |
Peak memory | 407492 kb |
Host | smart-6a4e26bc-a481-4fd5-9236-b004f4c28bd5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=141500181 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all.141500181 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_stress_all/latest |
Test location | /workspace/coverage/default/10.kmac_edn_timeout_error.2248511944 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 166097843 ps |
CPU time | 1.21 seconds |
Started | Jan 21 05:24:01 PM PST 24 |
Finished | Jan 21 05:24:06 PM PST 24 |
Peak memory | 218708 kb |
Host | smart-b29fe4a9-bc8b-4d78-bdc5-0f5c8d3cf261 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2248511944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_edn_timeout_error.2248511944 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/7.kmac_stress_all.745544386 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 168198262949 ps |
CPU time | 1181.13 seconds |
Started | Jan 21 05:22:01 PM PST 24 |
Finished | Jan 21 05:41:45 PM PST 24 |
Peak memory | 325492 kb |
Host | smart-ce5718bc-1da1-44da-ab0e-f68c1a122f19 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=745544386 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_stress_all.745544386 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_intr_test.3592533469 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 16141036 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:15 PM PST 24 |
Peak memory | 216944 kb |
Host | smart-1c3c9ee7-3383-4049-a830-ff8996c6f741 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3592533469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_intr_test.3592533469 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_tl_intg_err.2419125393 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 388809726 ps |
CPU time | 4.19 seconds |
Started | Jan 21 12:26:05 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 216388 kb |
Host | smart-54b5dd2a-2bd8-409c-bbf2-63c3a39e55d3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2419125393 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_intg_err.24191 25393 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_tl_intg_err.562403121 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 175221242 ps |
CPU time | 3.91 seconds |
Started | Jan 21 12:28:24 PM PST 24 |
Finished | Jan 21 12:28:28 PM PST 24 |
Peak memory | 216288 kb |
Host | smart-ee3d0893-f8e7-4860-ab3c-a9597a4c9888 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=562403121 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_intg_err.56240 3121 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/1.kmac_entropy_mode_error.4086121883 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 71827574 ps |
CPU time | 1.21 seconds |
Started | Jan 21 05:15:27 PM PST 24 |
Finished | Jan 21 05:15:31 PM PST 24 |
Peak memory | 218688 kb |
Host | smart-06d19c05-e1a4-437a-b878-5db0b11ede9d |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=4086121883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_mode_error.4086121883 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/45.kmac_burst_write.2645123438 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 112410001797 ps |
CPU time | 966.12 seconds |
Started | Jan 21 06:06:20 PM PST 24 |
Finished | Jan 21 06:22:30 PM PST 24 |
Peak memory | 237276 kb |
Host | smart-138b0dc6-7a2d-4d58-98a2-4f406254fc98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2645123438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_burst_write.2645123438 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_burst_write/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_intr_test.3607462386 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 14312065 ps |
CPU time | 0.79 seconds |
Started | Jan 21 12:26:01 PM PST 24 |
Finished | Jan 21 12:26:02 PM PST 24 |
Peak memory | 216896 kb |
Host | smart-d8e68601-ac5c-4e84-9e28-77ea4ff05665 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3607462386 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_intr_test.3607462386 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_intr_test/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_shake_256.487288104 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 577101397054 ps |
CPU time | 5685.03 seconds |
Started | Jan 21 05:28:44 PM PST 24 |
Finished | Jan 21 07:03:31 PM PST 24 |
Peak memory | 572996 kb |
Host | smart-9892cc81-c391-4201-b61a-f6b2cfd349e6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=487288104 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_256.487288104 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/11.kmac_alert_test.213459907 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 35959511 ps |
CPU time | 0.87 seconds |
Started | Jan 21 06:29:08 PM PST 24 |
Finished | Jan 21 06:29:09 PM PST 24 |
Peak memory | 218600 kb |
Host | smart-62a7a59d-a0af-4142-b8c9-ffd70cf4ed2a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=213459907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_alert_test.213459907 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_alert_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_tl_errors.2839199776 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 71069919 ps |
CPU time | 2.69 seconds |
Started | Jan 21 01:23:02 PM PST 24 |
Finished | Jan 21 01:23:06 PM PST 24 |
Peak memory | 216612 kb |
Host | smart-f1a7a4ad-d623-4ba0-9c8e-de3938251615 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2839199776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_errors.2839199776 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors.2841031673 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 42607811 ps |
CPU time | 1.26 seconds |
Started | Jan 21 12:44:55 PM PST 24 |
Finished | Jan 21 12:44:57 PM PST 24 |
Peak memory | 218472 kb |
Host | smart-f1dbd7be-d22d-4937-9e37-96287e92484c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2841031673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_shadow_reg_ errors.2841031673 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/default/14.kmac_entropy_refresh.3537219031 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 3532550742 ps |
CPU time | 17.77 seconds |
Started | Jan 21 05:28:53 PM PST 24 |
Finished | Jan 21 05:29:12 PM PST 24 |
Peak memory | 231872 kb |
Host | smart-8777d937-0025-4f3c-9c9d-b85fb8709ced |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3537219031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_refresh.3537219031 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/14.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_aliasing.2507226958 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 1830991174 ps |
CPU time | 11.48 seconds |
Started | Jan 21 12:42:40 PM PST 24 |
Finished | Jan 21 12:42:53 PM PST 24 |
Peak memory | 216224 kb |
Host | smart-11e33000-354d-44a1-b918-9aad684f79a0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2507226958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_aliasing.2507226 958 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_bit_bash.1827581856 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 1671015782 ps |
CPU time | 17.17 seconds |
Started | Jan 21 12:59:31 PM PST 24 |
Finished | Jan 21 12:59:50 PM PST 24 |
Peak memory | 216284 kb |
Host | smart-651b0198-d18a-49c0-8b9b-665ef6f616e0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1827581856 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_bit_bash.1827581 856 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_hw_reset.3381475919 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 109492051 ps |
CPU time | 1.2 seconds |
Started | Jan 21 01:59:25 PM PST 24 |
Finished | Jan 21 01:59:26 PM PST 24 |
Peak memory | 216428 kb |
Host | smart-608c0364-c428-4bad-8f5c-a34b37fb15b4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3381475919 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_hw_reset.3381475 919 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_mem_rw_with_rand_reset.3596081201 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 32303447 ps |
CPU time | 1.9 seconds |
Started | Jan 21 01:21:20 PM PST 24 |
Finished | Jan 21 01:21:22 PM PST 24 |
Peak memory | 221932 kb |
Host | smart-596ebe57-37fa-49d7-9ad8-ab2169fcbc81 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3596081201 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_mem_rw_with_rand_reset.3596081201 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_rw.2573478003 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 46795772 ps |
CPU time | 1.16 seconds |
Started | Jan 21 12:51:42 PM PST 24 |
Finished | Jan 21 12:51:45 PM PST 24 |
Peak memory | 216256 kb |
Host | smart-9748ac0b-976b-4dd3-8d56-91a3c66975dd |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2573478003 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_rw.2573478003 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_intr_test.85050075 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 14307920 ps |
CPU time | 0.78 seconds |
Started | Jan 21 12:21:49 PM PST 24 |
Finished | Jan 21 12:21:58 PM PST 24 |
Peak memory | 216868 kb |
Host | smart-5b994778-914a-4af6-b16e-77e2ecdcf9d4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=85050075 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_intr_test.85050075 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_mem_walk.1196936199 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 13128110 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:21:23 PM PST 24 |
Finished | Jan 21 12:21:26 PM PST 24 |
Peak memory | 215104 kb |
Host | smart-63b0c48c-b5c1-4ecf-8600-9d69ee8dc4e8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1196936199 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_walk.1196936199 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_same_csr_outstanding.926467016 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 29574324 ps |
CPU time | 1.66 seconds |
Started | Jan 21 12:24:47 PM PST 24 |
Finished | Jan 21 12:24:49 PM PST 24 |
Peak memory | 217112 kb |
Host | smart-e6e17c73-2cac-4acc-8de8-aed3d28cde9d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=926467016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_same_csr_ outstanding.926467016 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors.1722292612 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 56948716 ps |
CPU time | 1.27 seconds |
Started | Jan 21 01:13:53 PM PST 24 |
Finished | Jan 21 01:13:55 PM PST 24 |
Peak memory | 217716 kb |
Host | smart-a601cbe6-32ae-4751-b4e0-6714a5b0d763 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1722292612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_shadow_reg_ errors.1722292612 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors_with_csr_rw.775224135 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 49191229 ps |
CPU time | 2.45 seconds |
Started | Jan 21 12:32:22 PM PST 24 |
Finished | Jan 21 12:32:32 PM PST 24 |
Peak memory | 220192 kb |
Host | smart-41d8d45a-bced-4a5e-9bc1-389c28785996 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=775224135 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_ shadow_reg_errors_with_csr_rw.775224135 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_tl_intg_err.2329681920 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 130337675 ps |
CPU time | 2.83 seconds |
Started | Jan 21 12:21:49 PM PST 24 |
Finished | Jan 21 12:22:00 PM PST 24 |
Peak memory | 217188 kb |
Host | smart-07bbf3e1-ca24-417f-ad50-f9d1dae4dfc9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2329681920 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_intg_err.23296 81920 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_aliasing.4164456505 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 818269613 ps |
CPU time | 5.8 seconds |
Started | Jan 21 12:25:52 PM PST 24 |
Finished | Jan 21 12:25:58 PM PST 24 |
Peak memory | 216956 kb |
Host | smart-31808fc5-41cf-4599-9221-44c9805453ac |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4164456505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_aliasing.4164456 505 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_bit_bash.2056778181 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 162045667 ps |
CPU time | 8.68 seconds |
Started | Jan 21 12:25:49 PM PST 24 |
Finished | Jan 21 12:25:58 PM PST 24 |
Peak memory | 216992 kb |
Host | smart-79298341-8938-472d-bad2-ad8b4aadec8b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2056778181 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_bit_bash.2056778 181 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_hw_reset.1766240148 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 95708465 ps |
CPU time | 1.14 seconds |
Started | Jan 21 12:24:43 PM PST 24 |
Finished | Jan 21 12:24:45 PM PST 24 |
Peak memory | 216144 kb |
Host | smart-80a87402-087a-4128-bd5e-ac97ddf52196 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1766240148 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_hw_reset.1766240 148 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_mem_rw_with_rand_reset.3182851379 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 67426913 ps |
CPU time | 1.33 seconds |
Started | Jan 21 12:25:52 PM PST 24 |
Finished | Jan 21 12:25:54 PM PST 24 |
Peak memory | 220356 kb |
Host | smart-bff72701-d9a6-4b00-8447-fb81bac0ff85 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3182851379 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_mem_rw_with_rand_reset.3182851379 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_rw.3505173833 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 20405905 ps |
CPU time | 0.93 seconds |
Started | Jan 21 12:25:24 PM PST 24 |
Finished | Jan 21 12:25:25 PM PST 24 |
Peak memory | 220560 kb |
Host | smart-5a0c2615-596d-4ac3-afc0-2c9d3a25d54d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3505173833 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_rw.3505173833 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_intr_test.1865802309 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 35257678 ps |
CPU time | 0.79 seconds |
Started | Jan 21 12:31:36 PM PST 24 |
Finished | Jan 21 12:31:39 PM PST 24 |
Peak memory | 216124 kb |
Host | smart-e7173760-4ed7-4780-986d-23c9ab9fa034 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1865802309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_intr_test.1865802309 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_mem_partial_access.2353197959 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 65162057 ps |
CPU time | 1.41 seconds |
Started | Jan 21 12:23:13 PM PST 24 |
Finished | Jan 21 12:23:15 PM PST 24 |
Peak memory | 216348 kb |
Host | smart-515a6727-a0cb-43d2-9a87-b72c46d7f1ed |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2353197959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_partia l_access.2353197959 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_mem_walk.1079573802 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 12537122 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:21:23 PM PST 24 |
Finished | Jan 21 12:21:26 PM PST 24 |
Peak memory | 215276 kb |
Host | smart-de575e09-4144-400e-94d6-350c8f04cd6c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1079573802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_walk.1079573802 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_same_csr_outstanding.4567677 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 380042415 ps |
CPU time | 2.56 seconds |
Started | Jan 21 12:25:38 PM PST 24 |
Finished | Jan 21 12:25:41 PM PST 24 |
Peak memory | 217104 kb |
Host | smart-9919b92d-bf0e-482e-93ad-0179fcbbbe6a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4567677 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_same_csr_ou tstanding.4567677 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors_with_csr_rw.1049160720 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 47873905 ps |
CPU time | 2.46 seconds |
Started | Jan 21 12:24:47 PM PST 24 |
Finished | Jan 21 12:24:50 PM PST 24 |
Peak memory | 220140 kb |
Host | smart-3b5b53d8-f070-46f5-8d33-3943d6a39f77 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1049160720 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac _shadow_reg_errors_with_csr_rw.1049160720 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_tl_errors.3777905175 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 30727928 ps |
CPU time | 1.88 seconds |
Started | Jan 21 01:04:12 PM PST 24 |
Finished | Jan 21 01:04:15 PM PST 24 |
Peak memory | 216532 kb |
Host | smart-24b6f5bb-117d-4e47-8a79-c1b0944e658f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3777905175 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_errors.3777905175 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_tl_intg_err.3054212769 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 1511399544 ps |
CPU time | 4.84 seconds |
Started | Jan 21 12:24:52 PM PST 24 |
Finished | Jan 21 12:24:59 PM PST 24 |
Peak memory | 217084 kb |
Host | smart-a074b28a-c83e-427c-b94a-84d3c2103730 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3054212769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_intg_err.30542 12769 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_csr_mem_rw_with_rand_reset.319698539 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 89425660 ps |
CPU time | 2.06 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 222424 kb |
Host | smart-227983e8-7d5c-4492-a0c6-0da42a6af72b |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=319698539 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_csr_mem_rw_with_rand_reset.319698539 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_csr_rw.2008482797 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 82914526 ps |
CPU time | 1.18 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 216068 kb |
Host | smart-fc28c17b-311b-4c9a-8d83-eb4a714442c9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2008482797 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_csr_rw.2008482797 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_intr_test.974770759 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 17484728 ps |
CPU time | 0.85 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 216944 kb |
Host | smart-49bceaaa-9a96-4bf0-b4c7-2342900a9a5d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=974770759 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_intr_test.974770759 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_same_csr_outstanding.566257111 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 80467834 ps |
CPU time | 1.42 seconds |
Started | Jan 21 12:26:04 PM PST 24 |
Finished | Jan 21 12:26:06 PM PST 24 |
Peak memory | 217148 kb |
Host | smart-0b143db8-35f0-4ec7-80fc-0040d255fc9d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=566257111 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_same_csr _outstanding.566257111 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors.4113988128 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 243831063 ps |
CPU time | 1.58 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:12 PM PST 24 |
Peak memory | 224396 kb |
Host | smart-5ab8c237-7766-430c-96a5-70a58d09135c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4113988128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_shadow_reg _errors.4113988128 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors_with_csr_rw.2717264588 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 181388235 ps |
CPU time | 2.57 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 224480 kb |
Host | smart-395ccd20-dd45-4409-8cfa-171bb788d6bc |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2717264588 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kma c_shadow_reg_errors_with_csr_rw.2717264588 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_tl_errors.3152667707 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 215579703 ps |
CPU time | 2.03 seconds |
Started | Jan 21 12:25:56 PM PST 24 |
Finished | Jan 21 12:25:58 PM PST 24 |
Peak memory | 217680 kb |
Host | smart-593c2d9e-3e64-42fc-babb-e1f62dbeaff4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3152667707 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_errors.3152667707 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_tl_intg_err.2985461625 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 216066038 ps |
CPU time | 3.03 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:10 PM PST 24 |
Peak memory | 216352 kb |
Host | smart-a3965f52-8937-4344-a933-807cb6efa504 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2985461625 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_intg_err.2985 461625 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_csr_mem_rw_with_rand_reset.2289328474 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 142810467 ps |
CPU time | 2.07 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:14 PM PST 24 |
Peak memory | 221980 kb |
Host | smart-5902a726-4d15-4522-934b-202b4a524151 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2289328474 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_csr_mem_rw_with_rand_reset.2289328474 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_csr_rw.1982588562 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 111202838 ps |
CPU time | 1.22 seconds |
Started | Jan 21 12:26:04 PM PST 24 |
Finished | Jan 21 12:26:06 PM PST 24 |
Peak memory | 216236 kb |
Host | smart-cc4e443d-9a97-44b4-92e6-3b409ad2c399 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1982588562 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_csr_rw.1982588562 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_same_csr_outstanding.227761861 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 43403038 ps |
CPU time | 1.49 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 216864 kb |
Host | smart-0c3775ac-53fc-4dc6-a2a3-6bdfde018163 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=227761861 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_same_csr _outstanding.227761861 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors.4178844282 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 117494042 ps |
CPU time | 1.26 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 218344 kb |
Host | smart-b9557b27-d10f-41dc-bfd2-8a0fba954dcb |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4178844282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_shadow_reg _errors.4178844282 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors_with_csr_rw.4292426301 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 50930554 ps |
CPU time | 2.44 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 218936 kb |
Host | smart-b3dce536-ce81-4f4b-afc3-04ae6d3fa5c8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4292426301 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kma c_shadow_reg_errors_with_csr_rw.4292426301 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_tl_errors.823994783 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 18819556 ps |
CPU time | 1.29 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 216472 kb |
Host | smart-79aa7b63-f0a9-4fd9-aba0-e1817bea69f4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=823994783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_errors.823994783 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_tl_intg_err.101480549 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 1095864870 ps |
CPU time | 5.65 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 216980 kb |
Host | smart-dc9f7a63-158e-4ef8-9bc8-d13d0713335b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=101480549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_intg_err.10148 0549 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_csr_mem_rw_with_rand_reset.1713586984 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 29623320 ps |
CPU time | 1.83 seconds |
Started | Jan 21 12:28:24 PM PST 24 |
Finished | Jan 21 12:28:26 PM PST 24 |
Peak memory | 222120 kb |
Host | smart-01727a86-7d48-4594-8a57-9077d28230f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1713586984 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_csr_mem_rw_with_rand_reset.1713586984 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_csr_rw.1073422912 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 23129659 ps |
CPU time | 1.11 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 216904 kb |
Host | smart-00ea2e24-3055-4de3-b706-69471ada1ec7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1073422912 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_csr_rw.1073422912 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_same_csr_outstanding.1994918228 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 26131147 ps |
CPU time | 1.5 seconds |
Started | Jan 21 12:28:23 PM PST 24 |
Finished | Jan 21 12:28:26 PM PST 24 |
Peak memory | 216220 kb |
Host | smart-81dc1bd6-b103-476c-b57a-41bc7c3d2d5a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1994918228 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_same_cs r_outstanding.1994918228 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors.2282336128 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 53282861 ps |
CPU time | 0.84 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 218240 kb |
Host | smart-990a1dd5-ef3e-4f5f-a829-c1a126940b6a |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2282336128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_shadow_reg _errors.2282336128 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors_with_csr_rw.2566273783 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 255958583 ps |
CPU time | 1.88 seconds |
Started | Jan 21 12:26:04 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 217000 kb |
Host | smart-774b6dd7-0e9d-4ae3-b20e-7aac4ea2db03 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2566273783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kma c_shadow_reg_errors_with_csr_rw.2566273783 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_tl_errors.2084680097 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 44076773 ps |
CPU time | 1.47 seconds |
Started | Jan 21 12:56:25 PM PST 24 |
Finished | Jan 21 12:56:28 PM PST 24 |
Peak memory | 216268 kb |
Host | smart-563f5577-c826-4286-b7dd-d1fa417a12dc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2084680097 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_errors.2084680097 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_tl_intg_err.3678511083 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 469890757 ps |
CPU time | 5.02 seconds |
Started | Jan 21 12:26:01 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 216080 kb |
Host | smart-312cef79-655c-4de2-a71c-660d8372bcd4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3678511083 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_intg_err.3678 511083 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_csr_mem_rw_with_rand_reset.3128142587 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 37075583 ps |
CPU time | 1.3 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 218136 kb |
Host | smart-71483d45-f3d6-4c10-9f88-8d9a3787cfc7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3128142587 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_csr_mem_rw_with_rand_reset.3128142587 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_csr_rw.2225000817 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 101325642 ps |
CPU time | 1.02 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:04 PM PST 24 |
Peak memory | 216044 kb |
Host | smart-6692a43e-a5f9-41bb-976c-f7c75db6a069 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2225000817 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_csr_rw.2225000817 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_intr_test.770683858 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 32297779 ps |
CPU time | 0.82 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 216668 kb |
Host | smart-627a87e7-d500-455c-b6ce-d4639a10bc08 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=770683858 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_intr_test.770683858 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_same_csr_outstanding.2638669011 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 50266471 ps |
CPU time | 1.61 seconds |
Started | Jan 21 12:28:23 PM PST 24 |
Finished | Jan 21 12:28:26 PM PST 24 |
Peak memory | 216980 kb |
Host | smart-1986dfba-0ddb-42c5-93a9-28e17c86efd2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2638669011 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_same_cs r_outstanding.2638669011 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors.1478330992 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 53860466 ps |
CPU time | 1.07 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 224092 kb |
Host | smart-14d180b8-aef5-4a06-bbcd-9f606a0d695b |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1478330992 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_shadow_reg _errors.1478330992 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors_with_csr_rw.310193339 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 83912681 ps |
CPU time | 2.74 seconds |
Started | Jan 21 12:26:03 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 220256 kb |
Host | smart-a4ab4fe1-9264-4dba-abc2-27960c5a5f8d |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=310193339 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac _shadow_reg_errors_with_csr_rw.310193339 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_tl_errors.2015928587 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 124499819 ps |
CPU time | 1.41 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 217432 kb |
Host | smart-ebec000d-1980-4e2a-9128-f6004f8bbbd1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2015928587 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_errors.2015928587 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_csr_mem_rw_with_rand_reset.2173155759 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 83240740 ps |
CPU time | 1.29 seconds |
Started | Jan 21 01:06:35 PM PST 24 |
Finished | Jan 21 01:06:37 PM PST 24 |
Peak memory | 218268 kb |
Host | smart-73414999-369b-4812-adc1-e2db4dd764cc |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2173155759 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_csr_mem_rw_with_rand_reset.2173155759 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_csr_rw.625127610 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 126126989 ps |
CPU time | 1.23 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 217104 kb |
Host | smart-e779cf3f-d111-4717-a00d-3d0dbac3d769 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=625127610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_csr_rw.625127610 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_intr_test.3247619084 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 15710564 ps |
CPU time | 0.81 seconds |
Started | Jan 21 02:46:24 PM PST 24 |
Finished | Jan 21 02:46:26 PM PST 24 |
Peak memory | 216268 kb |
Host | smart-c32b9143-ff09-4294-84d7-5d8dc93e18be |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3247619084 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_intr_test.3247619084 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_same_csr_outstanding.286436046 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 369458549 ps |
CPU time | 1.92 seconds |
Started | Jan 21 12:28:00 PM PST 24 |
Finished | Jan 21 12:28:04 PM PST 24 |
Peak memory | 214976 kb |
Host | smart-68e9f42c-64b9-40fa-955e-7b2ff5beffef |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=286436046 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_same_csr _outstanding.286436046 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors.1118257259 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 68995629 ps |
CPU time | 1.09 seconds |
Started | Jan 21 12:26:11 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 217424 kb |
Host | smart-1486451f-4d6a-40ce-87d0-51ae23787787 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1118257259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_shadow_reg _errors.1118257259 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors_with_csr_rw.3117469759 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 28151421 ps |
CPU time | 1.71 seconds |
Started | Jan 21 12:28:00 PM PST 24 |
Finished | Jan 21 12:28:04 PM PST 24 |
Peak memory | 217708 kb |
Host | smart-388bcc3f-9995-4fc8-b7a2-653b3824e483 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3117469759 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kma c_shadow_reg_errors_with_csr_rw.3117469759 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_tl_errors.1031916643 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 91619365 ps |
CPU time | 2.48 seconds |
Started | Jan 21 12:28:23 PM PST 24 |
Finished | Jan 21 12:28:27 PM PST 24 |
Peak memory | 217340 kb |
Host | smart-c2a981ae-debb-4529-b7be-ef73fff4b250 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1031916643 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_errors.1031916643 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_csr_mem_rw_with_rand_reset.1066858865 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 22430077 ps |
CPU time | 1.61 seconds |
Started | Jan 21 12:26:01 PM PST 24 |
Finished | Jan 21 12:26:04 PM PST 24 |
Peak memory | 218900 kb |
Host | smart-8c306a36-4999-40a8-b6e9-04d0b1ead721 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1066858865 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_csr_mem_rw_with_rand_reset.1066858865 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_csr_rw.3565393764 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 121165042 ps |
CPU time | 1.23 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 216376 kb |
Host | smart-0ae6ec51-6bcc-4859-96d6-9c3982aaf5a0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3565393764 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_csr_rw.3565393764 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_intr_test.2779276960 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 15387151 ps |
CPU time | 0.8 seconds |
Started | Jan 21 12:28:24 PM PST 24 |
Finished | Jan 21 12:28:25 PM PST 24 |
Peak memory | 216932 kb |
Host | smart-6ec681f9-36e2-4ecf-a781-c18bb9577548 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2779276960 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_intr_test.2779276960 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_same_csr_outstanding.3538853925 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 114293455 ps |
CPU time | 1.68 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 217104 kb |
Host | smart-0670c24d-2885-4af0-8b53-50051dda6f92 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3538853925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_same_cs r_outstanding.3538853925 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors.612563885 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 188084560 ps |
CPU time | 1.45 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 224492 kb |
Host | smart-12fd45fc-d0b1-4890-b0b5-f82464f66fe1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=612563885 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_shadow_reg_ errors.612563885 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors_with_csr_rw.1415283869 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 583957200 ps |
CPU time | 3.4 seconds |
Started | Jan 21 12:26:00 PM PST 24 |
Finished | Jan 21 12:26:04 PM PST 24 |
Peak memory | 221096 kb |
Host | smart-9f7b7afc-6702-4ee4-91d5-17c648eff8a9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1415283869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kma c_shadow_reg_errors_with_csr_rw.1415283869 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_tl_errors.3418537055 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 70945041 ps |
CPU time | 1.89 seconds |
Started | Jan 21 12:28:23 PM PST 24 |
Finished | Jan 21 12:28:25 PM PST 24 |
Peak memory | 217312 kb |
Host | smart-e1e54af9-38a6-463e-9889-aa37ead1f58e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3418537055 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_errors.3418537055 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_tl_intg_err.1729512061 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 310938150 ps |
CPU time | 5.02 seconds |
Started | Jan 21 01:16:01 PM PST 24 |
Finished | Jan 21 01:16:06 PM PST 24 |
Peak memory | 216332 kb |
Host | smart-552b9291-053a-4b4e-af41-0da1a258bc26 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1729512061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_intg_err.1729 512061 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_csr_mem_rw_with_rand_reset.3486933664 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 67760385 ps |
CPU time | 1.28 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 218136 kb |
Host | smart-4b5a2156-b16d-4c81-bfc9-8d33726496ef |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3486933664 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_csr_mem_rw_with_rand_reset.3486933664 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_csr_rw.1607990215 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 99395058 ps |
CPU time | 1.03 seconds |
Started | Jan 21 12:49:02 PM PST 24 |
Finished | Jan 21 12:49:04 PM PST 24 |
Peak memory | 216900 kb |
Host | smart-94388077-fb8b-45b5-990c-69b0efbd72e0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1607990215 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_csr_rw.1607990215 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_intr_test.4269729599 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 42317410 ps |
CPU time | 0.79 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 216896 kb |
Host | smart-331fd07a-b521-4893-9e50-8028ba41e58f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4269729599 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_intr_test.4269729599 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_same_csr_outstanding.3610994317 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 40155532 ps |
CPU time | 2.33 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:05 PM PST 24 |
Peak memory | 217124 kb |
Host | smart-0372b772-8ca1-47b7-8dd6-20e71fb2e524 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3610994317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_same_cs r_outstanding.3610994317 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors.3248587146 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 329177408 ps |
CPU time | 1.26 seconds |
Started | Jan 21 12:28:00 PM PST 24 |
Finished | Jan 21 12:28:03 PM PST 24 |
Peak memory | 222304 kb |
Host | smart-3ae635fa-7829-4931-8a0c-a381d6f3e8ef |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3248587146 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_shadow_reg _errors.3248587146 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors_with_csr_rw.517669436 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 293784256 ps |
CPU time | 2.06 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:17 PM PST 24 |
Peak memory | 219780 kb |
Host | smart-1eec60b0-3440-4718-9118-65c4ed588295 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=517669436 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac _shadow_reg_errors_with_csr_rw.517669436 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_tl_errors.2173525398 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 74974889 ps |
CPU time | 1.53 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 216388 kb |
Host | smart-156f5e23-df0a-4092-9564-49e255f59948 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2173525398 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_errors.2173525398 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_tl_intg_err.2166643499 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 361378013 ps |
CPU time | 4.5 seconds |
Started | Jan 21 12:55:52 PM PST 24 |
Finished | Jan 21 12:55:57 PM PST 24 |
Peak memory | 217292 kb |
Host | smart-0323ac42-4510-4d3c-8d9e-ff2674cbc13e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2166643499 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_intg_err.2166 643499 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_csr_mem_rw_with_rand_reset.3267687700 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 146697708 ps |
CPU time | 1.99 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:30 PM PST 24 |
Peak memory | 223784 kb |
Host | smart-d162e043-94f9-45d7-84f2-fcf521537fc9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3267687700 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_csr_mem_rw_with_rand_reset.3267687700 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_csr_rw.4206529279 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 93000830 ps |
CPU time | 1.17 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:28 PM PST 24 |
Peak memory | 216320 kb |
Host | smart-46868f1b-2e67-41a9-bb42-e76af9dfdd62 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4206529279 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_csr_rw.4206529279 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_intr_test.3704326246 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 19148756 ps |
CPU time | 0.82 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:28 PM PST 24 |
Peak memory | 216824 kb |
Host | smart-4461a38e-155b-4626-bbf3-e0c4b108ebff |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3704326246 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_intr_test.3704326246 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_same_csr_outstanding.3125163583 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 95610689 ps |
CPU time | 2.67 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:12 PM PST 24 |
Peak memory | 217104 kb |
Host | smart-56ea3419-546d-4013-a606-5219cf24d4f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3125163583 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_same_cs r_outstanding.3125163583 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors.4033468882 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 55400937 ps |
CPU time | 1.67 seconds |
Started | Jan 21 12:26:05 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 224448 kb |
Host | smart-9d1e3d14-5125-4e49-9be5-744dacc13ab0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4033468882 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_shadow_reg _errors.4033468882 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_tl_errors.95834580 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 18664971 ps |
CPU time | 1.3 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:16 PM PST 24 |
Peak memory | 217072 kb |
Host | smart-b50afb97-c797-49db-9b6f-76dcf9727fec |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=95834580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_errors.95834580 +enable_mas king=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_tl_intg_err.1261195938 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 201107908 ps |
CPU time | 5.08 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:20 PM PST 24 |
Peak memory | 217208 kb |
Host | smart-e949d7da-68b1-443b-a1c0-2a1a273f382c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1261195938 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_intg_err.1261 195938 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_csr_mem_rw_with_rand_reset.4023792329 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 19313533 ps |
CPU time | 1.67 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:29 PM PST 24 |
Peak memory | 221988 kb |
Host | smart-6b1ad1e0-03a6-4a76-9272-48ca31e4cc3c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4023792329 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_csr_mem_rw_with_rand_reset.4023792329 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_csr_rw.508318555 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 21175799 ps |
CPU time | 1 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:29 PM PST 24 |
Peak memory | 216840 kb |
Host | smart-21b9f02e-d1af-4acf-b4cf-f710ee5c9f7f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=508318555 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_csr_rw.508318555 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_intr_test.3965396024 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 47841577 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:26:13 PM PST 24 |
Finished | Jan 21 12:26:15 PM PST 24 |
Peak memory | 217300 kb |
Host | smart-e41f10d9-8e0d-41cc-b837-d18cf167171d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3965396024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_intr_test.3965396024 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_same_csr_outstanding.3015042208 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 64012917 ps |
CPU time | 1.79 seconds |
Started | Jan 21 12:26:32 PM PST 24 |
Finished | Jan 21 12:26:35 PM PST 24 |
Peak memory | 216700 kb |
Host | smart-aa4bd729-a733-4ecf-9412-6fbef2a9d739 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3015042208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_same_cs r_outstanding.3015042208 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors.1758302597 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 32521076 ps |
CPU time | 0.97 seconds |
Started | Jan 21 12:26:20 PM PST 24 |
Finished | Jan 21 12:26:26 PM PST 24 |
Peak memory | 216188 kb |
Host | smart-47059b26-54fa-4c6c-8acb-b83dff579f7d |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1758302597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_shadow_reg _errors.1758302597 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors_with_csr_rw.2899647272 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 124213186 ps |
CPU time | 1.75 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:29 PM PST 24 |
Peak memory | 219488 kb |
Host | smart-cb17055f-86a3-45c7-8854-abd06ac624da |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2899647272 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kma c_shadow_reg_errors_with_csr_rw.2899647272 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_tl_errors.466174534 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 169522453 ps |
CPU time | 2.44 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:30 PM PST 24 |
Peak memory | 216500 kb |
Host | smart-299ae506-b22c-49f6-9dc4-caea1c43d3c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=466174534 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_errors.466174534 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_tl_intg_err.718923180 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 211169246 ps |
CPU time | 2.96 seconds |
Started | Jan 21 12:26:25 PM PST 24 |
Finished | Jan 21 12:26:28 PM PST 24 |
Peak memory | 217012 kb |
Host | smart-f26432a1-efae-4d2a-949b-0316283244a3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=718923180 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_intg_err.71892 3180 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_csr_mem_rw_with_rand_reset.3862064428 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 133772212 ps |
CPU time | 2.41 seconds |
Started | Jan 21 12:46:49 PM PST 24 |
Finished | Jan 21 12:46:52 PM PST 24 |
Peak memory | 221792 kb |
Host | smart-2e578cfc-4ec5-4a40-bea6-123ec059cbb6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3862064428 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_csr_mem_rw_with_rand_reset.3862064428 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_csr_rw.3675608937 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 32475730 ps |
CPU time | 1.1 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:29 PM PST 24 |
Peak memory | 217072 kb |
Host | smart-ca44b5c6-2574-4459-8937-3aab75883cfe |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3675608937 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_csr_rw.3675608937 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_intr_test.1752847730 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 16046585 ps |
CPU time | 0.86 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:46 PM PST 24 |
Peak memory | 216876 kb |
Host | smart-19942a69-8bf9-4f5b-815d-60f8d3f0d47b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1752847730 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_intr_test.1752847730 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_same_csr_outstanding.2613176450 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 730994359 ps |
CPU time | 2.99 seconds |
Started | Jan 21 12:26:32 PM PST 24 |
Finished | Jan 21 12:26:36 PM PST 24 |
Peak memory | 216812 kb |
Host | smart-364bc24e-2c77-448a-a75c-bc428a57659d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2613176450 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_same_cs r_outstanding.2613176450 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors_with_csr_rw.3701609025 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 66719634 ps |
CPU time | 1.84 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:29 PM PST 24 |
Peak memory | 217284 kb |
Host | smart-e5c2cf79-938c-42fc-b821-16c871da82af |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3701609025 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kma c_shadow_reg_errors_with_csr_rw.3701609025 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_tl_errors.1621052628 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 28956324 ps |
CPU time | 2.07 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:30 PM PST 24 |
Peak memory | 217728 kb |
Host | smart-e3411202-34f9-4e35-bf08-cdad47d13a92 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1621052628 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_errors.1621052628 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_tl_intg_err.1210035806 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 305482209 ps |
CPU time | 6.1 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:34 PM PST 24 |
Peak memory | 217484 kb |
Host | smart-22ae6edb-701c-40f0-b54e-acffd9f25a96 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1210035806 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_intg_err.1210 035806 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_aliasing.3484262187 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 785464331 ps |
CPU time | 10.83 seconds |
Started | Jan 21 12:25:44 PM PST 24 |
Finished | Jan 21 12:25:55 PM PST 24 |
Peak memory | 217064 kb |
Host | smart-78745ef0-818e-4574-ae67-cad5594b9171 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3484262187 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_aliasing.3484262 187 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_bit_bash.145056252 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 524166295 ps |
CPU time | 10.8 seconds |
Started | Jan 21 12:25:45 PM PST 24 |
Finished | Jan 21 12:25:57 PM PST 24 |
Peak memory | 217072 kb |
Host | smart-1c0d300d-f146-47b1-8940-69b618a75f46 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=145056252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_bit_bash.14505625 2 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_hw_reset.817316904 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 40401991 ps |
CPU time | 1.23 seconds |
Started | Jan 21 12:25:40 PM PST 24 |
Finished | Jan 21 12:25:42 PM PST 24 |
Peak memory | 217072 kb |
Host | smart-a0e02f04-8a13-48c4-af1c-70631e5c13b9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=817316904 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_hw_reset.81731690 4 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_mem_rw_with_rand_reset.2055103157 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 37543003 ps |
CPU time | 1.86 seconds |
Started | Jan 21 12:25:42 PM PST 24 |
Finished | Jan 21 12:25:45 PM PST 24 |
Peak memory | 222248 kb |
Host | smart-093fc0ef-ad35-4f93-9af0-20b0d507176b |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2055103157 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_mem_rw_with_rand_reset.2055103157 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_rw.63343426 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 41512994 ps |
CPU time | 1.2 seconds |
Started | Jan 21 12:25:44 PM PST 24 |
Finished | Jan 21 12:25:45 PM PST 24 |
Peak memory | 216244 kb |
Host | smart-543b05fc-2cde-403c-ac7f-77488773cf72 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=63343426 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_rw.63343426 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_intr_test.2537457738 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 32077124 ps |
CPU time | 0.82 seconds |
Started | Jan 21 12:25:44 PM PST 24 |
Finished | Jan 21 12:25:45 PM PST 24 |
Peak memory | 216928 kb |
Host | smart-d83f2934-b627-4ff9-8a11-a6d50d5f2aba |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2537457738 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_intr_test.2537457738 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_mem_partial_access.1814629388 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 17898169 ps |
CPU time | 1.2 seconds |
Started | Jan 21 12:25:39 PM PST 24 |
Finished | Jan 21 12:25:41 PM PST 24 |
Peak memory | 217164 kb |
Host | smart-775b5bfb-419b-43bb-8f24-4f37c92b96c2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1814629388 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_partia l_access.1814629388 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_mem_walk.3095136261 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 60748139 ps |
CPU time | 0.73 seconds |
Started | Jan 21 12:25:50 PM PST 24 |
Finished | Jan 21 12:25:52 PM PST 24 |
Peak memory | 215968 kb |
Host | smart-a983385e-f3a7-4721-8606-3de071c98a83 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3095136261 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_walk.3095136261 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_same_csr_outstanding.1449599924 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 185232181 ps |
CPU time | 1.64 seconds |
Started | Jan 21 12:25:43 PM PST 24 |
Finished | Jan 21 12:25:45 PM PST 24 |
Peak memory | 217156 kb |
Host | smart-897a2138-9b14-4162-bc54-e75de249560e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1449599924 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_same_csr _outstanding.1449599924 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.2433333636 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 30298892 ps |
CPU time | 0.97 seconds |
Started | Jan 21 12:25:44 PM PST 24 |
Finished | Jan 21 12:25:45 PM PST 24 |
Peak memory | 224076 kb |
Host | smart-fda16a2c-94c7-44a7-9986-9785cf30af6c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2433333636 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_shadow_reg_ errors.2433333636 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_tl_errors.1648847505 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 73394592 ps |
CPU time | 1.89 seconds |
Started | Jan 21 12:25:52 PM PST 24 |
Finished | Jan 21 12:25:55 PM PST 24 |
Peak memory | 217220 kb |
Host | smart-25c796bf-e81c-4cca-85ca-b4000495239b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1648847505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_errors.1648847505 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_tl_intg_err.1794597369 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 220870928 ps |
CPU time | 2.36 seconds |
Started | Jan 21 12:25:50 PM PST 24 |
Finished | Jan 21 12:25:53 PM PST 24 |
Peak memory | 217092 kb |
Host | smart-ceface9c-7138-46bf-b693-681e4ff2adfa |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1794597369 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_intg_err.17945 97369 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.kmac_intr_test.1968851802 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 30159427 ps |
CPU time | 0.84 seconds |
Started | Jan 21 12:26:32 PM PST 24 |
Finished | Jan 21 12:26:34 PM PST 24 |
Peak memory | 216272 kb |
Host | smart-683e50eb-dbf4-40a8-89c2-eb1afa306cd5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1968851802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.kmac_intr_test.1968851802 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.kmac_intr_test.1350375690 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 22624212 ps |
CPU time | 0.82 seconds |
Started | Jan 21 12:26:20 PM PST 24 |
Finished | Jan 21 12:26:26 PM PST 24 |
Peak memory | 216024 kb |
Host | smart-5e598eaf-e250-4f56-9bd6-728391790c0c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1350375690 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.kmac_intr_test.1350375690 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.kmac_intr_test.3905710690 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 53650231 ps |
CPU time | 0.9 seconds |
Started | Jan 21 12:58:06 PM PST 24 |
Finished | Jan 21 12:58:08 PM PST 24 |
Peak memory | 216876 kb |
Host | smart-1784fff5-d40b-408a-b8bd-8e057c3b3ca7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3905710690 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.kmac_intr_test.3905710690 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.kmac_intr_test.2970161340 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 19246590 ps |
CPU time | 0.84 seconds |
Started | Jan 21 12:26:32 PM PST 24 |
Finished | Jan 21 12:26:34 PM PST 24 |
Peak memory | 216868 kb |
Host | smart-049a34b5-39b0-4a62-bb19-37a34319a3f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2970161340 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.kmac_intr_test.2970161340 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.kmac_intr_test.1425857007 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 55653894 ps |
CPU time | 0.74 seconds |
Started | Jan 21 12:26:30 PM PST 24 |
Finished | Jan 21 12:26:32 PM PST 24 |
Peak memory | 216916 kb |
Host | smart-fab59d41-2a5f-4a1e-8077-2569bfc3a79c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1425857007 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.kmac_intr_test.1425857007 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.kmac_intr_test.3273350158 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 14468235 ps |
CPU time | 0.77 seconds |
Started | Jan 21 12:26:30 PM PST 24 |
Finished | Jan 21 12:26:32 PM PST 24 |
Peak memory | 216964 kb |
Host | smart-0419f7a2-004d-4e39-b7e8-0f9531983dc9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3273350158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.kmac_intr_test.3273350158 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.kmac_intr_test.1726037826 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 33790137 ps |
CPU time | 0.77 seconds |
Started | Jan 21 12:26:31 PM PST 24 |
Finished | Jan 21 12:26:32 PM PST 24 |
Peak memory | 216152 kb |
Host | smart-d5b03217-c66a-42e3-bab4-062fff3d87eb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1726037826 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.kmac_intr_test.1726037826 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.kmac_intr_test.1053267929 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 79996361 ps |
CPU time | 0.87 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:47 PM PST 24 |
Peak memory | 216448 kb |
Host | smart-d5beb105-5bfe-4903-b460-16e92d10ec9a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1053267929 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.kmac_intr_test.1053267929 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.kmac_intr_test.40305043 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 50674386 ps |
CPU time | 0.82 seconds |
Started | Jan 21 12:26:26 PM PST 24 |
Finished | Jan 21 12:26:29 PM PST 24 |
Peak memory | 217308 kb |
Host | smart-945d6926-3f24-482d-b190-23626ee7eb6a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=40305043 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.kmac_intr_test.40305043 +enable_mas king=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.kmac_intr_test.3807682877 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 36700784 ps |
CPU time | 0.79 seconds |
Started | Jan 21 12:26:32 PM PST 24 |
Finished | Jan 21 12:26:34 PM PST 24 |
Peak memory | 216652 kb |
Host | smart-d922586b-a2ef-46cb-bb21-2a2754becc7b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3807682877 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.kmac_intr_test.3807682877 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_aliasing.3261499321 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 434074350 ps |
CPU time | 10.64 seconds |
Started | Jan 21 12:26:00 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 216152 kb |
Host | smart-9f9612c9-6d32-473a-a483-18bd84dc6bff |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3261499321 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_aliasing.3261499 321 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_bit_bash.3031571512 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 3699403784 ps |
CPU time | 12.04 seconds |
Started | Jan 21 12:25:56 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 217112 kb |
Host | smart-7809d5f0-858d-44c6-9ac2-6a6674debf19 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3031571512 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_bit_bash.3031571 512 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_hw_reset.2032740892 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 69358888 ps |
CPU time | 0.96 seconds |
Started | Jan 21 12:25:44 PM PST 24 |
Finished | Jan 21 12:25:46 PM PST 24 |
Peak memory | 216876 kb |
Host | smart-30684b25-f835-4003-962e-76abb9aff949 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2032740892 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_hw_reset.2032740 892 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_mem_rw_with_rand_reset.1878293692 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 18632273 ps |
CPU time | 1.16 seconds |
Started | Jan 21 12:25:56 PM PST 24 |
Finished | Jan 21 12:25:58 PM PST 24 |
Peak memory | 218168 kb |
Host | smart-ed74a663-297e-46c2-83bd-34988ef52513 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1878293692 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_mem_rw_with_rand_reset.1878293692 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_rw.1631761217 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 26161426 ps |
CPU time | 1.03 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 216864 kb |
Host | smart-a44715d3-f05b-47a4-b81f-3a95665e6199 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1631761217 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_rw.1631761217 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_intr_test.3235715673 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 28888925 ps |
CPU time | 0.83 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 216680 kb |
Host | smart-7dbb8b5d-86c1-4aba-a2e4-ffed80c464e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3235715673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_intr_test.3235715673 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_mem_partial_access.760103161 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 273105528 ps |
CPU time | 1.44 seconds |
Started | Jan 21 12:26:01 PM PST 24 |
Finished | Jan 21 12:26:03 PM PST 24 |
Peak memory | 216056 kb |
Host | smart-16bde2eb-7c98-4268-a238-4dafffc03a1e |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=760103161 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_partial _access.760103161 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_mem_walk.3865148889 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 40124322 ps |
CPU time | 0.72 seconds |
Started | Jan 21 12:25:56 PM PST 24 |
Finished | Jan 21 12:25:58 PM PST 24 |
Peak memory | 216840 kb |
Host | smart-7b8a96b8-2bdd-4818-9524-36eba50a12a3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3865148889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_walk.3865148889 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_same_csr_outstanding.47825738 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 100763544 ps |
CPU time | 2.69 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:06 PM PST 24 |
Peak memory | 217148 kb |
Host | smart-451cfee0-2f05-47c2-b557-9e1565867d30 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=47825738 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_same_csr_o utstanding.47825738 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors.1526634680 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 45345676 ps |
CPU time | 1.29 seconds |
Started | Jan 21 12:26:01 PM PST 24 |
Finished | Jan 21 12:26:03 PM PST 24 |
Peak memory | 217268 kb |
Host | smart-6d4968c0-765b-4f53-838a-18c71e3c4fe5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1526634680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_shadow_reg_ errors.1526634680 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors_with_csr_rw.126653377 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 33455357 ps |
CPU time | 1.67 seconds |
Started | Jan 21 12:25:47 PM PST 24 |
Finished | Jan 21 12:25:49 PM PST 24 |
Peak memory | 216376 kb |
Host | smart-4e77eb5c-09bf-4cd3-ae6a-ded98c235e1d |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=126653377 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_ shadow_reg_errors_with_csr_rw.126653377 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_tl_errors.2738750089 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 68211739 ps |
CPU time | 2.15 seconds |
Started | Jan 21 12:51:24 PM PST 24 |
Finished | Jan 21 12:51:29 PM PST 24 |
Peak memory | 216348 kb |
Host | smart-bb37683e-8f2f-48fb-8ea7-5cba79692b65 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2738750089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_errors.2738750089 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_tl_intg_err.743593480 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 179291744 ps |
CPU time | 4.43 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 217076 kb |
Host | smart-471247b7-43c8-4294-b154-559401a81882 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=743593480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_intg_err.743593 480 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/30.kmac_intr_test.2864139485 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 63521836 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:50:54 PM PST 24 |
Finished | Jan 21 12:51:03 PM PST 24 |
Peak memory | 216960 kb |
Host | smart-4f3a6044-46e6-4f15-bb05-c31f8739891c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2864139485 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.kmac_intr_test.2864139485 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.kmac_intr_test.3905533255 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 57668098 ps |
CPU time | 0.79 seconds |
Started | Jan 21 12:26:31 PM PST 24 |
Finished | Jan 21 12:26:33 PM PST 24 |
Peak memory | 216956 kb |
Host | smart-bcfdaf32-44ad-415c-a787-0c0107850eb4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3905533255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.kmac_intr_test.3905533255 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.kmac_intr_test.3990890627 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 32918645 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:44:17 PM PST 24 |
Finished | Jan 21 12:44:18 PM PST 24 |
Peak memory | 216192 kb |
Host | smart-2a156f29-4475-4dbb-bcc2-c9fa9934227e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3990890627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.kmac_intr_test.3990890627 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.kmac_intr_test.984864120 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 63751794 ps |
CPU time | 0.8 seconds |
Started | Jan 21 01:05:36 PM PST 24 |
Finished | Jan 21 01:05:37 PM PST 24 |
Peak memory | 216980 kb |
Host | smart-77f81b26-ee27-4685-9945-77603a2b42aa |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=984864120 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.kmac_intr_test.984864120 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.kmac_intr_test.2524530368 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 15675325 ps |
CPU time | 0.83 seconds |
Started | Jan 21 01:45:30 PM PST 24 |
Finished | Jan 21 01:45:31 PM PST 24 |
Peak memory | 217076 kb |
Host | smart-16ac5ade-cb3a-4419-9e56-916e7ac11bdd |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2524530368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.kmac_intr_test.2524530368 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.kmac_intr_test.2788687975 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 26735377 ps |
CPU time | 0.84 seconds |
Started | Jan 21 12:26:32 PM PST 24 |
Finished | Jan 21 12:26:34 PM PST 24 |
Peak memory | 216916 kb |
Host | smart-993f17a8-2957-4785-a696-0f56b161a62c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2788687975 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.kmac_intr_test.2788687975 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.kmac_intr_test.3404848549 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 14800753 ps |
CPU time | 0.83 seconds |
Started | Jan 21 12:26:20 PM PST 24 |
Finished | Jan 21 12:26:26 PM PST 24 |
Peak memory | 216940 kb |
Host | smart-5ed35997-1e9f-4fec-aeb1-b75f0cd2d219 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3404848549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.kmac_intr_test.3404848549 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.kmac_intr_test.3888003270 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 12624280 ps |
CPU time | 0.83 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:46 PM PST 24 |
Peak memory | 216580 kb |
Host | smart-b53c6854-2ae8-4205-9a28-da19a55e2dde |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3888003270 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.kmac_intr_test.3888003270 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.kmac_intr_test.2660876804 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 27427722 ps |
CPU time | 0.78 seconds |
Started | Jan 21 12:26:31 PM PST 24 |
Finished | Jan 21 12:26:32 PM PST 24 |
Peak memory | 216844 kb |
Host | smart-d5215a65-1177-42a5-bb41-31f0efda6624 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2660876804 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.kmac_intr_test.2660876804 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.kmac_intr_test.1954580399 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 19251672 ps |
CPU time | 0.8 seconds |
Started | Jan 21 12:26:31 PM PST 24 |
Finished | Jan 21 12:26:32 PM PST 24 |
Peak memory | 216920 kb |
Host | smart-4b2d2c65-02fb-4578-afc8-ef39ab560a75 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1954580399 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.kmac_intr_test.1954580399 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_aliasing.2760508035 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 259351122 ps |
CPU time | 6.07 seconds |
Started | Jan 21 12:25:54 PM PST 24 |
Finished | Jan 21 12:26:01 PM PST 24 |
Peak memory | 216520 kb |
Host | smart-852166ff-83f8-4c6d-a79e-d8f0b8fc9104 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2760508035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_aliasing.2760508 035 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_hw_reset.1312068531 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 24442484 ps |
CPU time | 1 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 215860 kb |
Host | smart-73766a15-1df2-4645-b0cb-bb98d5d90d25 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1312068531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_hw_reset.1312068 531 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_mem_rw_with_rand_reset.2050367512 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 40050602 ps |
CPU time | 1.92 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 223060 kb |
Host | smart-5242b1d8-6f59-47d0-8dc1-fec10780e39d |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2050367512 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_mem_rw_with_rand_reset.2050367512 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_rw.392061641 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 24322282 ps |
CPU time | 1.02 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 216100 kb |
Host | smart-92417709-c78a-40fe-aaaf-dca94bc722d2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=392061641 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_rw.392061641 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_intr_test.3896389827 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 60228344 ps |
CPU time | 0.78 seconds |
Started | Jan 21 12:25:57 PM PST 24 |
Finished | Jan 21 12:25:58 PM PST 24 |
Peak memory | 216112 kb |
Host | smart-5cea8051-3087-4275-9bc7-48878e8ae657 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3896389827 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_intr_test.3896389827 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_mem_partial_access.1836582993 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 38081349 ps |
CPU time | 1.32 seconds |
Started | Jan 21 12:25:55 PM PST 24 |
Finished | Jan 21 12:25:57 PM PST 24 |
Peak memory | 217472 kb |
Host | smart-be847b95-4a85-4671-ab99-24298cb29d23 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1836582993 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_partia l_access.1836582993 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_mem_walk.3947844177 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 17172169 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:25:56 PM PST 24 |
Finished | Jan 21 12:25:57 PM PST 24 |
Peak memory | 217232 kb |
Host | smart-54128a63-50f0-440b-b524-a03754357ebb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3947844177 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_walk.3947844177 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_same_csr_outstanding.680974774 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 333060799 ps |
CPU time | 1.74 seconds |
Started | Jan 21 12:26:00 PM PST 24 |
Finished | Jan 21 12:26:02 PM PST 24 |
Peak memory | 216252 kb |
Host | smart-f6d65a9e-9e9a-48c2-b1d9-5751be134f36 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=680974774 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_same_csr_ outstanding.680974774 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors.3293520583 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 21789370 ps |
CPU time | 0.98 seconds |
Started | Jan 21 12:25:45 PM PST 24 |
Finished | Jan 21 12:25:47 PM PST 24 |
Peak memory | 220104 kb |
Host | smart-cdf7e813-f5a1-467b-bcc0-89ab334a2317 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3293520583 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_shadow_reg_ errors.3293520583 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors_with_csr_rw.479587833 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 496711452 ps |
CPU time | 3.06 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 221020 kb |
Host | smart-b8e0f36d-9daf-425b-93e1-22ad8cede79b |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=479587833 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_ shadow_reg_errors_with_csr_rw.479587833 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_tl_errors.1999158726 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 51882173 ps |
CPU time | 3.06 seconds |
Started | Jan 21 12:41:35 PM PST 24 |
Finished | Jan 21 12:41:39 PM PST 24 |
Peak memory | 217296 kb |
Host | smart-ee3b6368-1468-44b2-87c9-afc4f6c74c4a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1999158726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_errors.1999158726 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_tl_intg_err.1338603193 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 283963322 ps |
CPU time | 4.9 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:15 PM PST 24 |
Peak memory | 217188 kb |
Host | smart-de8cfc22-18de-4d42-aa06-85f836d8eaad |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1338603193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_intg_err.13386 03193 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.kmac_intr_test.466149903 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 61384615 ps |
CPU time | 0.86 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:46 PM PST 24 |
Peak memory | 216844 kb |
Host | smart-ff523559-d656-4fc0-ae31-43fde3c04815 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=466149903 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.kmac_intr_test.466149903 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.kmac_intr_test.3574393170 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 26710426 ps |
CPU time | 0.86 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:47 PM PST 24 |
Peak memory | 216840 kb |
Host | smart-cc7b9a3b-d81c-4f40-81dc-c81bbaf3ea1d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3574393170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.kmac_intr_test.3574393170 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.kmac_intr_test.3250787123 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 12049440 ps |
CPU time | 0.79 seconds |
Started | Jan 21 01:41:24 PM PST 24 |
Finished | Jan 21 01:41:26 PM PST 24 |
Peak memory | 217128 kb |
Host | smart-d34f70ec-2bbe-4f4d-b83a-fbfabb49866b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3250787123 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.kmac_intr_test.3250787123 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.kmac_intr_test.2634231134 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 22211907 ps |
CPU time | 0.78 seconds |
Started | Jan 21 12:26:31 PM PST 24 |
Finished | Jan 21 12:26:33 PM PST 24 |
Peak memory | 216956 kb |
Host | smart-c65a0327-28dc-4621-98da-efda622cd711 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2634231134 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.kmac_intr_test.2634231134 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.kmac_intr_test.294756839 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 15008455 ps |
CPU time | 0.84 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:42 PM PST 24 |
Peak memory | 216836 kb |
Host | smart-9f961424-cd50-43a9-be2f-7d4b7fc0d618 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=294756839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.kmac_intr_test.294756839 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.kmac_intr_test.1848560462 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 14686206 ps |
CPU time | 0.82 seconds |
Started | Jan 21 12:26:40 PM PST 24 |
Finished | Jan 21 12:26:46 PM PST 24 |
Peak memory | 216084 kb |
Host | smart-10daf360-d76e-4931-b036-1b6fa4575f3f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1848560462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.kmac_intr_test.1848560462 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.kmac_intr_test.3252940505 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 16592371 ps |
CPU time | 0.87 seconds |
Started | Jan 21 12:26:43 PM PST 24 |
Finished | Jan 21 12:26:49 PM PST 24 |
Peak memory | 216168 kb |
Host | smart-cb4b2b22-0968-4402-883c-800b9ae97002 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3252940505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.kmac_intr_test.3252940505 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.kmac_intr_test.84969938 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 18905635 ps |
CPU time | 0.84 seconds |
Started | Jan 21 12:26:43 PM PST 24 |
Finished | Jan 21 12:26:49 PM PST 24 |
Peak memory | 216132 kb |
Host | smart-8036cbdf-64bc-4486-8f6c-9954e2b3a0b6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=84969938 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.kmac_intr_test.84969938 +enable_mas king=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.kmac_intr_test.2357930407 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 44042125 ps |
CPU time | 0.74 seconds |
Started | Jan 21 12:26:33 PM PST 24 |
Finished | Jan 21 12:26:35 PM PST 24 |
Peak memory | 216892 kb |
Host | smart-3c4f8906-5a90-4c93-ab93-31c8ac1935e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2357930407 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.kmac_intr_test.2357930407 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_csr_mem_rw_with_rand_reset.3074938100 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 105476196 ps |
CPU time | 1.78 seconds |
Started | Jan 21 12:26:00 PM PST 24 |
Finished | Jan 21 12:26:02 PM PST 24 |
Peak memory | 222348 kb |
Host | smart-e978bb3c-ae54-4e1d-b5a2-f337691d5563 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3074938100 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_csr_mem_rw_with_rand_reset.3074938100 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_csr_rw.4087256450 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 135989022 ps |
CPU time | 1.16 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 216984 kb |
Host | smart-0757e1de-0c8a-46a7-8875-429d5308a210 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4087256450 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_csr_rw.4087256450 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_intr_test.4007497879 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 12296731 ps |
CPU time | 0.8 seconds |
Started | Jan 21 12:25:59 PM PST 24 |
Finished | Jan 21 12:26:01 PM PST 24 |
Peak memory | 216056 kb |
Host | smart-6559b26b-a9ee-41ac-a6d1-f99ed89a33d5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4007497879 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_intr_test.4007497879 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_same_csr_outstanding.1632477398 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 113707643 ps |
CPU time | 1.75 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:10 PM PST 24 |
Peak memory | 215584 kb |
Host | smart-bab4dfdb-e65c-462a-aef8-03b312b0484e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1632477398 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_same_csr _outstanding.1632477398 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors.1848343292 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 72600095 ps |
CPU time | 1.04 seconds |
Started | Jan 21 12:25:57 PM PST 24 |
Finished | Jan 21 12:25:59 PM PST 24 |
Peak memory | 217132 kb |
Host | smart-e6575f0e-5328-4a6a-858f-59fffd6298a0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1848343292 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_shadow_reg_ errors.1848343292 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors_with_csr_rw.3539428135 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 202025788 ps |
CPU time | 2.69 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 220076 kb |
Host | smart-0215cdbd-c2df-4124-805c-93f6cd496608 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3539428135 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac _shadow_reg_errors_with_csr_rw.3539428135 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_tl_errors.455242240 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 502681416 ps |
CPU time | 3.38 seconds |
Started | Jan 21 12:26:05 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 217332 kb |
Host | smart-25631b3c-10bb-4be6-aac0-ac6413e9e791 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=455242240 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_errors.455242240 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_csr_mem_rw_with_rand_reset.4259418942 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 19786294 ps |
CPU time | 1.25 seconds |
Started | Jan 21 12:25:59 PM PST 24 |
Finished | Jan 21 12:26:01 PM PST 24 |
Peak memory | 218104 kb |
Host | smart-5d389cb7-205c-429f-9780-c4e8094c0f15 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4259418942 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_csr_mem_rw_with_rand_reset.4259418942 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_csr_rw.4143270840 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 26648064 ps |
CPU time | 1.26 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 217144 kb |
Host | smart-936b4419-fc5c-42c4-ba8a-2e814940658d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4143270840 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_csr_rw.4143270840 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_intr_test.1976311905 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 21768138 ps |
CPU time | 0.86 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 216948 kb |
Host | smart-985dfb40-f4a1-4391-9633-274ab7cdb430 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1976311905 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_intr_test.1976311905 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_same_csr_outstanding.119966453 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 136473173 ps |
CPU time | 1.98 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:10 PM PST 24 |
Peak memory | 217116 kb |
Host | smart-81bd26c7-42b6-4746-aad1-82f7f3cc3a67 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=119966453 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_same_csr_ outstanding.119966453 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors.3411095548 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 31880036 ps |
CPU time | 1.12 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 216848 kb |
Host | smart-ba35ed21-2c58-4b3e-a3a6-f185ab55906e |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3411095548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_shadow_reg_ errors.3411095548 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors_with_csr_rw.3579819178 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 434551231 ps |
CPU time | 3.04 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:11 PM PST 24 |
Peak memory | 224336 kb |
Host | smart-e0e04f2f-e906-4a92-82b2-aa804de8aa4a |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3579819178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac _shadow_reg_errors_with_csr_rw.3579819178 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_tl_errors.3237231883 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 115171886 ps |
CPU time | 2.1 seconds |
Started | Jan 21 12:26:09 PM PST 24 |
Finished | Jan 21 12:26:12 PM PST 24 |
Peak memory | 216360 kb |
Host | smart-cb05395e-214c-4cbf-871d-fe17ed5796a9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3237231883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_errors.3237231883 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_tl_intg_err.2000034324 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 378079303 ps |
CPU time | 5.25 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:13 PM PST 24 |
Peak memory | 217064 kb |
Host | smart-772a3f49-f162-4071-9aa4-bbd86d5eb049 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2000034324 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_intg_err.20000 34324 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_csr_mem_rw_with_rand_reset.4209376998 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 30236480 ps |
CPU time | 1.38 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:10 PM PST 24 |
Peak memory | 219616 kb |
Host | smart-79a37649-fad1-4eed-aa2e-bdb104033096 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4209376998 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_csr_mem_rw_with_rand_reset.4209376998 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_csr_rw.2971054609 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 27347161 ps |
CPU time | 1.1 seconds |
Started | Jan 21 12:26:00 PM PST 24 |
Finished | Jan 21 12:26:01 PM PST 24 |
Peak memory | 216212 kb |
Host | smart-41bf6a12-c111-4724-bd33-1a218e591fb7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2971054609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_csr_rw.2971054609 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_intr_test.420319883 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 18994626 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:26:03 PM PST 24 |
Finished | Jan 21 12:26:05 PM PST 24 |
Peak memory | 216356 kb |
Host | smart-0661e5fb-3d11-4c13-8057-dc29d96e8206 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=420319883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_intr_test.420319883 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_same_csr_outstanding.2820694200 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 54354940 ps |
CPU time | 1.73 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:10 PM PST 24 |
Peak memory | 217140 kb |
Host | smart-aaa5749e-7a85-462a-be8a-c16eabd22072 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2820694200 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_same_csr _outstanding.2820694200 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors.73396773 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 32173038 ps |
CPU time | 1.36 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:04 PM PST 24 |
Peak memory | 217272 kb |
Host | smart-03ff7d15-bb64-4418-96ee-ef34857764b6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=73396773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_shadow_reg_er rors.73396773 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors_with_csr_rw.28516312 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 208097651 ps |
CPU time | 3.07 seconds |
Started | Jan 21 12:26:03 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 219540 kb |
Host | smart-bb15b995-d0bc-4cde-b127-a798d821eae9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=28516312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SE Q=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_s hadow_reg_errors_with_csr_rw.28516312 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_tl_errors.2703566300 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 120431601 ps |
CPU time | 2.39 seconds |
Started | Jan 21 12:26:04 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 217380 kb |
Host | smart-aa7b7f49-933f-4c8a-8388-17a7d29ff04a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2703566300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_errors.2703566300 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_csr_mem_rw_with_rand_reset.843288093 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 20418003 ps |
CPU time | 1.4 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:10 PM PST 24 |
Peak memory | 218608 kb |
Host | smart-9a56611b-b005-4e95-a6e5-d6cd6f56f1bd |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=843288093 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_csr_mem_rw_with_rand_reset.843288093 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_csr_rw.4064608666 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 20426510 ps |
CPU time | 1.15 seconds |
Started | Jan 21 12:26:04 PM PST 24 |
Finished | Jan 21 12:26:05 PM PST 24 |
Peak memory | 217156 kb |
Host | smart-cf69061d-61ad-44d0-8318-0ff2a4cdf37c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4064608666 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_csr_rw.4064608666 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_intr_test.3503679488 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 19186905 ps |
CPU time | 0.81 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 216860 kb |
Host | smart-c12f39a8-fa6d-49b9-b360-d4e75bca8415 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3503679488 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_intr_test.3503679488 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_same_csr_outstanding.2861754818 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 198649616 ps |
CPU time | 1.66 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 216304 kb |
Host | smart-d5c24589-f5df-44ee-9714-d0c515810cc2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2861754818 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_same_csr _outstanding.2861754818 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors.1201822349 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 28970464 ps |
CPU time | 0.87 seconds |
Started | Jan 21 12:26:05 PM PST 24 |
Finished | Jan 21 12:26:06 PM PST 24 |
Peak memory | 218428 kb |
Host | smart-7d1e4d52-3926-496a-afd1-6563ea29941f |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1201822349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_shadow_reg_ errors.1201822349 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors_with_csr_rw.2723573953 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 77976252 ps |
CPU time | 2.06 seconds |
Started | Jan 21 12:26:02 PM PST 24 |
Finished | Jan 21 12:26:05 PM PST 24 |
Peak memory | 224424 kb |
Host | smart-1772f045-9ba1-428f-bf75-b0eb1c185ef9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2723573953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac _shadow_reg_errors_with_csr_rw.2723573953 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_tl_errors.3114428330 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 189958096 ps |
CPU time | 1.81 seconds |
Started | Jan 21 12:26:03 PM PST 24 |
Finished | Jan 21 12:26:06 PM PST 24 |
Peak memory | 217320 kb |
Host | smart-bd76e00f-aabf-44de-8fe3-5b94e7c790ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3114428330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_errors.3114428330 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_tl_intg_err.718603428 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 157001113 ps |
CPU time | 2.93 seconds |
Started | Jan 21 12:26:05 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 216864 kb |
Host | smart-5a080dfb-03b8-47ea-97bd-035dfb14d4ca |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=718603428 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_intg_err.718603 428 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.2712027805 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 21457342 ps |
CPU time | 1.51 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:08 PM PST 24 |
Peak memory | 218156 kb |
Host | smart-f59fa200-fdff-4a81-baa7-91e3c84ebdd3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2712027805 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_csr_mem_rw_with_rand_reset.2712027805 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_csr_rw.1212423531 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 30603518 ps |
CPU time | 1.14 seconds |
Started | Jan 21 12:26:07 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 217020 kb |
Host | smart-2f65ae1e-d897-4ad4-8aa7-7c719ea17e41 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1212423531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_csr_rw.1212423531 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_intr_test.4022053743 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 30320742 ps |
CPU time | 0.85 seconds |
Started | Jan 21 12:26:08 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 216888 kb |
Host | smart-d1933e72-edc6-45c1-80a7-7b7988950ae7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4022053743 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_intr_test.4022053743 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_same_csr_outstanding.310403984 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 97917733 ps |
CPU time | 2.58 seconds |
Started | Jan 21 12:26:06 PM PST 24 |
Finished | Jan 21 12:26:09 PM PST 24 |
Peak memory | 217100 kb |
Host | smart-be8ed8f3-e868-45ff-984f-17cbadba1278 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=310403984 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_same_csr_ outstanding.310403984 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors.236528414 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 41962180 ps |
CPU time | 1.21 seconds |
Started | Jan 21 12:26:04 PM PST 24 |
Finished | Jan 21 12:26:06 PM PST 24 |
Peak memory | 218360 kb |
Host | smart-e1569bd5-84f4-4d7f-a44d-44368cbbe65a |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=236528414 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_shadow_reg_e rrors.236528414 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors_with_csr_rw.2309073583 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 252891425 ps |
CPU time | 3.32 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:18 PM PST 24 |
Peak memory | 220168 kb |
Host | smart-94d030b9-16f7-48b2-954b-19fea7a40ce0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2309073583 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac _shadow_reg_errors_with_csr_rw.2309073583 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_tl_errors.3637011871 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 35030617 ps |
CPU time | 1.82 seconds |
Started | Jan 21 12:26:05 PM PST 24 |
Finished | Jan 21 12:26:07 PM PST 24 |
Peak memory | 217424 kb |
Host | smart-ef61a959-7ca6-4332-b0e0-3d54f558b68d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3637011871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_errors.3637011871 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_tl_intg_err.434161862 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 974700100 ps |
CPU time | 5.22 seconds |
Started | Jan 21 12:26:14 PM PST 24 |
Finished | Jan 21 12:26:20 PM PST 24 |
Peak memory | 217008 kb |
Host | smart-6dbd4ad4-852c-4480-991e-f6b2592fe3a9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=434161862 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_intg_err.434161 862 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.kmac_alert_test.983133970 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 77258856 ps |
CPU time | 0.84 seconds |
Started | Jan 21 05:46:47 PM PST 24 |
Finished | Jan 21 05:46:49 PM PST 24 |
Peak memory | 218520 kb |
Host | smart-fb7eb4cc-4844-4518-92f9-4b363caf7eea |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=983133970 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_alert_test.983133970 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_alert_test/latest |
Test location | /workspace/coverage/default/0.kmac_app.2889917149 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 48081033398 ps |
CPU time | 367.74 seconds |
Started | Jan 21 07:25:04 PM PST 24 |
Finished | Jan 21 07:31:13 PM PST 24 |
Peak memory | 252616 kb |
Host | smart-b03fa530-ade8-47f6-89e6-36d65297d1c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2889917149 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app.2889917149 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_app/latest |
Test location | /workspace/coverage/default/0.kmac_app_with_partial_data.1211299002 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 5698826093 ps |
CPU time | 245.93 seconds |
Started | Jan 21 05:36:59 PM PST 24 |
Finished | Jan 21 05:41:09 PM PST 24 |
Peak memory | 244800 kb |
Host | smart-9bfe0e07-a299-497b-9957-6164b9ce4487 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1211299002 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app_with_partial_data.1211299002 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/0.kmac_burst_write.1141112976 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 18929200526 ps |
CPU time | 993.92 seconds |
Started | Jan 21 06:13:41 PM PST 24 |
Finished | Jan 21 06:30:16 PM PST 24 |
Peak memory | 238524 kb |
Host | smart-28052002-be65-483d-9192-5f8ddb0672c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1141112976 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_burst_write.1141112976 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_burst_write/latest |
Test location | /workspace/coverage/default/0.kmac_edn_timeout_error.1118624805 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 1284388769 ps |
CPU time | 45.93 seconds |
Started | Jan 21 05:14:40 PM PST 24 |
Finished | Jan 21 05:15:54 PM PST 24 |
Peak memory | 243264 kb |
Host | smart-bf1d0d0e-e27c-419e-9cbc-b48fd8871963 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1118624805 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_edn_timeout_error.1118624805 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/0.kmac_entropy_mode_error.3693385404 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 1945237687 ps |
CPU time | 47.16 seconds |
Started | Jan 21 05:14:37 PM PST 24 |
Finished | Jan 21 05:15:55 PM PST 24 |
Peak memory | 235788 kb |
Host | smart-011194bf-1a9f-48b0-ac70-edf6b6260f03 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3693385404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_mode_error.3693385404 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/0.kmac_entropy_ready_error.1333869490 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 1415509853 ps |
CPU time | 6.45 seconds |
Started | Jan 21 07:25:05 PM PST 24 |
Finished | Jan 21 07:25:13 PM PST 24 |
Peak memory | 218836 kb |
Host | smart-317fb9a7-ae9e-49b9-80c4-39189e1eb784 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1333869490 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_ready_error.1333869490 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/0.kmac_entropy_refresh.1898117960 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 128042146121 ps |
CPU time | 329.31 seconds |
Started | Jan 21 07:05:23 PM PST 24 |
Finished | Jan 21 07:10:58 PM PST 24 |
Peak memory | 248948 kb |
Host | smart-eacdfdb5-14d1-4298-96b2-85741e6dc39e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1898117960 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_refresh.1898117960 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/0.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/0.kmac_error.1551171232 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 23430875882 ps |
CPU time | 572.96 seconds |
Started | Jan 21 05:14:50 PM PST 24 |
Finished | Jan 21 05:24:42 PM PST 24 |
Peak memory | 261456 kb |
Host | smart-3b2cdc03-9cc7-4620-96fc-3fddda732e6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1551171232 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_error.1551171232 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_error/latest |
Test location | /workspace/coverage/default/0.kmac_key_error.1760994159 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 866192215 ps |
CPU time | 2.28 seconds |
Started | Jan 21 05:14:27 PM PST 24 |
Finished | Jan 21 05:15:07 PM PST 24 |
Peak memory | 218780 kb |
Host | smart-745e0f06-f760-41b5-a7f6-b24a73afa316 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1760994159 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_key_error.1760994159 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_key_error/latest |
Test location | /workspace/coverage/default/0.kmac_lc_escalation.3060991831 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 47784287 ps |
CPU time | 1.67 seconds |
Started | Jan 21 05:14:45 PM PST 24 |
Finished | Jan 21 05:15:11 PM PST 24 |
Peak memory | 219968 kb |
Host | smart-24e7a8bc-626a-4aed-9022-10cae678250c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3060991831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_lc_escalation.3060991831 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/0.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/0.kmac_long_msg_and_output.1121786774 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 147640417030 ps |
CPU time | 3378.58 seconds |
Started | Jan 21 05:13:16 PM PST 24 |
Finished | Jan 21 06:10:44 PM PST 24 |
Peak memory | 489768 kb |
Host | smart-3639cb92-ec4d-4fdb-99e6-650f5b2167ea |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1121786774 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_long_msg_an d_output.1121786774 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/0.kmac_mubi.2610120958 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 4691963896 ps |
CPU time | 75.57 seconds |
Started | Jan 21 05:32:48 PM PST 24 |
Finished | Jan 21 05:34:05 PM PST 24 |
Peak memory | 231356 kb |
Host | smart-c39aa1b8-94c2-43ea-95d4-cfd2f042a257 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2610120958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_mubi.2610120958 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_mubi/latest |
Test location | /workspace/coverage/default/0.kmac_sideload.3914663370 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 12637801785 ps |
CPU time | 355.22 seconds |
Started | Jan 21 05:13:17 PM PST 24 |
Finished | Jan 21 05:20:21 PM PST 24 |
Peak memory | 247144 kb |
Host | smart-f0c8a891-2d3c-48c6-a32f-befe3e84826b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3914663370 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sideload.3914663370 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_sideload/latest |
Test location | /workspace/coverage/default/0.kmac_smoke.753978454 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 1568321282 ps |
CPU time | 41.89 seconds |
Started | Jan 21 05:56:26 PM PST 24 |
Finished | Jan 21 05:57:09 PM PST 24 |
Peak memory | 227080 kb |
Host | smart-ce5a61d8-517b-4113-a40e-49614b338c22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=753978454 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_smoke.753978454 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_smoke/latest |
Test location | /workspace/coverage/default/0.kmac_stress_all.4124624983 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 33327698133 ps |
CPU time | 1513.89 seconds |
Started | Jan 21 05:14:44 PM PST 24 |
Finished | Jan 21 05:40:23 PM PST 24 |
Peak memory | 321360 kb |
Host | smart-25d12d06-be01-4460-90f8-4c8d3b98d745 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=4124624983 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all.4124624983 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_stress_all/latest |
Test location | /workspace/coverage/default/0.kmac_stress_all_with_rand_reset.2280525954 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 95930803310 ps |
CPU time | 437.59 seconds |
Started | Jan 21 05:14:41 PM PST 24 |
Finished | Jan 21 05:22:26 PM PST 24 |
Peak memory | 259892 kb |
Host | smart-38f62346-4c62-4db4-a56d-495336cff46f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2280525954 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all_with_rand_reset.2280525954 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_kmac.3843434353 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 491319525 ps |
CPU time | 6.98 seconds |
Started | Jan 21 05:13:53 PM PST 24 |
Finished | Jan 21 05:14:55 PM PST 24 |
Peak memory | 220432 kb |
Host | smart-d9e74042-2d80-4c3f-9da3-84e0af439f54 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3843434353 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 0.kmac_test_vectors_kmac.3843434353 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_kmac_xof.2746851954 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 196619050 ps |
CPU time | 6.4 seconds |
Started | Jan 21 06:43:38 PM PST 24 |
Finished | Jan 21 06:43:46 PM PST 24 |
Peak memory | 220308 kb |
Host | smart-1d777e3a-203a-4a19-8156-767a6ae751d9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2746851954 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_kmac_xof.2746851954 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_224.1079279970 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 20797616241 ps |
CPU time | 2298.05 seconds |
Started | Jan 21 05:13:27 PM PST 24 |
Finished | Jan 21 05:52:50 PM PST 24 |
Peak memory | 403916 kb |
Host | smart-c4d038ea-de54-4292-9f49-0472fba94860 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1079279970 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_224.1079279970 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_256.3681452078 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 130907278040 ps |
CPU time | 2365.81 seconds |
Started | Jan 21 06:30:58 PM PST 24 |
Finished | Jan 21 07:10:33 PM PST 24 |
Peak memory | 395500 kb |
Host | smart-cfaa3dbb-9334-40cc-8d71-66bb05fbf4e5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3681452078 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_256.3681452078 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_384.3425589878 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 72031147746 ps |
CPU time | 2030.03 seconds |
Started | Jan 21 05:13:33 PM PST 24 |
Finished | Jan 21 05:48:25 PM PST 24 |
Peak memory | 337420 kb |
Host | smart-0c8b0a48-1426-4ea2-922d-a6a1a22adce9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3425589878 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_384.3425589878 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_512.111091163 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 165084141988 ps |
CPU time | 1450.06 seconds |
Started | Jan 21 05:13:40 PM PST 24 |
Finished | Jan 21 05:38:51 PM PST 24 |
Peak memory | 301008 kb |
Host | smart-6d05df73-99c8-4e7a-b5cc-d78708610c67 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=111091163 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_512.111091163 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_shake_128.2398554965 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 380650106971 ps |
CPU time | 6438.64 seconds |
Started | Jan 21 05:35:23 PM PST 24 |
Finished | Jan 21 07:22:58 PM PST 24 |
Peak memory | 661504 kb |
Host | smart-521bdc2a-968c-4b64-9a60-e3f488ba840d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2398554965 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_128.2398554965 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_shake_256.761149084 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 116764497760 ps |
CPU time | 4999.1 seconds |
Started | Jan 21 05:13:50 PM PST 24 |
Finished | Jan 21 06:38:06 PM PST 24 |
Peak memory | 571924 kb |
Host | smart-c43cbec5-8bc5-4290-9cfd-cc1c215b41dc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=761149084 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_256.761149084 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/1.kmac_alert_test.4000614016 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 44822153 ps |
CPU time | 0.88 seconds |
Started | Jan 21 05:15:47 PM PST 24 |
Finished | Jan 21 05:15:59 PM PST 24 |
Peak memory | 218676 kb |
Host | smart-52b9d183-d21a-4d44-856a-6d9c480d8577 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4000614016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_alert_test.4000614016 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_alert_test/latest |
Test location | /workspace/coverage/default/1.kmac_app.1723194877 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 119306123 ps |
CPU time | 3.13 seconds |
Started | Jan 21 05:15:29 PM PST 24 |
Finished | Jan 21 05:15:41 PM PST 24 |
Peak memory | 225268 kb |
Host | smart-a7f58d87-24c7-4cd3-92c2-0b6011fd6779 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1723194877 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app.1723194877 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_app/latest |
Test location | /workspace/coverage/default/1.kmac_app_with_partial_data.2514991929 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 2300826980 ps |
CPU time | 54.84 seconds |
Started | Jan 21 05:15:20 PM PST 24 |
Finished | Jan 21 05:16:16 PM PST 24 |
Peak memory | 236784 kb |
Host | smart-b3a8bdab-a9c9-4e08-9600-fc335133e9d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2514991929 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app_with_partial_data.2514991929 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/1.kmac_burst_write.1124384427 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 6818822990 ps |
CPU time | 788.08 seconds |
Started | Jan 21 05:38:05 PM PST 24 |
Finished | Jan 21 05:51:14 PM PST 24 |
Peak memory | 235168 kb |
Host | smart-7e3df472-3518-49ef-b6b9-00b6dd113d1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1124384427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_burst_write.1124384427 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_burst_write/latest |
Test location | /workspace/coverage/default/1.kmac_edn_timeout_error.2339105961 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 721053291 ps |
CPU time | 30.13 seconds |
Started | Jan 21 05:15:25 PM PST 24 |
Finished | Jan 21 05:15:56 PM PST 24 |
Peak memory | 241908 kb |
Host | smart-f0e5698c-803e-4c16-afe8-d87f34b8f040 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2339105961 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_edn_timeout_error.2339105961 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/1.kmac_entropy_ready_error.4276810311 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 586272367 ps |
CPU time | 2.84 seconds |
Started | Jan 21 05:15:32 PM PST 24 |
Finished | Jan 21 05:15:43 PM PST 24 |
Peak memory | 218960 kb |
Host | smart-c67a45ec-b9bd-44a0-a39b-324833e869b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4276810311 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_ready_error.4276810311 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/1.kmac_entropy_refresh.1800461525 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 15383942044 ps |
CPU time | 436.52 seconds |
Started | Jan 21 05:41:35 PM PST 24 |
Finished | Jan 21 05:48:59 PM PST 24 |
Peak memory | 255936 kb |
Host | smart-3244d2af-66c8-4dee-8c0a-e7c3e55c6b0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1800461525 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_refresh.1800461525 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/1.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/1.kmac_error.831460467 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 19752201981 ps |
CPU time | 193.34 seconds |
Started | Jan 21 05:15:19 PM PST 24 |
Finished | Jan 21 05:18:34 PM PST 24 |
Peak memory | 251692 kb |
Host | smart-d8748de7-f8fe-4b22-aba2-eaffa66e0576 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=831460467 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_error.831460467 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_error/latest |
Test location | /workspace/coverage/default/1.kmac_key_error.2204846270 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 4144743855 ps |
CPU time | 4.63 seconds |
Started | Jan 21 05:15:28 PM PST 24 |
Finished | Jan 21 05:15:35 PM PST 24 |
Peak memory | 218856 kb |
Host | smart-d740cd56-d2c2-4b34-b381-0e5097248e08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2204846270 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_key_error.2204846270 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_key_error/latest |
Test location | /workspace/coverage/default/1.kmac_lc_escalation.1247758944 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 35171988 ps |
CPU time | 1.5 seconds |
Started | Jan 21 06:03:43 PM PST 24 |
Finished | Jan 21 06:03:49 PM PST 24 |
Peak memory | 220072 kb |
Host | smart-d916a06f-d944-4baa-b9c0-ddf35fce85f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1247758944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_lc_escalation.1247758944 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/1.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/1.kmac_long_msg_and_output.1605015878 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 393416544439 ps |
CPU time | 2924.57 seconds |
Started | Jan 21 05:15:11 PM PST 24 |
Finished | Jan 21 06:03:59 PM PST 24 |
Peak memory | 411772 kb |
Host | smart-2408d248-176a-4d45-bd29-a43153350a82 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1605015878 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_long_msg_an d_output.1605015878 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/1.kmac_mubi.1177733519 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 19968764687 ps |
CPU time | 214.74 seconds |
Started | Jan 21 05:15:19 PM PST 24 |
Finished | Jan 21 05:18:56 PM PST 24 |
Peak memory | 242572 kb |
Host | smart-5f1ad5bb-fcf6-4b2e-b1e4-b943d05bdf92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1177733519 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_mubi.1177733519 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_mubi/latest |
Test location | /workspace/coverage/default/1.kmac_sec_cm.4167846848 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 32090045798 ps |
CPU time | 122.4 seconds |
Started | Jan 21 05:15:28 PM PST 24 |
Finished | Jan 21 05:17:39 PM PST 24 |
Peak memory | 300188 kb |
Host | smart-8cbe82d0-19e5-49fb-893d-23a5bf120ca8 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4167846848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sec_cm.4167846848 +enable_maski ng=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/1.kmac_sideload.1284007646 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 5368442124 ps |
CPU time | 269.27 seconds |
Started | Jan 21 06:03:31 PM PST 24 |
Finished | Jan 21 06:08:01 PM PST 24 |
Peak memory | 243752 kb |
Host | smart-4229166e-5971-4eb5-945a-1eeb3f57add6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1284007646 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sideload.1284007646 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_sideload/latest |
Test location | /workspace/coverage/default/1.kmac_smoke.1161760131 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 6504142889 ps |
CPU time | 80.65 seconds |
Started | Jan 21 05:14:52 PM PST 24 |
Finished | Jan 21 05:16:31 PM PST 24 |
Peak memory | 227208 kb |
Host | smart-57f7b6b2-75f0-4c99-b2b2-94d5b47acf30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1161760131 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_smoke.1161760131 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_smoke/latest |
Test location | /workspace/coverage/default/1.kmac_stress_all.1868720992 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 995711275 ps |
CPU time | 32.65 seconds |
Started | Jan 21 05:15:36 PM PST 24 |
Finished | Jan 21 05:16:14 PM PST 24 |
Peak memory | 226616 kb |
Host | smart-cebc6006-d024-4924-a4b6-e51d931cafb6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1868720992 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all.1868720992 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_stress_all/latest |
Test location | /workspace/coverage/default/1.kmac_stress_all_with_rand_reset.476451702 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 78067996034 ps |
CPU time | 2683.68 seconds |
Started | Jan 21 05:39:49 PM PST 24 |
Finished | Jan 21 06:24:34 PM PST 24 |
Peak memory | 417540 kb |
Host | smart-d9d47e14-0405-4f8a-ac6f-c81c1b8ba48c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=476451702 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all_with_rand_reset.476451702 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_kmac.3318912231 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 933604861 ps |
CPU time | 7 seconds |
Started | Jan 21 05:15:05 PM PST 24 |
Finished | Jan 21 05:15:19 PM PST 24 |
Peak memory | 220388 kb |
Host | smart-89a00592-b4db-438b-b5a5-758592adaa1e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3318912231 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 1.kmac_test_vectors_kmac.3318912231 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_kmac_xof.1675070642 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 130454007 ps |
CPU time | 6.86 seconds |
Started | Jan 21 07:01:08 PM PST 24 |
Finished | Jan 21 07:01:28 PM PST 24 |
Peak memory | 220220 kb |
Host | smart-1859b926-f5ca-4f09-933a-c59d86f6fdd8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1675070642 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_kmac_xof.1675070642 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_224.274879111 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 102084973898 ps |
CPU time | 2608.28 seconds |
Started | Jan 21 06:48:24 PM PST 24 |
Finished | Jan 21 07:31:54 PM PST 24 |
Peak memory | 399148 kb |
Host | smart-d98f8789-89de-4d4d-9ef5-4669bec17972 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=274879111 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_224.274879111 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_256.3992896613 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 78420807361 ps |
CPU time | 2175.91 seconds |
Started | Jan 21 05:27:07 PM PST 24 |
Finished | Jan 21 06:03:24 PM PST 24 |
Peak memory | 391808 kb |
Host | smart-0fd04763-8eb8-4cfc-92a4-d1ddeafb9925 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3992896613 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_256.3992896613 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_384.3423040415 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 468914490986 ps |
CPU time | 2214.6 seconds |
Started | Jan 21 05:15:06 PM PST 24 |
Finished | Jan 21 05:52:08 PM PST 24 |
Peak memory | 342472 kb |
Host | smart-6e1fbf6f-b4ba-4ab8-a784-c045e95cd2e3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3423040415 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_384.3423040415 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_512.1358486058 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 53536568059 ps |
CPU time | 1149.12 seconds |
Started | Jan 21 08:24:50 PM PST 24 |
Finished | Jan 21 08:44:01 PM PST 24 |
Peak memory | 304556 kb |
Host | smart-72d2a4f6-59a2-4cfc-9133-2555f7bb1bb2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1358486058 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_512.1358486058 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_shake_256.3506622955 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 880246581714 ps |
CPU time | 5579.32 seconds |
Started | Jan 21 05:15:07 PM PST 24 |
Finished | Jan 21 06:48:14 PM PST 24 |
Peak memory | 579356 kb |
Host | smart-250a002d-2185-4b4c-ae63-332625e1e482 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3506622955 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_256.3506622955 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/10.kmac_alert_test.499111993 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 31575827 ps |
CPU time | 0.97 seconds |
Started | Jan 21 05:24:08 PM PST 24 |
Finished | Jan 21 05:24:11 PM PST 24 |
Peak memory | 218488 kb |
Host | smart-5ee6d85c-90dc-436f-b1d4-80c696305f97 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=499111993 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_alert_test.499111993 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_alert_test/latest |
Test location | /workspace/coverage/default/10.kmac_app.421429115 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 10127910815 ps |
CPU time | 191.83 seconds |
Started | Jan 21 05:24:02 PM PST 24 |
Finished | Jan 21 05:27:17 PM PST 24 |
Peak memory | 241156 kb |
Host | smart-fb5ab54c-4981-4026-a2cf-78ee86c014cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=421429115 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_app.421429115 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_app/latest |
Test location | /workspace/coverage/default/10.kmac_burst_write.2544938541 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 77770893628 ps |
CPU time | 850.27 seconds |
Started | Jan 21 05:23:27 PM PST 24 |
Finished | Jan 21 05:37:38 PM PST 24 |
Peak memory | 236272 kb |
Host | smart-353b74c9-7cb9-4a72-8162-be3ac816d9fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2544938541 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_burst_write.2544938541 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_burst_write/latest |
Test location | /workspace/coverage/default/10.kmac_entropy_mode_error.359214158 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 61159469 ps |
CPU time | 1 seconds |
Started | Jan 21 05:24:02 PM PST 24 |
Finished | Jan 21 05:24:07 PM PST 24 |
Peak memory | 218644 kb |
Host | smart-5b8aea4f-afad-4412-9257-54e7417832ac |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=359214158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_mode_error.359214158 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/10.kmac_entropy_refresh.962673062 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 2834239216 ps |
CPU time | 76.92 seconds |
Started | Jan 21 05:24:01 PM PST 24 |
Finished | Jan 21 05:25:22 PM PST 24 |
Peak memory | 231912 kb |
Host | smart-8009bfb7-5fe6-4488-adff-8e449bf4d2ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=962673062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_refresh.962673062 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/10.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/10.kmac_error.225510139 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 43378459717 ps |
CPU time | 120.54 seconds |
Started | Jan 21 05:23:57 PM PST 24 |
Finished | Jan 21 05:26:06 PM PST 24 |
Peak memory | 244712 kb |
Host | smart-234764e6-6c8e-4993-8a76-213d8d193c50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=225510139 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_error.225510139 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_error/latest |
Test location | /workspace/coverage/default/10.kmac_key_error.2275754561 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 272438947 ps |
CPU time | 2.44 seconds |
Started | Jan 21 05:23:57 PM PST 24 |
Finished | Jan 21 05:24:08 PM PST 24 |
Peak memory | 218788 kb |
Host | smart-75273dbc-ea4c-4576-9ce2-fcf2201d9a54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2275754561 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_key_error.2275754561 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_key_error/latest |
Test location | /workspace/coverage/default/10.kmac_lc_escalation.2605300683 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 107046323 ps |
CPU time | 1.44 seconds |
Started | Jan 21 05:24:03 PM PST 24 |
Finished | Jan 21 05:24:07 PM PST 24 |
Peak memory | 219880 kb |
Host | smart-8fa64f08-c705-4d95-8381-32a8d485a655 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2605300683 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_lc_escalation.2605300683 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/10.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/10.kmac_long_msg_and_output.4153326056 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 3751396055 ps |
CPU time | 464.22 seconds |
Started | Jan 21 05:23:27 PM PST 24 |
Finished | Jan 21 05:31:12 PM PST 24 |
Peak memory | 261140 kb |
Host | smart-b7ef3270-9c87-405c-a3a4-59334060d142 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4153326056 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_long_msg_a nd_output.4153326056 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/10.kmac_sideload.3998298815 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 36476401008 ps |
CPU time | 521.52 seconds |
Started | Jan 21 07:05:27 PM PST 24 |
Finished | Jan 21 07:14:11 PM PST 24 |
Peak memory | 254464 kb |
Host | smart-7c0be25f-07da-4ff4-a5bd-8b99503ebcf6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3998298815 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_sideload.3998298815 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_sideload/latest |
Test location | /workspace/coverage/default/10.kmac_smoke.1364309421 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 1894465903 ps |
CPU time | 6.87 seconds |
Started | Jan 21 05:23:24 PM PST 24 |
Finished | Jan 21 05:23:31 PM PST 24 |
Peak memory | 227060 kb |
Host | smart-49f535f9-b040-448f-9e1f-cacccc60ece1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1364309421 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_smoke.1364309421 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_smoke/latest |
Test location | /workspace/coverage/default/10.kmac_stress_all.2387876529 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 245312489874 ps |
CPU time | 2603.94 seconds |
Started | Jan 21 05:24:00 PM PST 24 |
Finished | Jan 21 06:07:29 PM PST 24 |
Peak memory | 415788 kb |
Host | smart-f763b1dc-11f9-4d6d-8ade-ec71a6ef8539 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2387876529 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all.2387876529 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_stress_all/latest |
Test location | /workspace/coverage/default/10.kmac_stress_all_with_rand_reset.922158886 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 204722700923 ps |
CPU time | 1638.87 seconds |
Started | Jan 21 05:24:02 PM PST 24 |
Finished | Jan 21 05:51:25 PM PST 24 |
Peak memory | 336320 kb |
Host | smart-6016300f-7817-43d5-91ac-3b69072632f7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=922158886 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all_with_rand_reset.922158886 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_kmac.1099147775 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 138972073 ps |
CPU time | 6.25 seconds |
Started | Jan 21 05:36:56 PM PST 24 |
Finished | Jan 21 05:37:03 PM PST 24 |
Peak memory | 219152 kb |
Host | smart-a52ca4ed-ceb1-4659-883f-144e66eea329 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1099147775 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 10.kmac_test_vectors_kmac.1099147775 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_kmac_xof.1654618233 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 1115644346 ps |
CPU time | 7.45 seconds |
Started | Jan 21 05:24:02 PM PST 24 |
Finished | Jan 21 05:24:13 PM PST 24 |
Peak memory | 220340 kb |
Host | smart-5a496016-cc20-4647-9f33-fd1448a5d85f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1654618233 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_kmac_xof.1654618233 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_224.1324143925 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 468439659264 ps |
CPU time | 2945.45 seconds |
Started | Jan 21 05:23:39 PM PST 24 |
Finished | Jan 21 06:12:46 PM PST 24 |
Peak memory | 402624 kb |
Host | smart-1698ef71-3975-4d03-9cfd-c2fb2dde3fe1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1324143925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_224.1324143925 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_256.4293927835 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 92442959733 ps |
CPU time | 2527.44 seconds |
Started | Jan 21 05:23:28 PM PST 24 |
Finished | Jan 21 06:05:36 PM PST 24 |
Peak memory | 387376 kb |
Host | smart-cd7720bf-a12e-42e6-b768-91bf349db692 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4293927835 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_256.4293927835 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_384.4043763848 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 90129169769 ps |
CPU time | 1950.92 seconds |
Started | Jan 21 06:09:40 PM PST 24 |
Finished | Jan 21 06:42:13 PM PST 24 |
Peak memory | 346644 kb |
Host | smart-203bcbc2-acd4-4cd0-8a7c-3271abedea13 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4043763848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_384.4043763848 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_512.657872172 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 132093809192 ps |
CPU time | 1425.11 seconds |
Started | Jan 21 05:55:43 PM PST 24 |
Finished | Jan 21 06:19:29 PM PST 24 |
Peak memory | 301988 kb |
Host | smart-97666032-7157-4984-85b8-3820187321b5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=657872172 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_512.657872172 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_shake_128.3293565176 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 269881799890 ps |
CPU time | 5804.4 seconds |
Started | Jan 21 05:23:40 PM PST 24 |
Finished | Jan 21 07:00:26 PM PST 24 |
Peak memory | 660084 kb |
Host | smart-02b40c1d-ee12-4aa7-9c58-1b987d3db170 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3293565176 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_128.3293565176 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_shake_256.4106224167 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 106186249485 ps |
CPU time | 4899.15 seconds |
Started | Jan 21 05:28:14 PM PST 24 |
Finished | Jan 21 06:49:54 PM PST 24 |
Peak memory | 565476 kb |
Host | smart-7708de1e-317f-48a5-9c66-a61a89949b24 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4106224167 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_256.4106224167 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/11.kmac_app.3704167809 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 19602190485 ps |
CPU time | 347.37 seconds |
Started | Jan 21 05:24:35 PM PST 24 |
Finished | Jan 21 05:30:24 PM PST 24 |
Peak memory | 250020 kb |
Host | smart-3ca015f9-6fcb-4720-a4cb-1140c48a5bb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3704167809 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_app.3704167809 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_app/latest |
Test location | /workspace/coverage/default/11.kmac_burst_write.3609487578 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 53960051917 ps |
CPU time | 587.12 seconds |
Started | Jan 21 05:24:12 PM PST 24 |
Finished | Jan 21 05:34:05 PM PST 24 |
Peak memory | 235744 kb |
Host | smart-e4775ee3-19f4-4101-8d15-a3c922b0f3ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3609487578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_burst_write.3609487578 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_burst_write/latest |
Test location | /workspace/coverage/default/11.kmac_edn_timeout_error.1692756112 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 529870266 ps |
CPU time | 18.02 seconds |
Started | Jan 21 05:24:37 PM PST 24 |
Finished | Jan 21 05:24:56 PM PST 24 |
Peak memory | 227128 kb |
Host | smart-71b74bd8-6459-4771-aecb-9c8053a4641d |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1692756112 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_edn_timeout_error.1692756112 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/11.kmac_entropy_mode_error.1190834158 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 40354680 ps |
CPU time | 1.43 seconds |
Started | Jan 21 05:24:44 PM PST 24 |
Finished | Jan 21 05:24:46 PM PST 24 |
Peak memory | 218624 kb |
Host | smart-d39af883-faa1-44cf-8f88-78e19d7479d6 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1190834158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_mode_error.1190834158 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/11.kmac_entropy_refresh.3051034271 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 7816208936 ps |
CPU time | 138.97 seconds |
Started | Jan 21 05:24:36 PM PST 24 |
Finished | Jan 21 05:26:56 PM PST 24 |
Peak memory | 236860 kb |
Host | smart-db20394a-a5d6-4b30-96ea-e4f22492c74b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3051034271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_refresh.3051034271 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/11.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/11.kmac_error.2469779481 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 4103989732 ps |
CPU time | 164.57 seconds |
Started | Jan 21 05:24:36 PM PST 24 |
Finished | Jan 21 05:27:22 PM PST 24 |
Peak memory | 246908 kb |
Host | smart-3b0b4725-429a-4287-9c2f-1177239bd69f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2469779481 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_error.2469779481 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_error/latest |
Test location | /workspace/coverage/default/11.kmac_key_error.1397192723 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 2859891769 ps |
CPU time | 3.95 seconds |
Started | Jan 21 05:24:47 PM PST 24 |
Finished | Jan 21 05:24:51 PM PST 24 |
Peak memory | 218644 kb |
Host | smart-31d0506e-aae3-49d1-8f32-c835c7fbc911 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1397192723 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_key_error.1397192723 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_key_error/latest |
Test location | /workspace/coverage/default/11.kmac_lc_escalation.3109088232 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 41085030 ps |
CPU time | 1.45 seconds |
Started | Jan 21 05:24:53 PM PST 24 |
Finished | Jan 21 05:24:55 PM PST 24 |
Peak memory | 219800 kb |
Host | smart-b99a7aae-fe62-4410-8258-6f36e97352c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3109088232 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_lc_escalation.3109088232 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/11.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/11.kmac_long_msg_and_output.1629113903 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 17338614174 ps |
CPU time | 659.14 seconds |
Started | Jan 21 05:24:07 PM PST 24 |
Finished | Jan 21 05:35:09 PM PST 24 |
Peak memory | 271096 kb |
Host | smart-5b552694-40f7-46da-a6aa-83118961d677 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1629113903 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_long_msg_a nd_output.1629113903 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/11.kmac_sideload.4200712698 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 27844803224 ps |
CPU time | 282.98 seconds |
Started | Jan 21 05:24:11 PM PST 24 |
Finished | Jan 21 05:28:56 PM PST 24 |
Peak memory | 244000 kb |
Host | smart-00df51be-923a-4248-afaf-d32eb1b82437 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4200712698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_sideload.4200712698 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_sideload/latest |
Test location | /workspace/coverage/default/11.kmac_smoke.2616675760 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 5208560532 ps |
CPU time | 58.55 seconds |
Started | Jan 21 05:24:10 PM PST 24 |
Finished | Jan 21 05:25:12 PM PST 24 |
Peak memory | 224956 kb |
Host | smart-673b7476-8fc7-4781-8722-4b1517b764d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2616675760 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_smoke.2616675760 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_smoke/latest |
Test location | /workspace/coverage/default/11.kmac_stress_all.2806970472 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 28082482509 ps |
CPU time | 398.56 seconds |
Started | Jan 21 06:50:23 PM PST 24 |
Finished | Jan 21 06:57:02 PM PST 24 |
Peak memory | 252420 kb |
Host | smart-8ee24942-37ea-415a-86f9-035ce7f854c2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2806970472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_stress_all.2806970472 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_stress_all/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_kmac.690399784 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 629328378 ps |
CPU time | 7.24 seconds |
Started | Jan 21 05:24:30 PM PST 24 |
Finished | Jan 21 05:24:39 PM PST 24 |
Peak memory | 218968 kb |
Host | smart-0152c302-8924-4ff1-bbf8-6ef698794547 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=690399784 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 11.kmac_test_vectors_kmac.690399784 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_kmac_xof.2491348642 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 295622722 ps |
CPU time | 7.49 seconds |
Started | Jan 21 05:24:23 PM PST 24 |
Finished | Jan 21 05:24:31 PM PST 24 |
Peak memory | 220364 kb |
Host | smart-d0dfa0fc-a107-4496-bd00-d2aa32ca5caf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2491348642 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_kmac_xof.2491348642 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_224.861212603 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 197025508310 ps |
CPU time | 2490.9 seconds |
Started | Jan 21 05:24:16 PM PST 24 |
Finished | Jan 21 06:05:51 PM PST 24 |
Peak memory | 404256 kb |
Host | smart-7462c442-0818-496f-94bf-844954a0ef6f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=861212603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_224.861212603 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_256.3035961828 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 230579269363 ps |
CPU time | 2416.72 seconds |
Started | Jan 21 05:24:16 PM PST 24 |
Finished | Jan 21 06:04:36 PM PST 24 |
Peak memory | 388936 kb |
Host | smart-3a77c0a2-2c31-4b47-9037-94103ead1c94 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3035961828 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_256.3035961828 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_384.731902387 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 93537846091 ps |
CPU time | 1740.67 seconds |
Started | Jan 21 07:32:26 PM PST 24 |
Finished | Jan 21 08:01:36 PM PST 24 |
Peak memory | 337448 kb |
Host | smart-afa214c9-2f25-4fe5-9aff-308d885ff4bf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=731902387 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_384.731902387 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_512.1015910174 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 41675008180 ps |
CPU time | 1300.32 seconds |
Started | Jan 21 05:24:28 PM PST 24 |
Finished | Jan 21 05:46:10 PM PST 24 |
Peak memory | 300088 kb |
Host | smart-15bbfb78-0d94-4c8f-9838-3bc0dc5103e0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1015910174 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_512.1015910174 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_shake_128.2941349365 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 466048371809 ps |
CPU time | 6301.86 seconds |
Started | Jan 21 05:24:25 PM PST 24 |
Finished | Jan 21 07:09:28 PM PST 24 |
Peak memory | 669280 kb |
Host | smart-a5e67878-6cfb-47aa-bcd7-2a11b8f2ecd1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2941349365 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_128.2941349365 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_shake_256.237862048 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 310950373576 ps |
CPU time | 5571.61 seconds |
Started | Jan 21 05:24:28 PM PST 24 |
Finished | Jan 21 06:57:22 PM PST 24 |
Peak memory | 577364 kb |
Host | smart-38e58eae-d473-494c-a0c2-02371cb5f92a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=237862048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_256.237862048 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/12.kmac_alert_test.1718114155 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 44074026 ps |
CPU time | 0.91 seconds |
Started | Jan 21 05:25:39 PM PST 24 |
Finished | Jan 21 05:25:41 PM PST 24 |
Peak memory | 219744 kb |
Host | smart-3935dc1a-fa88-4fb1-b807-6a59f6177f7a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1718114155 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_alert_test.1718114155 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_alert_test/latest |
Test location | /workspace/coverage/default/12.kmac_app.2400090889 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 39392983984 ps |
CPU time | 163.71 seconds |
Started | Jan 21 05:25:18 PM PST 24 |
Finished | Jan 21 05:28:04 PM PST 24 |
Peak memory | 237792 kb |
Host | smart-ce750240-a353-42ed-ad11-69acb461e60e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2400090889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_app.2400090889 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_app/latest |
Test location | /workspace/coverage/default/12.kmac_burst_write.1184843379 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 5898033299 ps |
CPU time | 353.73 seconds |
Started | Jan 21 05:24:59 PM PST 24 |
Finished | Jan 21 05:30:54 PM PST 24 |
Peak memory | 239456 kb |
Host | smart-0c2991e7-5fed-43fb-b4fc-6be4fed39881 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1184843379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_burst_write.1184843379 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_burst_write/latest |
Test location | /workspace/coverage/default/12.kmac_edn_timeout_error.2831462424 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 639788381 ps |
CPU time | 65.84 seconds |
Started | Jan 21 05:25:22 PM PST 24 |
Finished | Jan 21 05:26:29 PM PST 24 |
Peak memory | 238504 kb |
Host | smart-6cbb7730-f9f9-4bfb-b400-599acfa75844 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2831462424 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_edn_timeout_error.2831462424 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/12.kmac_entropy_mode_error.3180219172 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 35745459 ps |
CPU time | 1.32 seconds |
Started | Jan 21 05:25:22 PM PST 24 |
Finished | Jan 21 05:25:24 PM PST 24 |
Peak memory | 218644 kb |
Host | smart-503a839f-c8b3-4f73-8435-fb0329e77564 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3180219172 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_mode_error.3180219172 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/12.kmac_entropy_refresh.437318384 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 31234423422 ps |
CPU time | 312.49 seconds |
Started | Jan 21 05:25:14 PM PST 24 |
Finished | Jan 21 05:30:31 PM PST 24 |
Peak memory | 248484 kb |
Host | smart-c95a96b4-b984-404a-a902-40ec3096f8a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=437318384 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_refresh.437318384 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/12.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/12.kmac_error.945482949 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 35997049839 ps |
CPU time | 556.45 seconds |
Started | Jan 21 05:25:18 PM PST 24 |
Finished | Jan 21 05:34:37 PM PST 24 |
Peak memory | 269112 kb |
Host | smart-a41e4ba1-82df-4b90-8d0f-b4f76b62e32e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=945482949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_error.945482949 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_error/latest |
Test location | /workspace/coverage/default/12.kmac_key_error.1672512985 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 858793257 ps |
CPU time | 5.92 seconds |
Started | Jan 21 05:25:31 PM PST 24 |
Finished | Jan 21 05:25:38 PM PST 24 |
Peak memory | 218764 kb |
Host | smart-bdb3ff92-6d5c-41bb-a6e4-a26ad61e7df8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1672512985 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_key_error.1672512985 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_key_error/latest |
Test location | /workspace/coverage/default/12.kmac_lc_escalation.1467962945 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 210802086 ps |
CPU time | 1.48 seconds |
Started | Jan 21 05:57:20 PM PST 24 |
Finished | Jan 21 05:57:22 PM PST 24 |
Peak memory | 219788 kb |
Host | smart-0904022e-9e0c-40b0-8fac-73e64fa2924a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1467962945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_lc_escalation.1467962945 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/12.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/12.kmac_long_msg_and_output.1644104162 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 392881674383 ps |
CPU time | 3207.82 seconds |
Started | Jan 21 05:24:53 PM PST 24 |
Finished | Jan 21 06:18:22 PM PST 24 |
Peak memory | 450148 kb |
Host | smart-edf4657a-626e-4ecb-a806-a642253a5a90 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1644104162 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_long_msg_a nd_output.1644104162 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/12.kmac_sideload.2874020831 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 75244563648 ps |
CPU time | 521.84 seconds |
Started | Jan 21 05:24:52 PM PST 24 |
Finished | Jan 21 05:33:35 PM PST 24 |
Peak memory | 252960 kb |
Host | smart-463c70d6-680f-4e7a-84fe-60a0ee162e78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2874020831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_sideload.2874020831 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_sideload/latest |
Test location | /workspace/coverage/default/12.kmac_smoke.202938147 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 4173584430 ps |
CPU time | 45.67 seconds |
Started | Jan 21 07:01:58 PM PST 24 |
Finished | Jan 21 07:02:48 PM PST 24 |
Peak memory | 227164 kb |
Host | smart-40376ebc-dbd2-4a42-90f4-134c3fbc6d2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=202938147 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_smoke.202938147 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_smoke/latest |
Test location | /workspace/coverage/default/12.kmac_stress_all.243045283 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 16731557331 ps |
CPU time | 1102.68 seconds |
Started | Jan 21 05:25:36 PM PST 24 |
Finished | Jan 21 05:43:59 PM PST 24 |
Peak memory | 358436 kb |
Host | smart-2d2663f3-f235-4840-bf6b-b32730123deb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=243045283 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_stress_all.243045283 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_stress_all/latest |
Test location | /workspace/coverage/default/12.kmac_stress_all_with_rand_reset.540886973 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 26899349669 ps |
CPU time | 537.19 seconds |
Started | Jan 21 05:25:45 PM PST 24 |
Finished | Jan 21 05:34:43 PM PST 24 |
Peak memory | 270852 kb |
Host | smart-936bfdc0-bcc7-4b8a-9075-18ddc386bc11 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=540886973 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_stress_all_with_rand_reset.540886973 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_kmac.1106216872 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 230837274 ps |
CPU time | 7.18 seconds |
Started | Jan 21 05:25:20 PM PST 24 |
Finished | Jan 21 05:25:29 PM PST 24 |
Peak memory | 220388 kb |
Host | smart-fa2c6620-b70c-40e0-8d24-e4ebf3781860 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1106216872 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 12.kmac_test_vectors_kmac.1106216872 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_kmac_xof.3080318854 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 482098745 ps |
CPU time | 6.89 seconds |
Started | Jan 21 05:25:17 PM PST 24 |
Finished | Jan 21 05:25:26 PM PST 24 |
Peak memory | 220380 kb |
Host | smart-fde88c2e-4522-4611-b283-37bc31848e60 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3080318854 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_kmac_xof.3080318854 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_224.654845135 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 534334785402 ps |
CPU time | 2650.23 seconds |
Started | Jan 21 05:24:57 PM PST 24 |
Finished | Jan 21 06:09:09 PM PST 24 |
Peak memory | 391964 kb |
Host | smart-f2c76ac6-3f86-420d-b8a9-97ba5879b9cb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=654845135 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_224.654845135 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_256.2500005226 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 77876147189 ps |
CPU time | 2155.12 seconds |
Started | Jan 21 05:24:59 PM PST 24 |
Finished | Jan 21 06:00:55 PM PST 24 |
Peak memory | 378336 kb |
Host | smart-60532aa8-4e8e-48bf-8018-4951228dae08 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2500005226 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_256.2500005226 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_384.2558260586 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 60374794905 ps |
CPU time | 1831.65 seconds |
Started | Jan 21 05:25:15 PM PST 24 |
Finished | Jan 21 05:55:50 PM PST 24 |
Peak memory | 347524 kb |
Host | smart-62d70274-88f0-4bc9-ac59-f0335f8944b5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2558260586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_384.2558260586 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_512.359672300 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 46187180300 ps |
CPU time | 1458.4 seconds |
Started | Jan 21 05:25:10 PM PST 24 |
Finished | Jan 21 05:49:32 PM PST 24 |
Peak memory | 302852 kb |
Host | smart-5097614e-cdae-44df-8c7c-3b9da4ca967e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=359672300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_512.359672300 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_shake_128.1284154233 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 3629578068871 ps |
CPU time | 6265.58 seconds |
Started | Jan 21 05:25:12 PM PST 24 |
Finished | Jan 21 07:09:44 PM PST 24 |
Peak memory | 654796 kb |
Host | smart-79c14ad0-9914-4a3d-b04f-1492d8431965 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1284154233 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_128.1284154233 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_shake_256.535385868 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 150242549659 ps |
CPU time | 5141.44 seconds |
Started | Jan 21 05:25:14 PM PST 24 |
Finished | Jan 21 06:51:00 PM PST 24 |
Peak memory | 577248 kb |
Host | smart-d4bb7e1d-f72f-4774-b6da-772c05e7b6a0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=535385868 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_256.535385868 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/13.kmac_alert_test.1611412216 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 19633957 ps |
CPU time | 0.85 seconds |
Started | Jan 21 05:28:30 PM PST 24 |
Finished | Jan 21 05:28:32 PM PST 24 |
Peak memory | 219764 kb |
Host | smart-eb55a042-9c60-4d2b-be3e-07be8b2a0beb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1611412216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_alert_test.1611412216 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_alert_test/latest |
Test location | /workspace/coverage/default/13.kmac_app.2591454805 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 19907312683 ps |
CPU time | 142.12 seconds |
Started | Jan 21 06:28:40 PM PST 24 |
Finished | Jan 21 06:31:03 PM PST 24 |
Peak memory | 237820 kb |
Host | smart-03b3b165-bf50-44d8-9412-8029f29bc005 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2591454805 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_app.2591454805 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_app/latest |
Test location | /workspace/coverage/default/13.kmac_burst_write.1815398255 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 48047919308 ps |
CPU time | 695.82 seconds |
Started | Jan 21 05:25:44 PM PST 24 |
Finished | Jan 21 05:37:21 PM PST 24 |
Peak memory | 234904 kb |
Host | smart-147d5ac1-819b-4fa5-8dcf-c333e247cb08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1815398255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_burst_write.1815398255 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_burst_write/latest |
Test location | /workspace/coverage/default/13.kmac_edn_timeout_error.1956632890 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 80508647 ps |
CPU time | 1.31 seconds |
Started | Jan 21 05:28:29 PM PST 24 |
Finished | Jan 21 05:28:32 PM PST 24 |
Peak memory | 218648 kb |
Host | smart-ec24fdb2-536f-417b-91d5-0ee7dd2b503e |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1956632890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_edn_timeout_error.1956632890 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/13.kmac_entropy_mode_error.896915855 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 83016705 ps |
CPU time | 1.39 seconds |
Started | Jan 21 05:28:28 PM PST 24 |
Finished | Jan 21 05:28:30 PM PST 24 |
Peak memory | 218632 kb |
Host | smart-8427c9b9-9d13-418a-af6d-6caba037d882 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=896915855 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_mode_error.896915855 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/13.kmac_entropy_refresh.1472233523 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 19872656926 ps |
CPU time | 73.79 seconds |
Started | Jan 21 05:28:17 PM PST 24 |
Finished | Jan 21 05:29:32 PM PST 24 |
Peak memory | 231752 kb |
Host | smart-ac69f1a3-15c2-487c-bad0-35c0394454d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1472233523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_refresh.1472233523 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/13.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/13.kmac_error.1936453763 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 795199144 ps |
CPU time | 20.91 seconds |
Started | Jan 21 06:38:03 PM PST 24 |
Finished | Jan 21 06:38:24 PM PST 24 |
Peak memory | 235164 kb |
Host | smart-eae5fca4-fe01-4f5a-9445-c26feb59e094 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1936453763 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_error.1936453763 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_error/latest |
Test location | /workspace/coverage/default/13.kmac_key_error.96252322 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 820845618 ps |
CPU time | 5.91 seconds |
Started | Jan 21 05:28:30 PM PST 24 |
Finished | Jan 21 05:28:37 PM PST 24 |
Peak memory | 218848 kb |
Host | smart-be0764e2-4365-4715-b2f7-0fab506012e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=96252322 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_key_error.96252322 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_key_error/latest |
Test location | /workspace/coverage/default/13.kmac_lc_escalation.1591417725 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 41086497 ps |
CPU time | 1.27 seconds |
Started | Jan 21 05:28:27 PM PST 24 |
Finished | Jan 21 05:28:29 PM PST 24 |
Peak memory | 220044 kb |
Host | smart-269ecc7b-33d6-461b-aa88-61f989a0c63d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1591417725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_lc_escalation.1591417725 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/13.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/13.kmac_long_msg_and_output.1754837380 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 339708848168 ps |
CPU time | 3439.93 seconds |
Started | Jan 21 05:25:44 PM PST 24 |
Finished | Jan 21 06:23:05 PM PST 24 |
Peak memory | 476656 kb |
Host | smart-8c5973d0-18b0-4fe1-9547-b915c3e66e4f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1754837380 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_long_msg_a nd_output.1754837380 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/13.kmac_sideload.3101277176 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 8006274791 ps |
CPU time | 255.38 seconds |
Started | Jan 21 05:25:45 PM PST 24 |
Finished | Jan 21 05:30:01 PM PST 24 |
Peak memory | 244544 kb |
Host | smart-2fcce49c-fe09-4a1a-ba8f-1d57ce038ce2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3101277176 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_sideload.3101277176 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_sideload/latest |
Test location | /workspace/coverage/default/13.kmac_smoke.2022097101 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 16951621949 ps |
CPU time | 98.54 seconds |
Started | Jan 21 05:25:38 PM PST 24 |
Finished | Jan 21 05:27:17 PM PST 24 |
Peak memory | 227160 kb |
Host | smart-9bbf7b87-e407-4265-966b-eb1ca16591f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2022097101 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_smoke.2022097101 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_smoke/latest |
Test location | /workspace/coverage/default/13.kmac_stress_all.4289348663 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 134849956130 ps |
CPU time | 1942.92 seconds |
Started | Jan 21 05:28:38 PM PST 24 |
Finished | Jan 21 06:01:01 PM PST 24 |
Peak memory | 379328 kb |
Host | smart-fb728782-a769-4d6f-9ea1-33443515fb80 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=4289348663 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all.4289348663 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_stress_all/latest |
Test location | /workspace/coverage/default/13.kmac_stress_all_with_rand_reset.2787429669 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 59952750975 ps |
CPU time | 1180.58 seconds |
Started | Jan 21 05:28:27 PM PST 24 |
Finished | Jan 21 05:48:09 PM PST 24 |
Peak memory | 323460 kb |
Host | smart-aef7f2e8-a2fa-4120-817d-2f92ed246235 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2787429669 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all_with_rand_reset.2787429669 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_kmac.1978028520 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 1013762713 ps |
CPU time | 6.58 seconds |
Started | Jan 21 07:04:37 PM PST 24 |
Finished | Jan 21 07:04:52 PM PST 24 |
Peak memory | 218912 kb |
Host | smart-4aeb28d2-de2f-40f7-8039-50e776feae25 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1978028520 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 13.kmac_test_vectors_kmac.1978028520 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_kmac_xof.1758699128 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 756970124 ps |
CPU time | 6.41 seconds |
Started | Jan 21 07:17:15 PM PST 24 |
Finished | Jan 21 07:17:22 PM PST 24 |
Peak memory | 218996 kb |
Host | smart-5d9b57d3-43da-4497-a638-76f693320df4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1758699128 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_kmac_xof.1758699128 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_224.3562552338 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 382783266369 ps |
CPU time | 2670.87 seconds |
Started | Jan 21 05:25:49 PM PST 24 |
Finished | Jan 21 06:10:21 PM PST 24 |
Peak memory | 394512 kb |
Host | smart-0275bc62-150d-4b66-928d-473f06c1c423 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3562552338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_224.3562552338 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_256.3250682251 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 19568558779 ps |
CPU time | 2161.78 seconds |
Started | Jan 21 05:25:57 PM PST 24 |
Finished | Jan 21 06:02:00 PM PST 24 |
Peak memory | 381824 kb |
Host | smart-8943d96a-adfe-4220-842f-9e1ceda81aea |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3250682251 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_256.3250682251 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_384.906810630 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 72663962403 ps |
CPU time | 2167.97 seconds |
Started | Jan 21 05:26:08 PM PST 24 |
Finished | Jan 21 06:02:16 PM PST 24 |
Peak memory | 346724 kb |
Host | smart-70df5ccb-301d-4869-a71c-a1a81cd0792d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=906810630 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_384.906810630 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_512.1244186621 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 53196211673 ps |
CPU time | 1424.76 seconds |
Started | Jan 21 05:28:10 PM PST 24 |
Finished | Jan 21 05:51:57 PM PST 24 |
Peak memory | 307956 kb |
Host | smart-de29c2ab-a643-427e-9708-342ca24ec078 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1244186621 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_512.1244186621 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_shake_128.611869256 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 358488429338 ps |
CPU time | 6536.93 seconds |
Started | Jan 21 05:28:20 PM PST 24 |
Finished | Jan 21 07:17:18 PM PST 24 |
Peak memory | 660296 kb |
Host | smart-02399593-5ed1-420b-af19-83e7251d4bad |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=611869256 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_128.611869256 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_shake_256.435551086 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 59770651947 ps |
CPU time | 4899.13 seconds |
Started | Jan 21 05:28:16 PM PST 24 |
Finished | Jan 21 06:49:56 PM PST 24 |
Peak memory | 567344 kb |
Host | smart-9c8c6e8c-d72d-41ff-b97c-9e2099aaecd3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=435551086 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_256.435551086 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/14.kmac_alert_test.1205585113 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 21214268 ps |
CPU time | 0.9 seconds |
Started | Jan 21 05:28:51 PM PST 24 |
Finished | Jan 21 05:28:53 PM PST 24 |
Peak memory | 219760 kb |
Host | smart-1d6f5663-287b-4308-bdec-4393faf4e2b7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1205585113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_alert_test.1205585113 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_alert_test/latest |
Test location | /workspace/coverage/default/14.kmac_app.2408547839 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 12902820146 ps |
CPU time | 333.84 seconds |
Started | Jan 21 05:29:00 PM PST 24 |
Finished | Jan 21 05:34:35 PM PST 24 |
Peak memory | 247624 kb |
Host | smart-f6a158ee-aa9a-4654-891d-372d0c93aaa6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2408547839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_app.2408547839 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_app/latest |
Test location | /workspace/coverage/default/14.kmac_burst_write.185067145 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 70438417255 ps |
CPU time | 1610.47 seconds |
Started | Jan 21 05:28:38 PM PST 24 |
Finished | Jan 21 05:55:30 PM PST 24 |
Peak memory | 239596 kb |
Host | smart-28546c53-6de9-4bc8-8ab4-bb13d55fac45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=185067145 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_burst_write.185067145 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_burst_write/latest |
Test location | /workspace/coverage/default/14.kmac_edn_timeout_error.2139388538 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 2116223440 ps |
CPU time | 13.35 seconds |
Started | Jan 21 05:28:51 PM PST 24 |
Finished | Jan 21 05:29:06 PM PST 24 |
Peak memory | 227012 kb |
Host | smart-709f9fd9-44f7-465c-b35a-e535d4bba634 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2139388538 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_edn_timeout_error.2139388538 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/14.kmac_entropy_mode_error.3005981751 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 25885982 ps |
CPU time | 1.25 seconds |
Started | Jan 21 05:28:50 PM PST 24 |
Finished | Jan 21 05:28:52 PM PST 24 |
Peak memory | 218584 kb |
Host | smart-dd6c64d7-57a8-4631-ab9a-0fddccdfa2a9 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3005981751 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_mode_error.3005981751 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/14.kmac_error.294515293 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 62059333026 ps |
CPU time | 612.25 seconds |
Started | Jan 21 05:28:53 PM PST 24 |
Finished | Jan 21 05:39:06 PM PST 24 |
Peak memory | 270556 kb |
Host | smart-cafa3c55-a1af-4d59-af81-e273db637536 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=294515293 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_error.294515293 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_error/latest |
Test location | /workspace/coverage/default/14.kmac_key_error.2240092812 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 821909780 ps |
CPU time | 2.07 seconds |
Started | Jan 21 06:09:31 PM PST 24 |
Finished | Jan 21 06:09:36 PM PST 24 |
Peak memory | 218736 kb |
Host | smart-e83b1ffd-bc80-4c65-8ea0-b8ac9c3b4492 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2240092812 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_key_error.2240092812 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_key_error/latest |
Test location | /workspace/coverage/default/14.kmac_lc_escalation.1219041700 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 54534570 ps |
CPU time | 1.6 seconds |
Started | Jan 21 05:28:49 PM PST 24 |
Finished | Jan 21 05:28:52 PM PST 24 |
Peak memory | 220444 kb |
Host | smart-bb646313-8e5e-482a-8262-a541ff3f4d77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1219041700 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_lc_escalation.1219041700 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/14.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/14.kmac_long_msg_and_output.2320767652 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 254582195961 ps |
CPU time | 2652.49 seconds |
Started | Jan 21 05:28:24 PM PST 24 |
Finished | Jan 21 06:12:37 PM PST 24 |
Peak memory | 410604 kb |
Host | smart-970f756a-03b6-4f90-9041-f5cc23733644 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2320767652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_long_msg_a nd_output.2320767652 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/14.kmac_sideload.2175319530 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 14926805148 ps |
CPU time | 108.28 seconds |
Started | Jan 21 05:28:26 PM PST 24 |
Finished | Jan 21 05:30:15 PM PST 24 |
Peak memory | 231604 kb |
Host | smart-83e43c36-9910-4ee4-b2f8-14fb50167839 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2175319530 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_sideload.2175319530 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_sideload/latest |
Test location | /workspace/coverage/default/14.kmac_smoke.766905614 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 1959931397 ps |
CPU time | 40.54 seconds |
Started | Jan 21 06:40:20 PM PST 24 |
Finished | Jan 21 06:41:02 PM PST 24 |
Peak memory | 227020 kb |
Host | smart-681b5995-a25f-4fc8-84d6-eaee3b997464 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=766905614 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_smoke.766905614 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_smoke/latest |
Test location | /workspace/coverage/default/14.kmac_stress_all_with_rand_reset.1179907787 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 184629226389 ps |
CPU time | 939.22 seconds |
Started | Jan 21 05:28:51 PM PST 24 |
Finished | Jan 21 05:44:31 PM PST 24 |
Peak memory | 290892 kb |
Host | smart-7025f4ca-f03b-4aa7-80b2-2c166d977268 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1179907787 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all_with_rand_reset.1179907787 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_kmac.1463713097 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 881633587 ps |
CPU time | 7.26 seconds |
Started | Jan 21 05:28:41 PM PST 24 |
Finished | Jan 21 05:28:49 PM PST 24 |
Peak memory | 218884 kb |
Host | smart-91bf2c2a-7d26-457e-885b-2341f1fb7e36 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1463713097 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 14.kmac_test_vectors_kmac.1463713097 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_kmac_xof.2017062142 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 2089585055 ps |
CPU time | 7.4 seconds |
Started | Jan 21 05:28:42 PM PST 24 |
Finished | Jan 21 05:28:50 PM PST 24 |
Peak memory | 218856 kb |
Host | smart-c00ac4e0-f537-422e-88ba-91ba6704eaeb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2017062142 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_kmac_xof.2017062142 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_224.2266844628 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 178521374253 ps |
CPU time | 2631.2 seconds |
Started | Jan 21 05:28:43 PM PST 24 |
Finished | Jan 21 06:12:35 PM PST 24 |
Peak memory | 412348 kb |
Host | smart-28516a64-2b5c-4732-9c8a-6bc0eb4ce74c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2266844628 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_224.2266844628 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_256.3133437926 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 19941064980 ps |
CPU time | 2170.39 seconds |
Started | Jan 21 05:28:40 PM PST 24 |
Finished | Jan 21 06:04:52 PM PST 24 |
Peak memory | 390628 kb |
Host | smart-1e3faf2e-cd6b-4559-bf35-0096cbd10f1e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3133437926 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_256.3133437926 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_384.686352721 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 301213757820 ps |
CPU time | 2140.85 seconds |
Started | Jan 21 05:28:44 PM PST 24 |
Finished | Jan 21 06:04:25 PM PST 24 |
Peak memory | 350120 kb |
Host | smart-1ab40cf0-1ff4-46f0-bdac-a66dd6e1eb86 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=686352721 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_384.686352721 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_512.1408528826 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 88528834610 ps |
CPU time | 1517.27 seconds |
Started | Jan 21 05:57:49 PM PST 24 |
Finished | Jan 21 06:23:08 PM PST 24 |
Peak memory | 303992 kb |
Host | smart-2806395e-c317-4fc4-aecf-cc643ea6302a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1408528826 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_512.1408528826 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_shake_128.2136022761 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 319876259693 ps |
CPU time | 6427.03 seconds |
Started | Jan 21 05:28:43 PM PST 24 |
Finished | Jan 21 07:15:52 PM PST 24 |
Peak memory | 636976 kb |
Host | smart-c27c7783-8326-4a0c-9de2-f65ef457d8a5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2136022761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_128.2136022761 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/15.kmac_alert_test.750448103 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 61508613 ps |
CPU time | 0.87 seconds |
Started | Jan 21 05:29:29 PM PST 24 |
Finished | Jan 21 05:29:33 PM PST 24 |
Peak memory | 219732 kb |
Host | smart-bed64a3d-6ba4-4232-8ba0-420275be04bc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=750448103 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_alert_test.750448103 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_alert_test/latest |
Test location | /workspace/coverage/default/15.kmac_app.609891422 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 5051424115 ps |
CPU time | 316.39 seconds |
Started | Jan 21 06:00:09 PM PST 24 |
Finished | Jan 21 06:05:27 PM PST 24 |
Peak memory | 247900 kb |
Host | smart-2225298b-0ecb-4c56-8a00-335bc2cd4ad9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=609891422 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_app.609891422 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_app/latest |
Test location | /workspace/coverage/default/15.kmac_burst_write.3685796341 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 32520168922 ps |
CPU time | 371.68 seconds |
Started | Jan 21 05:28:59 PM PST 24 |
Finished | Jan 21 05:35:13 PM PST 24 |
Peak memory | 231264 kb |
Host | smart-ba840fa8-8b5c-4cea-92c4-62667f147bcf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3685796341 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_burst_write.3685796341 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_burst_write/latest |
Test location | /workspace/coverage/default/15.kmac_edn_timeout_error.1623532868 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 6578592251 ps |
CPU time | 46.84 seconds |
Started | Jan 21 05:29:28 PM PST 24 |
Finished | Jan 21 05:30:19 PM PST 24 |
Peak memory | 237180 kb |
Host | smart-41780697-29de-436a-9136-d68e0df3abc0 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1623532868 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_edn_timeout_error.1623532868 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/15.kmac_entropy_mode_error.1090682586 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 290847481 ps |
CPU time | 1.11 seconds |
Started | Jan 21 05:29:29 PM PST 24 |
Finished | Jan 21 05:29:34 PM PST 24 |
Peak memory | 218716 kb |
Host | smart-7ff21ba0-198f-453a-a0a5-5e838a801cfb |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1090682586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_mode_error.1090682586 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/15.kmac_entropy_refresh.2175090216 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 2192383856 ps |
CPU time | 47.61 seconds |
Started | Jan 21 06:03:46 PM PST 24 |
Finished | Jan 21 06:04:36 PM PST 24 |
Peak memory | 227960 kb |
Host | smart-3826bbfc-d4f7-4e69-a2e4-03aa35de3b2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2175090216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_refresh.2175090216 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/15.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/15.kmac_error.2074512125 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 9855980826 ps |
CPU time | 295.19 seconds |
Started | Jan 21 05:29:17 PM PST 24 |
Finished | Jan 21 05:34:16 PM PST 24 |
Peak memory | 257276 kb |
Host | smart-d8763bb5-09c7-4264-84ff-7b961ed50411 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2074512125 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_error.2074512125 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_error/latest |
Test location | /workspace/coverage/default/15.kmac_key_error.638344095 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 2188164353 ps |
CPU time | 4.01 seconds |
Started | Jan 21 07:32:30 PM PST 24 |
Finished | Jan 21 07:32:43 PM PST 24 |
Peak memory | 218796 kb |
Host | smart-a48de686-46bf-4886-be45-fc2bf21f7656 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=638344095 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_key_error.638344095 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_key_error/latest |
Test location | /workspace/coverage/default/15.kmac_lc_escalation.693548067 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 180738965 ps |
CPU time | 1.56 seconds |
Started | Jan 21 05:29:30 PM PST 24 |
Finished | Jan 21 05:29:34 PM PST 24 |
Peak memory | 218988 kb |
Host | smart-bb9de003-1a46-42db-8a1e-ecc2346c1a3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=693548067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_lc_escalation.693548067 +enable_masking=1 +sw_key _masked=0 |
Directory | /workspace/15.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/15.kmac_sideload.721815227 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 20653701522 ps |
CPU time | 101.59 seconds |
Started | Jan 21 05:29:00 PM PST 24 |
Finished | Jan 21 05:30:43 PM PST 24 |
Peak memory | 232408 kb |
Host | smart-be4d9e07-2cba-4acc-b1bb-1874cd7ece49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=721815227 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_sideload.721815227 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_sideload/latest |
Test location | /workspace/coverage/default/15.kmac_smoke.2157856837 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 1988544443 ps |
CPU time | 74 seconds |
Started | Jan 21 05:28:58 PM PST 24 |
Finished | Jan 21 05:30:13 PM PST 24 |
Peak memory | 226928 kb |
Host | smart-7e610fff-88e6-468b-a8f6-6643a7e74496 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2157856837 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_smoke.2157856837 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_smoke/latest |
Test location | /workspace/coverage/default/15.kmac_stress_all.815112847 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 5493672811 ps |
CPU time | 528.43 seconds |
Started | Jan 21 05:29:28 PM PST 24 |
Finished | Jan 21 05:38:21 PM PST 24 |
Peak memory | 292544 kb |
Host | smart-be0816f3-5c57-4c1c-a42c-cc4cc9a834e3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=815112847 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all.815112847 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_stress_all/latest |
Test location | /workspace/coverage/default/15.kmac_stress_all_with_rand_reset.2503750772 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 35767033318 ps |
CPU time | 865.42 seconds |
Started | Jan 21 05:29:34 PM PST 24 |
Finished | Jan 21 05:44:02 PM PST 24 |
Peak memory | 289748 kb |
Host | smart-c0faaef3-25f4-414d-b72a-f6ac9174a328 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2503750772 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all_with_rand_reset.2503750772 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_kmac.3808198252 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 140054328 ps |
CPU time | 6.07 seconds |
Started | Jan 21 06:40:04 PM PST 24 |
Finished | Jan 21 06:40:15 PM PST 24 |
Peak memory | 220140 kb |
Host | smart-28503b7c-b32a-468e-a012-0a8b4616c0bd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3808198252 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 15.kmac_test_vectors_kmac.3808198252 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_kmac_xof.330587491 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 249032858 ps |
CPU time | 6.33 seconds |
Started | Jan 21 07:33:31 PM PST 24 |
Finished | Jan 21 07:33:42 PM PST 24 |
Peak memory | 220308 kb |
Host | smart-c11631ec-f77a-43f3-8865-edece11c1fc5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=330587491 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 15.kmac_test_vectors_kmac_xof.330587491 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_224.1790671822 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 65766397918 ps |
CPU time | 2528.26 seconds |
Started | Jan 21 05:28:59 PM PST 24 |
Finished | Jan 21 06:11:09 PM PST 24 |
Peak memory | 400560 kb |
Host | smart-0975cad8-1858-4014-a8ab-9d07d0734ebf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1790671822 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_224.1790671822 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_256.2068705912 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 188828667914 ps |
CPU time | 2682.67 seconds |
Started | Jan 21 05:29:00 PM PST 24 |
Finished | Jan 21 06:13:44 PM PST 24 |
Peak memory | 391776 kb |
Host | smart-0b5f87ed-fd65-4c83-8ac1-4ab65002b68f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2068705912 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_256.2068705912 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_384.2365562291 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 75819254697 ps |
CPU time | 2025.22 seconds |
Started | Jan 21 06:47:35 PM PST 24 |
Finished | Jan 21 07:21:21 PM PST 24 |
Peak memory | 347928 kb |
Host | smart-3b80c984-c770-4d1a-8fe1-ccc4c7383ad7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2365562291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_384.2365562291 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_512.4181522839 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 42347811665 ps |
CPU time | 1371.31 seconds |
Started | Jan 21 05:29:15 PM PST 24 |
Finished | Jan 21 05:52:11 PM PST 24 |
Peak memory | 299516 kb |
Host | smart-70d3a76a-2024-46e7-8fb9-96485ada3a95 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4181522839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_512.4181522839 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_shake_128.1416016164 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 305188437446 ps |
CPU time | 5933.22 seconds |
Started | Jan 21 05:29:09 PM PST 24 |
Finished | Jan 21 07:08:04 PM PST 24 |
Peak memory | 648996 kb |
Host | smart-a8a7a076-0645-47d1-95f7-9c15d89c4e6c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1416016164 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_128.1416016164 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_shake_256.2374001514 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 127625789322 ps |
CPU time | 5167.02 seconds |
Started | Jan 21 05:29:10 PM PST 24 |
Finished | Jan 21 06:55:18 PM PST 24 |
Peak memory | 580948 kb |
Host | smart-e82a1eef-39bc-49b1-832f-83586ca437cc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2374001514 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_256.2374001514 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/16.kmac_alert_test.3304060920 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 21056223 ps |
CPU time | 0.89 seconds |
Started | Jan 21 05:30:28 PM PST 24 |
Finished | Jan 21 05:30:30 PM PST 24 |
Peak memory | 218472 kb |
Host | smart-6b8f3d55-f375-46f3-a4f2-800d6d7daea0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3304060920 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_alert_test.3304060920 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_alert_test/latest |
Test location | /workspace/coverage/default/16.kmac_app.4027511498 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 16868855982 ps |
CPU time | 471.08 seconds |
Started | Jan 21 05:30:03 PM PST 24 |
Finished | Jan 21 05:37:55 PM PST 24 |
Peak memory | 254276 kb |
Host | smart-5d464bf9-248f-4fad-8e3c-b43c2139bb19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4027511498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_app.4027511498 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_app/latest |
Test location | /workspace/coverage/default/16.kmac_burst_write.1746631502 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 11355771992 ps |
CPU time | 1296.18 seconds |
Started | Jan 21 06:39:19 PM PST 24 |
Finished | Jan 21 07:00:56 PM PST 24 |
Peak memory | 243572 kb |
Host | smart-d688295f-1f71-4482-a58b-788cf50373cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1746631502 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_burst_write.1746631502 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_burst_write/latest |
Test location | /workspace/coverage/default/16.kmac_edn_timeout_error.2586406831 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 23311198 ps |
CPU time | 1.17 seconds |
Started | Jan 21 05:29:59 PM PST 24 |
Finished | Jan 21 05:30:01 PM PST 24 |
Peak memory | 218704 kb |
Host | smart-2f61d33e-d4df-4699-9cf3-54c12e9fda99 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2586406831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_edn_timeout_error.2586406831 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/16.kmac_entropy_mode_error.629053406 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 37557435 ps |
CPU time | 0.88 seconds |
Started | Jan 21 05:30:06 PM PST 24 |
Finished | Jan 21 05:30:09 PM PST 24 |
Peak memory | 218548 kb |
Host | smart-54bfb9e5-38f6-42ea-8213-c260c83c8c04 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=629053406 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_mode_error.629053406 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/16.kmac_entropy_refresh.2558401934 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 28050895302 ps |
CPU time | 184.96 seconds |
Started | Jan 21 05:30:01 PM PST 24 |
Finished | Jan 21 05:33:07 PM PST 24 |
Peak memory | 240136 kb |
Host | smart-1b30c675-c05f-4ef7-949d-9ad779dc7bdc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2558401934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_refresh.2558401934 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/16.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/16.kmac_error.2692613652 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 4139966238 ps |
CPU time | 93.7 seconds |
Started | Jan 21 05:30:01 PM PST 24 |
Finished | Jan 21 05:31:36 PM PST 24 |
Peak memory | 243408 kb |
Host | smart-d6a30c68-274b-4828-8f12-f6c4f0c92c91 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2692613652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_error.2692613652 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_error/latest |
Test location | /workspace/coverage/default/16.kmac_key_error.3207436726 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 118801825 ps |
CPU time | 1.17 seconds |
Started | Jan 21 06:44:21 PM PST 24 |
Finished | Jan 21 06:44:24 PM PST 24 |
Peak memory | 218556 kb |
Host | smart-c71f7e56-c253-4a89-8f5d-8965e91a5033 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3207436726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_key_error.3207436726 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_key_error/latest |
Test location | /workspace/coverage/default/16.kmac_lc_escalation.1816335246 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 60267505 ps |
CPU time | 1.66 seconds |
Started | Jan 21 05:30:22 PM PST 24 |
Finished | Jan 21 05:30:24 PM PST 24 |
Peak memory | 220020 kb |
Host | smart-d7c2f04d-ff6a-4738-a912-298e2be0e8a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1816335246 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_lc_escalation.1816335246 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/16.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/16.kmac_long_msg_and_output.903041445 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 213064726696 ps |
CPU time | 408.68 seconds |
Started | Jan 21 05:29:40 PM PST 24 |
Finished | Jan 21 05:36:29 PM PST 24 |
Peak memory | 248960 kb |
Host | smart-7a82907a-6863-4695-8885-db80be4b0aee |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=903041445 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_long_msg_an d_output.903041445 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/16.kmac_sideload.1502239692 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 27529589078 ps |
CPU time | 302.01 seconds |
Started | Jan 21 05:29:38 PM PST 24 |
Finished | Jan 21 05:34:41 PM PST 24 |
Peak memory | 244372 kb |
Host | smart-e15ff160-bd84-4ad8-b031-6e0504d9e644 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1502239692 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_sideload.1502239692 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_sideload/latest |
Test location | /workspace/coverage/default/16.kmac_smoke.3445632435 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 398387203 ps |
CPU time | 18.22 seconds |
Started | Jan 21 05:29:39 PM PST 24 |
Finished | Jan 21 05:29:58 PM PST 24 |
Peak memory | 226996 kb |
Host | smart-14da2651-2a3f-4bc6-b7ff-143585f7c4ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3445632435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_smoke.3445632435 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_smoke/latest |
Test location | /workspace/coverage/default/16.kmac_stress_all.449710697 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 9385217261 ps |
CPU time | 260.95 seconds |
Started | Jan 21 05:30:30 PM PST 24 |
Finished | Jan 21 05:34:53 PM PST 24 |
Peak memory | 243532 kb |
Host | smart-da61b304-b8ee-4a90-a731-de4410670858 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=449710697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all.449710697 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_stress_all/latest |
Test location | /workspace/coverage/default/16.kmac_stress_all_with_rand_reset.2610325177 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 494080916118 ps |
CPU time | 1886.54 seconds |
Started | Jan 21 05:30:25 PM PST 24 |
Finished | Jan 21 06:01:53 PM PST 24 |
Peak memory | 292836 kb |
Host | smart-69301ae6-985a-4581-9856-4d1fa793d683 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2610325177 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all_with_rand_reset.2610325177 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_kmac.2151712342 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 215372054 ps |
CPU time | 7.08 seconds |
Started | Jan 21 05:29:53 PM PST 24 |
Finished | Jan 21 05:30:01 PM PST 24 |
Peak memory | 220404 kb |
Host | smart-6a1628e2-f010-473f-9c60-80c851765e3d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2151712342 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 16.kmac_test_vectors_kmac.2151712342 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_kmac_xof.784252365 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 519358885 ps |
CPU time | 7.23 seconds |
Started | Jan 21 05:29:49 PM PST 24 |
Finished | Jan 21 05:29:57 PM PST 24 |
Peak memory | 218896 kb |
Host | smart-18fe2ca1-4289-40b9-b26c-911f5b9264fa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=784252365 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 16.kmac_test_vectors_kmac_xof.784252365 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_224.2679187730 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 20779034511 ps |
CPU time | 2267.94 seconds |
Started | Jan 21 05:29:41 PM PST 24 |
Finished | Jan 21 06:07:30 PM PST 24 |
Peak memory | 393760 kb |
Host | smart-79867ca8-c5ab-42fc-a471-2d311d51f85d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2679187730 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_224.2679187730 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_256.523499274 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 260120397783 ps |
CPU time | 2481.55 seconds |
Started | Jan 21 05:29:38 PM PST 24 |
Finished | Jan 21 06:11:01 PM PST 24 |
Peak memory | 392272 kb |
Host | smart-07fe9d9a-0e29-43dd-9dec-2678a2ac6fad |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=523499274 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_256.523499274 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_384.2685623671 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 60827913511 ps |
CPU time | 1641.03 seconds |
Started | Jan 21 06:57:38 PM PST 24 |
Finished | Jan 21 07:25:01 PM PST 24 |
Peak memory | 335832 kb |
Host | smart-59d46f66-1323-49ce-8490-411b4274e4f8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2685623671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_384.2685623671 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_512.2802189092 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 10782009096 ps |
CPU time | 1381.42 seconds |
Started | Jan 21 05:29:39 PM PST 24 |
Finished | Jan 21 05:52:42 PM PST 24 |
Peak memory | 301108 kb |
Host | smart-f5eb13a9-57d9-4c03-9b6b-5fbb58c60f8a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2802189092 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_512.2802189092 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_shake_256.3756229881 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 99331406084 ps |
CPU time | 4714.09 seconds |
Started | Jan 21 08:05:04 PM PST 24 |
Finished | Jan 21 09:23:40 PM PST 24 |
Peak memory | 570576 kb |
Host | smart-02f10958-ce0f-4462-aa78-2e6a4a9007a1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3756229881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_256.3756229881 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/17.kmac_alert_test.41032247 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 16271929 ps |
CPU time | 0.82 seconds |
Started | Jan 21 07:28:38 PM PST 24 |
Finished | Jan 21 07:28:40 PM PST 24 |
Peak memory | 218656 kb |
Host | smart-83582a47-6567-439d-9bb1-4985520d5feb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=41032247 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_alert_test.41032247 +enable_mas king=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_alert_test/latest |
Test location | /workspace/coverage/default/17.kmac_app.348918962 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 16294447491 ps |
CPU time | 262.08 seconds |
Started | Jan 21 05:31:07 PM PST 24 |
Finished | Jan 21 05:35:30 PM PST 24 |
Peak memory | 245696 kb |
Host | smart-f874abd6-1f75-4772-9ce9-9679abf7f222 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=348918962 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_app.348918962 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_app/latest |
Test location | /workspace/coverage/default/17.kmac_burst_write.3903686280 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 117579643936 ps |
CPU time | 1238.34 seconds |
Started | Jan 21 05:30:26 PM PST 24 |
Finished | Jan 21 05:51:05 PM PST 24 |
Peak memory | 243488 kb |
Host | smart-f17f40bd-9f00-45f9-910e-adba75ae9881 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3903686280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_burst_write.3903686280 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_burst_write/latest |
Test location | /workspace/coverage/default/17.kmac_edn_timeout_error.1395237338 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 1529035588 ps |
CPU time | 15.17 seconds |
Started | Jan 21 05:31:39 PM PST 24 |
Finished | Jan 21 05:32:01 PM PST 24 |
Peak memory | 233792 kb |
Host | smart-03e81e44-383b-4db6-941f-bd34c1e0d855 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1395237338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_edn_timeout_error.1395237338 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/17.kmac_entropy_mode_error.232077630 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 67957777 ps |
CPU time | 1.14 seconds |
Started | Jan 21 05:31:37 PM PST 24 |
Finished | Jan 21 05:31:43 PM PST 24 |
Peak memory | 218652 kb |
Host | smart-bc49106e-517f-4931-a326-c6e6326c2119 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=232077630 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_mode_error.232077630 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/17.kmac_entropy_refresh.2918656833 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 21437720183 ps |
CPU time | 205.82 seconds |
Started | Jan 21 05:31:08 PM PST 24 |
Finished | Jan 21 05:34:34 PM PST 24 |
Peak memory | 243592 kb |
Host | smart-5f1ea660-70a6-4fd7-a09c-e06ff7daed6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2918656833 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_refresh.2918656833 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/17.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/17.kmac_error.3454623932 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 34405087497 ps |
CPU time | 444.41 seconds |
Started | Jan 21 05:31:08 PM PST 24 |
Finished | Jan 21 05:38:34 PM PST 24 |
Peak memory | 268072 kb |
Host | smart-b47bc295-707f-4d87-a5cc-b7d548d21e2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3454623932 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_error.3454623932 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_error/latest |
Test location | /workspace/coverage/default/17.kmac_key_error.4166856852 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 1149617287 ps |
CPU time | 2.7 seconds |
Started | Jan 21 05:31:09 PM PST 24 |
Finished | Jan 21 05:31:13 PM PST 24 |
Peak memory | 218804 kb |
Host | smart-c0d2a257-d4b0-444f-9657-e60715386656 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4166856852 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_key_error.4166856852 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_key_error/latest |
Test location | /workspace/coverage/default/17.kmac_lc_escalation.3632066446 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 40849170 ps |
CPU time | 1.51 seconds |
Started | Jan 21 05:31:38 PM PST 24 |
Finished | Jan 21 05:31:43 PM PST 24 |
Peak memory | 219908 kb |
Host | smart-c5d09925-98a4-4f9c-9872-c4bc71984caf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3632066446 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_lc_escalation.3632066446 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/17.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/17.kmac_long_msg_and_output.337976002 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 176896969826 ps |
CPU time | 2744.79 seconds |
Started | Jan 21 05:30:27 PM PST 24 |
Finished | Jan 21 06:16:13 PM PST 24 |
Peak memory | 409400 kb |
Host | smart-89ef2a5e-36f2-4384-8245-5ab7687fa230 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=337976002 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_long_msg_an d_output.337976002 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/17.kmac_sideload.1321197460 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 50220568270 ps |
CPU time | 586.71 seconds |
Started | Jan 21 05:30:27 PM PST 24 |
Finished | Jan 21 05:40:15 PM PST 24 |
Peak memory | 258580 kb |
Host | smart-acb5cd98-3f42-4fe2-8f46-2f66e9a44d64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1321197460 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_sideload.1321197460 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_sideload/latest |
Test location | /workspace/coverage/default/17.kmac_smoke.3227836231 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 1431476870 ps |
CPU time | 10.77 seconds |
Started | Jan 21 05:30:26 PM PST 24 |
Finished | Jan 21 05:30:38 PM PST 24 |
Peak memory | 227048 kb |
Host | smart-0d0826de-5d22-45cc-946a-682fe8634845 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3227836231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_smoke.3227836231 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_smoke/latest |
Test location | /workspace/coverage/default/17.kmac_stress_all.87192079 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 56126047320 ps |
CPU time | 1118.33 seconds |
Started | Jan 21 06:41:42 PM PST 24 |
Finished | Jan 21 07:00:21 PM PST 24 |
Peak memory | 351064 kb |
Host | smart-31a54098-d2a6-4be2-9364-0a4d574e0711 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=87192079 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_stress_all.87192079 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_stress_all/latest |
Test location | /workspace/coverage/default/17.kmac_stress_all_with_rand_reset.1590647490 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 62702452792 ps |
CPU time | 1506.81 seconds |
Started | Jan 21 06:44:22 PM PST 24 |
Finished | Jan 21 07:09:30 PM PST 24 |
Peak memory | 326376 kb |
Host | smart-63f3d75e-18c2-4c7a-b612-8e181ad3fba4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1590647490 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_stress_all_with_rand_reset.1590647490 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_kmac.1576984825 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 1582369309 ps |
CPU time | 8.51 seconds |
Started | Jan 21 06:02:38 PM PST 24 |
Finished | Jan 21 06:02:48 PM PST 24 |
Peak memory | 220228 kb |
Host | smart-c961e0b1-a097-4ebb-a1df-556441bd234e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1576984825 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 17.kmac_test_vectors_kmac.1576984825 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_kmac_xof.2469209227 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 479537970 ps |
CPU time | 7.22 seconds |
Started | Jan 21 05:30:52 PM PST 24 |
Finished | Jan 21 05:31:01 PM PST 24 |
Peak memory | 218936 kb |
Host | smart-0c18e6b3-1202-4c34-a826-4bad2c08f8f5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2469209227 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_kmac_xof.2469209227 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_224.3883966305 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 259798383106 ps |
CPU time | 2514.48 seconds |
Started | Jan 21 05:30:34 PM PST 24 |
Finished | Jan 21 06:12:30 PM PST 24 |
Peak memory | 395352 kb |
Host | smart-f766a28c-c7fd-4f7e-a52f-e4a7a97cc41b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3883966305 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_224.3883966305 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_256.693636176 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 94314156833 ps |
CPU time | 2611.69 seconds |
Started | Jan 21 05:30:48 PM PST 24 |
Finished | Jan 21 06:14:21 PM PST 24 |
Peak memory | 382216 kb |
Host | smart-7a635a6d-1f85-45bd-8250-7d27c8858a25 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=693636176 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_256.693636176 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_384.786193982 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 273351569187 ps |
CPU time | 2056.5 seconds |
Started | Jan 21 05:30:45 PM PST 24 |
Finished | Jan 21 06:05:03 PM PST 24 |
Peak memory | 333396 kb |
Host | smart-bd3240df-5791-4df1-8df5-5e7625625e9e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=786193982 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_384.786193982 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_512.1318499768 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 11842262317 ps |
CPU time | 1332.2 seconds |
Started | Jan 21 05:30:44 PM PST 24 |
Finished | Jan 21 05:52:57 PM PST 24 |
Peak memory | 301016 kb |
Host | smart-6a883f59-cb73-4e9e-95f0-3be684f6fc15 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1318499768 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_512.1318499768 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_shake_128.2947120703 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 68970814879 ps |
CPU time | 5694.46 seconds |
Started | Jan 21 05:30:46 PM PST 24 |
Finished | Jan 21 07:05:41 PM PST 24 |
Peak memory | 666912 kb |
Host | smart-26d20976-0c2f-4a5b-8cc5-dba4ba10075c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2947120703 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_128.2947120703 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_shake_256.3662244029 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 109940787107 ps |
CPU time | 5078.18 seconds |
Started | Jan 21 05:30:52 PM PST 24 |
Finished | Jan 21 06:55:32 PM PST 24 |
Peak memory | 581096 kb |
Host | smart-50447f28-b538-40d5-adf9-911637b8f41f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3662244029 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_256.3662244029 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/18.kmac_alert_test.3053968911 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 52340337 ps |
CPU time | 0.84 seconds |
Started | Jan 21 05:32:35 PM PST 24 |
Finished | Jan 21 05:32:44 PM PST 24 |
Peak memory | 218548 kb |
Host | smart-97f1c6f7-c765-4325-b9e4-4d0e77f30c01 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3053968911 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_alert_test.3053968911 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_alert_test/latest |
Test location | /workspace/coverage/default/18.kmac_app.357116894 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 3781687936 ps |
CPU time | 90.64 seconds |
Started | Jan 21 05:32:08 PM PST 24 |
Finished | Jan 21 05:33:42 PM PST 24 |
Peak memory | 241216 kb |
Host | smart-e59efe1b-c03f-4cae-af0d-bb6c1bb4a7c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=357116894 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_app.357116894 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_app/latest |
Test location | /workspace/coverage/default/18.kmac_burst_write.1577326609 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 24886486643 ps |
CPU time | 914.03 seconds |
Started | Jan 21 08:37:06 PM PST 24 |
Finished | Jan 21 08:52:21 PM PST 24 |
Peak memory | 239192 kb |
Host | smart-596ece44-9057-4988-8540-c8ecc8d32718 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1577326609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_burst_write.1577326609 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_burst_write/latest |
Test location | /workspace/coverage/default/18.kmac_edn_timeout_error.97745718 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 18174146 ps |
CPU time | 0.89 seconds |
Started | Jan 21 05:32:35 PM PST 24 |
Finished | Jan 21 05:32:44 PM PST 24 |
Peak memory | 218596 kb |
Host | smart-078fe32d-02b8-4231-bbe7-33a08395bd45 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=97745718 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_edn_timeout_error.97745718 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/18.kmac_entropy_mode_error.1720626453 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 125486161 ps |
CPU time | 1.37 seconds |
Started | Jan 21 05:32:34 PM PST 24 |
Finished | Jan 21 05:32:44 PM PST 24 |
Peak memory | 218688 kb |
Host | smart-edbe92e5-b052-4333-8018-115044339cbd |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1720626453 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_mode_error.1720626453 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/18.kmac_entropy_refresh.4077605848 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 57697710316 ps |
CPU time | 335.64 seconds |
Started | Jan 21 06:18:17 PM PST 24 |
Finished | Jan 21 06:23:55 PM PST 24 |
Peak memory | 247556 kb |
Host | smart-3ce75253-9c01-4783-a0d7-eebbee3b3b6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4077605848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_refresh.4077605848 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/18.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/18.kmac_error.2320486916 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 5545299917 ps |
CPU time | 189.58 seconds |
Started | Jan 21 05:32:15 PM PST 24 |
Finished | Jan 21 05:35:29 PM PST 24 |
Peak memory | 251792 kb |
Host | smart-5f5cb45d-4522-48c9-a1e0-b288c55dd003 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2320486916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_error.2320486916 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_error/latest |
Test location | /workspace/coverage/default/18.kmac_key_error.3624609829 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 1815398523 ps |
CPU time | 5.89 seconds |
Started | Jan 21 07:05:21 PM PST 24 |
Finished | Jan 21 07:05:34 PM PST 24 |
Peak memory | 218668 kb |
Host | smart-075ff76e-4512-4226-b8b1-5084bde609f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3624609829 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_key_error.3624609829 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_key_error/latest |
Test location | /workspace/coverage/default/18.kmac_lc_escalation.3273706734 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 78170440 ps |
CPU time | 1.47 seconds |
Started | Jan 21 05:32:34 PM PST 24 |
Finished | Jan 21 05:32:44 PM PST 24 |
Peak memory | 220360 kb |
Host | smart-4fa412e3-c3e2-4c84-84da-c5a4f3ea424a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3273706734 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_lc_escalation.3273706734 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/18.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/18.kmac_long_msg_and_output.8196803 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 1517494517 ps |
CPU time | 47.52 seconds |
Started | Jan 21 05:31:47 PM PST 24 |
Finished | Jan 21 05:32:36 PM PST 24 |
Peak memory | 234508 kb |
Host | smart-e1ffcf29-213d-4ef6-bbe5-97a943a91ef0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=8196803 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_and_ output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_long_msg_and_ output.8196803 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/18.kmac_sideload.3117691761 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 2923883246 ps |
CPU time | 232.88 seconds |
Started | Jan 21 08:28:48 PM PST 24 |
Finished | Jan 21 08:32:43 PM PST 24 |
Peak memory | 242836 kb |
Host | smart-eb2005a2-0dbe-42df-a201-1e2b37e3cc57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3117691761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_sideload.3117691761 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_sideload/latest |
Test location | /workspace/coverage/default/18.kmac_smoke.3623993793 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 1335493117 ps |
CPU time | 52.43 seconds |
Started | Jan 21 05:31:52 PM PST 24 |
Finished | Jan 21 05:32:47 PM PST 24 |
Peak memory | 223292 kb |
Host | smart-8136c4ed-c22e-4933-b687-e6feb6b77051 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3623993793 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_smoke.3623993793 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_smoke/latest |
Test location | /workspace/coverage/default/18.kmac_stress_all.544120476 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 7115127391 ps |
CPU time | 147.26 seconds |
Started | Jan 21 05:32:35 PM PST 24 |
Finished | Jan 21 05:35:11 PM PST 24 |
Peak memory | 240544 kb |
Host | smart-17ef79e0-b153-4cc3-9f51-a76d145a7b13 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=544120476 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_stress_all.544120476 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_stress_all/latest |
Test location | /workspace/coverage/default/18.kmac_stress_all_with_rand_reset.1160951256 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 58618554864 ps |
CPU time | 1935.29 seconds |
Started | Jan 21 05:32:36 PM PST 24 |
Finished | Jan 21 06:05:00 PM PST 24 |
Peak memory | 337632 kb |
Host | smart-a91ec4cb-63a8-420f-9a88-6a84656787ba |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1160951256 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_stress_all_with_rand_reset.1160951256 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_kmac.1857500426 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 200839980 ps |
CPU time | 6.94 seconds |
Started | Jan 21 05:55:26 PM PST 24 |
Finished | Jan 21 05:55:36 PM PST 24 |
Peak memory | 218884 kb |
Host | smart-0c19d1a7-3d06-468f-a9ab-d871fb179d53 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1857500426 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 18.kmac_test_vectors_kmac.1857500426 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_kmac_xof.4283787666 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 437449734 ps |
CPU time | 6.65 seconds |
Started | Jan 21 06:32:36 PM PST 24 |
Finished | Jan 21 06:32:43 PM PST 24 |
Peak memory | 220232 kb |
Host | smart-b8cd6586-224c-48e4-b840-dfa5a466acf6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4283787666 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_kmac_xof.4283787666 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_224.3934035236 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 24101721679 ps |
CPU time | 2359.83 seconds |
Started | Jan 21 06:03:24 PM PST 24 |
Finished | Jan 21 06:42:46 PM PST 24 |
Peak memory | 402028 kb |
Host | smart-4dec01e2-171f-4534-a335-a87f8955fd9f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3934035236 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_224.3934035236 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_256.1735750904 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 145676961644 ps |
CPU time | 2232.24 seconds |
Started | Jan 21 06:38:17 PM PST 24 |
Finished | Jan 21 07:15:30 PM PST 24 |
Peak memory | 383828 kb |
Host | smart-4bbcb326-35ec-4be0-9f9e-393f4a9b0f81 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1735750904 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_256.1735750904 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_384.760105035 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 73964197997 ps |
CPU time | 2011.25 seconds |
Started | Jan 21 05:31:47 PM PST 24 |
Finished | Jan 21 06:05:20 PM PST 24 |
Peak memory | 341884 kb |
Host | smart-2d1cd383-cbd2-4549-be5f-6daf57c8da0a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=760105035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_384.760105035 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_512.2357773942 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 410988155824 ps |
CPU time | 1416.78 seconds |
Started | Jan 21 05:31:55 PM PST 24 |
Finished | Jan 21 05:55:34 PM PST 24 |
Peak memory | 298640 kb |
Host | smart-98f07671-7dbb-474f-aab7-12425d5aea0a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2357773942 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_512.2357773942 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_shake_128.480108690 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 786220130581 ps |
CPU time | 6689.88 seconds |
Started | Jan 21 05:31:56 PM PST 24 |
Finished | Jan 21 07:23:28 PM PST 24 |
Peak memory | 662432 kb |
Host | smart-0fab4247-e24f-46e7-8ab1-93b1b77d2c9e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=480108690 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_128.480108690 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_shake_256.963147742 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 2191372569990 ps |
CPU time | 5880.07 seconds |
Started | Jan 21 07:02:26 PM PST 24 |
Finished | Jan 21 08:40:28 PM PST 24 |
Peak memory | 563776 kb |
Host | smart-01106f5c-a704-44cd-93d1-3607d5d278ee |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=963147742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_256.963147742 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/19.kmac_alert_test.1293496620 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 21968955 ps |
CPU time | 0.98 seconds |
Started | Jan 21 05:33:57 PM PST 24 |
Finished | Jan 21 05:33:59 PM PST 24 |
Peak memory | 218600 kb |
Host | smart-7a1f340d-be6d-455e-a0fc-36277b5b4cfb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1293496620 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_alert_test.1293496620 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_alert_test/latest |
Test location | /workspace/coverage/default/19.kmac_app.3444709085 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 9941499266 ps |
CPU time | 319.74 seconds |
Started | Jan 21 05:33:27 PM PST 24 |
Finished | Jan 21 05:38:47 PM PST 24 |
Peak memory | 248976 kb |
Host | smart-aee1314d-9f6a-4dd2-bf52-ee9a99db904d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3444709085 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_app.3444709085 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_app/latest |
Test location | /workspace/coverage/default/19.kmac_burst_write.3651814736 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 19372980140 ps |
CPU time | 827.65 seconds |
Started | Jan 21 05:32:54 PM PST 24 |
Finished | Jan 21 05:46:44 PM PST 24 |
Peak memory | 236812 kb |
Host | smart-ed434d90-2a54-42a4-8949-118996c6007e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3651814736 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_burst_write.3651814736 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_burst_write/latest |
Test location | /workspace/coverage/default/19.kmac_edn_timeout_error.3680508078 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 357923995 ps |
CPU time | 13.85 seconds |
Started | Jan 21 06:16:33 PM PST 24 |
Finished | Jan 21 06:16:48 PM PST 24 |
Peak memory | 223632 kb |
Host | smart-f84cb637-6246-44ec-9265-080806dda239 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3680508078 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_edn_timeout_error.3680508078 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/19.kmac_entropy_mode_error.1872884898 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 84449696 ps |
CPU time | 1.17 seconds |
Started | Jan 21 06:45:14 PM PST 24 |
Finished | Jan 21 06:45:16 PM PST 24 |
Peak memory | 218732 kb |
Host | smart-7b9b59d8-99c9-4d86-8cab-02e24ebd8acb |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1872884898 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_mode_error.1872884898 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/19.kmac_entropy_refresh.359513664 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 28749445299 ps |
CPU time | 344.22 seconds |
Started | Jan 21 05:33:34 PM PST 24 |
Finished | Jan 21 05:39:20 PM PST 24 |
Peak memory | 250024 kb |
Host | smart-5deeb9f8-3dbf-4308-a41e-23f424d23d96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=359513664 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_refresh.359513664 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/19.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/19.kmac_error.3188187567 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 1931938008 ps |
CPU time | 122.17 seconds |
Started | Jan 21 05:33:34 PM PST 24 |
Finished | Jan 21 05:35:38 PM PST 24 |
Peak memory | 243552 kb |
Host | smart-cf9a0bab-7c24-45f6-8b87-c7ca2351c461 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3188187567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_error.3188187567 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_error/latest |
Test location | /workspace/coverage/default/19.kmac_key_error.3563028267 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 3070746435 ps |
CPU time | 4.72 seconds |
Started | Jan 21 05:33:35 PM PST 24 |
Finished | Jan 21 05:33:41 PM PST 24 |
Peak memory | 218852 kb |
Host | smart-8e69c830-2f01-4ad7-bd23-4255ec5f1636 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3563028267 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_key_error.3563028267 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_key_error/latest |
Test location | /workspace/coverage/default/19.kmac_lc_escalation.3370665082 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 39785528 ps |
CPU time | 1.5 seconds |
Started | Jan 21 05:33:37 PM PST 24 |
Finished | Jan 21 05:33:40 PM PST 24 |
Peak memory | 219764 kb |
Host | smart-cf439e5f-7f04-4912-b810-d4337eac3812 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3370665082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_lc_escalation.3370665082 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/19.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/19.kmac_sideload.3533849436 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 16294173434 ps |
CPU time | 452.53 seconds |
Started | Jan 21 05:54:33 PM PST 24 |
Finished | Jan 21 06:02:06 PM PST 24 |
Peak memory | 250888 kb |
Host | smart-6f9d0540-e370-424b-918a-ad6c530df9cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3533849436 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_sideload.3533849436 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_sideload/latest |
Test location | /workspace/coverage/default/19.kmac_smoke.1944243584 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 15468818014 ps |
CPU time | 93.82 seconds |
Started | Jan 21 05:32:43 PM PST 24 |
Finished | Jan 21 05:34:22 PM PST 24 |
Peak memory | 227104 kb |
Host | smart-a4d57ef5-6f3e-4389-8f9f-4c23b90d5c37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1944243584 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_smoke.1944243584 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_smoke/latest |
Test location | /workspace/coverage/default/19.kmac_stress_all.3845213253 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 61782691888 ps |
CPU time | 1529.56 seconds |
Started | Jan 21 06:05:35 PM PST 24 |
Finished | Jan 21 06:31:06 PM PST 24 |
Peak memory | 354296 kb |
Host | smart-6f493c14-cc2d-40aa-a862-9ace6d26677d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3845213253 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all.3845213253 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_stress_all/latest |
Test location | /workspace/coverage/default/19.kmac_stress_all_with_rand_reset.3142655117 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 69476194611 ps |
CPU time | 452.69 seconds |
Started | Jan 21 07:09:52 PM PST 24 |
Finished | Jan 21 07:17:27 PM PST 24 |
Peak memory | 276260 kb |
Host | smart-6000bc98-2a30-486d-aaf2-6f1cd554ec3b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3142655117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all_with_rand_reset.3142655117 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_kmac.2138899085 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 116267909 ps |
CPU time | 7.04 seconds |
Started | Jan 21 05:33:00 PM PST 24 |
Finished | Jan 21 05:33:10 PM PST 24 |
Peak memory | 218912 kb |
Host | smart-252b875a-ae84-48ef-aa88-509fc457d63e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2138899085 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 19.kmac_test_vectors_kmac.2138899085 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_kmac_xof.1382255176 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 924840928 ps |
CPU time | 8.73 seconds |
Started | Jan 21 05:33:30 PM PST 24 |
Finished | Jan 21 05:33:40 PM PST 24 |
Peak memory | 218856 kb |
Host | smart-df1d3a29-5bd4-4f8f-9655-369d88fc90eb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1382255176 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_kmac_xof.1382255176 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_224.577318463 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 409679237729 ps |
CPU time | 2232.76 seconds |
Started | Jan 21 05:32:50 PM PST 24 |
Finished | Jan 21 06:10:05 PM PST 24 |
Peak memory | 400764 kb |
Host | smart-8dbc7755-82bc-449f-a922-f4ef84365c90 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=577318463 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_224.577318463 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_256.1776617888 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 20016500957 ps |
CPU time | 2248.22 seconds |
Started | Jan 21 05:32:51 PM PST 24 |
Finished | Jan 21 06:10:21 PM PST 24 |
Peak memory | 389532 kb |
Host | smart-08f7aaad-608a-4844-92bc-877079ef570d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1776617888 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_256.1776617888 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_384.312558953 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 29085625470 ps |
CPU time | 1814.98 seconds |
Started | Jan 21 05:32:51 PM PST 24 |
Finished | Jan 21 06:03:08 PM PST 24 |
Peak memory | 340132 kb |
Host | smart-1c5d44d7-6f1c-4f01-a69c-067335fa2a35 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=312558953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_384.312558953 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_512.2209354582 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 49844008271 ps |
CPU time | 1464.02 seconds |
Started | Jan 21 06:34:54 PM PST 24 |
Finished | Jan 21 06:59:18 PM PST 24 |
Peak memory | 304364 kb |
Host | smart-2eb0d749-8fc6-4298-8cf4-5d71ecc6819e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2209354582 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_512.2209354582 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_shake_128.2320437801 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 273731638087 ps |
CPU time | 6829.97 seconds |
Started | Jan 21 05:33:00 PM PST 24 |
Finished | Jan 21 07:26:53 PM PST 24 |
Peak memory | 673260 kb |
Host | smart-2f875fc0-9a31-4273-bf54-660c106e206f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2320437801 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_128.2320437801 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_shake_256.693855106 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 1084135614386 ps |
CPU time | 5824.97 seconds |
Started | Jan 21 05:33:00 PM PST 24 |
Finished | Jan 21 07:10:09 PM PST 24 |
Peak memory | 567992 kb |
Host | smart-690f91f8-79e0-4c60-b414-b1ebea2b1a92 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=693855106 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_256.693855106 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/2.kmac_alert_test.3864293627 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 21486988 ps |
CPU time | 0.96 seconds |
Started | Jan 21 05:16:46 PM PST 24 |
Finished | Jan 21 05:16:48 PM PST 24 |
Peak memory | 218680 kb |
Host | smart-b114db34-1719-42f5-b557-57263eb85d50 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3864293627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_alert_test.3864293627 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_alert_test/latest |
Test location | /workspace/coverage/default/2.kmac_app.1778158036 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 5415819689 ps |
CPU time | 123.71 seconds |
Started | Jan 21 07:10:40 PM PST 24 |
Finished | Jan 21 07:12:46 PM PST 24 |
Peak memory | 236616 kb |
Host | smart-ecbda70b-1d0e-4e01-b780-52af22328b4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1778158036 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app.1778158036 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_app/latest |
Test location | /workspace/coverage/default/2.kmac_app_with_partial_data.1372678537 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 13069660678 ps |
CPU time | 310.03 seconds |
Started | Jan 21 05:16:34 PM PST 24 |
Finished | Jan 21 05:21:45 PM PST 24 |
Peak memory | 248904 kb |
Host | smart-a327eace-78ac-48f4-aca8-7ebc77489879 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1372678537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app_with_partial_data.1372678537 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/2.kmac_burst_write.404827631 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 16532275349 ps |
CPU time | 685.66 seconds |
Started | Jan 21 05:15:59 PM PST 24 |
Finished | Jan 21 05:27:34 PM PST 24 |
Peak memory | 243552 kb |
Host | smart-dd41b4ac-6d1f-43d0-b63d-e09ac8e59218 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=404827631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_burst_write.404827631 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_burst_write/latest |
Test location | /workspace/coverage/default/2.kmac_edn_timeout_error.1197090009 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 682618908 ps |
CPU time | 24 seconds |
Started | Jan 21 05:16:27 PM PST 24 |
Finished | Jan 21 05:16:52 PM PST 24 |
Peak memory | 235392 kb |
Host | smart-3648c841-df62-4c69-84ff-9baf47dedcca |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1197090009 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_edn_timeout_error.1197090009 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/2.kmac_entropy_mode_error.2701124490 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 100080678 ps |
CPU time | 1.35 seconds |
Started | Jan 21 05:16:28 PM PST 24 |
Finished | Jan 21 05:16:30 PM PST 24 |
Peak memory | 218716 kb |
Host | smart-debb632f-b06e-4de6-8009-570f4f1b1407 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2701124490 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_mode_error.2701124490 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/2.kmac_entropy_refresh.1743640280 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 14379213800 ps |
CPU time | 75.76 seconds |
Started | Jan 21 05:16:31 PM PST 24 |
Finished | Jan 21 05:17:48 PM PST 24 |
Peak memory | 243424 kb |
Host | smart-67c4eaac-b61c-4e54-a406-dc837fe593a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1743640280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_refresh.1743640280 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/2.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/2.kmac_error.935516906 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 6006734406 ps |
CPU time | 132.95 seconds |
Started | Jan 21 05:16:27 PM PST 24 |
Finished | Jan 21 05:18:42 PM PST 24 |
Peak memory | 251632 kb |
Host | smart-39c54817-620f-4aaf-88ba-c2dc33ad0e15 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=935516906 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_error.935516906 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_error/latest |
Test location | /workspace/coverage/default/2.kmac_key_error.4262087686 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 3214059898 ps |
CPU time | 6.73 seconds |
Started | Jan 21 05:16:29 PM PST 24 |
Finished | Jan 21 05:16:37 PM PST 24 |
Peak memory | 218904 kb |
Host | smart-72c4da6d-f959-4897-83ae-c85320cd0019 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4262087686 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_key_error.4262087686 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_key_error/latest |
Test location | /workspace/coverage/default/2.kmac_lc_escalation.641256088 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 54485017 ps |
CPU time | 1.67 seconds |
Started | Jan 21 05:16:29 PM PST 24 |
Finished | Jan 21 05:16:32 PM PST 24 |
Peak memory | 219064 kb |
Host | smart-883ea2cc-7889-4191-8dd7-e9d314bc9dae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=641256088 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_lc_escalation.641256088 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/2.kmac_long_msg_and_output.2939919693 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 72077614736 ps |
CPU time | 2468.54 seconds |
Started | Jan 21 05:15:47 PM PST 24 |
Finished | Jan 21 05:57:07 PM PST 24 |
Peak memory | 394704 kb |
Host | smart-679c451e-ee1a-43b1-aec6-2a35e15bad0e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2939919693 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_long_msg_an d_output.2939919693 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/2.kmac_mubi.1034187874 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 5066439273 ps |
CPU time | 133.82 seconds |
Started | Jan 21 05:16:28 PM PST 24 |
Finished | Jan 21 05:18:43 PM PST 24 |
Peak memory | 243732 kb |
Host | smart-6ab8d24e-5ff8-4095-aca9-c6b982554a74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1034187874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_mubi.1034187874 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_mubi/latest |
Test location | /workspace/coverage/default/2.kmac_sec_cm.307778584 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 14367461080 ps |
CPU time | 62.84 seconds |
Started | Jan 21 06:18:05 PM PST 24 |
Finished | Jan 21 06:19:10 PM PST 24 |
Peak memory | 280084 kb |
Host | smart-bc1eda32-ae27-4a05-b726-a1bf290546f2 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=307778584 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sec_cm.307778584 +enable_masking =1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/2.kmac_sideload.842333850 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 29278091400 ps |
CPU time | 274.47 seconds |
Started | Jan 21 05:15:43 PM PST 24 |
Finished | Jan 21 05:20:22 PM PST 24 |
Peak memory | 244748 kb |
Host | smart-2e8a1227-4784-472b-b1b0-f54c82af43d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=842333850 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sideload.842333850 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_sideload/latest |
Test location | /workspace/coverage/default/2.kmac_smoke.1626974574 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 4898102148 ps |
CPU time | 19.12 seconds |
Started | Jan 21 05:15:48 PM PST 24 |
Finished | Jan 21 05:16:19 PM PST 24 |
Peak memory | 220432 kb |
Host | smart-1f85ed0d-16d5-4ccd-8c0e-a3f6fd6081b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1626974574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_smoke.1626974574 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_smoke/latest |
Test location | /workspace/coverage/default/2.kmac_stress_all.679562892 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 66690041416 ps |
CPU time | 494.43 seconds |
Started | Jan 21 05:16:32 PM PST 24 |
Finished | Jan 21 05:24:47 PM PST 24 |
Peak memory | 266372 kb |
Host | smart-15f79c8e-d89c-4475-bd43-612d13cf5c29 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=679562892 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all.679562892 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_stress_all/latest |
Test location | /workspace/coverage/default/2.kmac_stress_all_with_rand_reset.1016409067 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 76555249112 ps |
CPU time | 1899.78 seconds |
Started | Jan 21 06:59:55 PM PST 24 |
Finished | Jan 21 07:31:36 PM PST 24 |
Peak memory | 351152 kb |
Host | smart-bff8eec5-c2da-4c88-9cc1-43a8f2c037b8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1016409067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all_with_rand_reset.1016409067 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_kmac.853040963 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 325916133 ps |
CPU time | 6.7 seconds |
Started | Jan 21 05:16:03 PM PST 24 |
Finished | Jan 21 05:16:16 PM PST 24 |
Peak memory | 219008 kb |
Host | smart-2993234e-5957-4160-a0c3-f37880272c56 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=853040963 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 2.kmac_test_vectors_kmac.853040963 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_kmac_xof.857580848 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 922540068 ps |
CPU time | 7.44 seconds |
Started | Jan 21 05:28:40 PM PST 24 |
Finished | Jan 21 05:28:49 PM PST 24 |
Peak memory | 218836 kb |
Host | smart-5302cbee-3664-4f06-bc1c-428a3bd57653 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=857580848 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 2.kmac_test_vectors_kmac_xof.857580848 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_224.4221501874 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 68010741558 ps |
CPU time | 2582.05 seconds |
Started | Jan 21 05:16:01 PM PST 24 |
Finished | Jan 21 05:59:11 PM PST 24 |
Peak memory | 397868 kb |
Host | smart-11ea4327-1bb4-4384-9be6-a9e20668d313 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4221501874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_224.4221501874 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_256.1310637736 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 80667242725 ps |
CPU time | 2277.33 seconds |
Started | Jan 21 05:15:59 PM PST 24 |
Finished | Jan 21 05:54:05 PM PST 24 |
Peak memory | 387732 kb |
Host | smart-f528cb5c-617f-46c4-a1cd-843049ae1571 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1310637736 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_256.1310637736 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_384.2331080036 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 256492635979 ps |
CPU time | 1992.92 seconds |
Started | Jan 21 06:50:25 PM PST 24 |
Finished | Jan 21 07:23:39 PM PST 24 |
Peak memory | 346944 kb |
Host | smart-f287cf22-b759-4de4-8b2a-fa17145c8449 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2331080036 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_384.2331080036 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_512.813035644 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 11076348030 ps |
CPU time | 1387.26 seconds |
Started | Jan 21 05:16:06 PM PST 24 |
Finished | Jan 21 05:39:17 PM PST 24 |
Peak memory | 302776 kb |
Host | smart-ad947699-bf8a-4985-ac1d-57c43baba79e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=813035644 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_512.813035644 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_shake_128.913580358 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 714286734425 ps |
CPU time | 6221.34 seconds |
Started | Jan 21 05:16:02 PM PST 24 |
Finished | Jan 21 06:59:51 PM PST 24 |
Peak memory | 657652 kb |
Host | smart-8ab9b8d4-eb1c-46c0-afd7-afecb3d456fd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=913580358 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_128.913580358 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_shake_256.797764250 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 218944254433 ps |
CPU time | 4848.64 seconds |
Started | Jan 21 05:16:03 PM PST 24 |
Finished | Jan 21 06:36:58 PM PST 24 |
Peak memory | 562036 kb |
Host | smart-9756bdf9-fc50-43e4-9a58-f33871d64703 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=797764250 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_256.797764250 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/20.kmac_alert_test.2688727384 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 50628197 ps |
CPU time | 0.96 seconds |
Started | Jan 21 05:34:56 PM PST 24 |
Finished | Jan 21 05:34:57 PM PST 24 |
Peak memory | 219740 kb |
Host | smart-c3e4413b-fd7f-4736-8630-c375b9c9f05c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2688727384 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_alert_test.2688727384 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_alert_test/latest |
Test location | /workspace/coverage/default/20.kmac_app.3308208021 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 5929841968 ps |
CPU time | 163.9 seconds |
Started | Jan 21 05:34:37 PM PST 24 |
Finished | Jan 21 05:37:22 PM PST 24 |
Peak memory | 239692 kb |
Host | smart-5fe21aaa-e40d-443c-8379-545e40d47c46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3308208021 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_app.3308208021 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_app/latest |
Test location | /workspace/coverage/default/20.kmac_burst_write.2330000678 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 15064665152 ps |
CPU time | 1631.96 seconds |
Started | Jan 21 05:34:14 PM PST 24 |
Finished | Jan 21 06:01:30 PM PST 24 |
Peak memory | 240604 kb |
Host | smart-ab0442fd-48ff-4a01-a951-82f6bad9c841 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2330000678 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_burst_write.2330000678 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_burst_write/latest |
Test location | /workspace/coverage/default/20.kmac_entropy_refresh.3416187051 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 23926843068 ps |
CPU time | 270.33 seconds |
Started | Jan 21 05:34:34 PM PST 24 |
Finished | Jan 21 05:39:06 PM PST 24 |
Peak memory | 243724 kb |
Host | smart-3b4a76f8-5666-49bd-9d3d-1d5ed4658dff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3416187051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_entropy_refresh.3416187051 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/20.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/20.kmac_error.3092495203 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 47530766559 ps |
CPU time | 119.97 seconds |
Started | Jan 21 05:34:36 PM PST 24 |
Finished | Jan 21 05:36:37 PM PST 24 |
Peak memory | 243412 kb |
Host | smart-cc7810c5-6406-4322-b2bb-33c2979c93dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3092495203 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_error.3092495203 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_error/latest |
Test location | /workspace/coverage/default/20.kmac_key_error.454219964 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 520574613 ps |
CPU time | 3.91 seconds |
Started | Jan 21 05:34:38 PM PST 24 |
Finished | Jan 21 05:34:43 PM PST 24 |
Peak memory | 218944 kb |
Host | smart-159bf7f9-4a29-4e18-b71d-871cfdaea301 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=454219964 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_key_error.454219964 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_key_error/latest |
Test location | /workspace/coverage/default/20.kmac_lc_escalation.874261309 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 64255038 ps |
CPU time | 1.42 seconds |
Started | Jan 21 07:01:21 PM PST 24 |
Finished | Jan 21 07:01:34 PM PST 24 |
Peak memory | 220216 kb |
Host | smart-fc2ae025-075b-4628-a8f6-e66bd3c7802d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=874261309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_lc_escalation.874261309 +enable_masking=1 +sw_key _masked=0 |
Directory | /workspace/20.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/20.kmac_long_msg_and_output.534252138 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 119224993680 ps |
CPU time | 3558.15 seconds |
Started | Jan 21 06:55:51 PM PST 24 |
Finished | Jan 21 07:55:11 PM PST 24 |
Peak memory | 484788 kb |
Host | smart-0f0febc9-ba4f-4da2-8e47-c9d266b25491 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=534252138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_long_msg_an d_output.534252138 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/20.kmac_sideload.3280360178 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 40847437960 ps |
CPU time | 385.2 seconds |
Started | Jan 21 06:10:31 PM PST 24 |
Finished | Jan 21 06:16:57 PM PST 24 |
Peak memory | 248540 kb |
Host | smart-e74b1390-09a6-42d5-8370-657f3c90cb68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3280360178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_sideload.3280360178 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_sideload/latest |
Test location | /workspace/coverage/default/20.kmac_smoke.3744314170 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 2959732921 ps |
CPU time | 74.37 seconds |
Started | Jan 21 05:34:05 PM PST 24 |
Finished | Jan 21 05:35:21 PM PST 24 |
Peak memory | 227080 kb |
Host | smart-32400c04-d893-40fa-aaee-ce130b97b575 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3744314170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_smoke.3744314170 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_smoke/latest |
Test location | /workspace/coverage/default/20.kmac_stress_all.3722930756 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 11055359660 ps |
CPU time | 781.52 seconds |
Started | Jan 21 06:40:04 PM PST 24 |
Finished | Jan 21 06:53:11 PM PST 24 |
Peak memory | 324500 kb |
Host | smart-c2175e3b-146e-4c70-bde9-12d2e6365e6b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3722930756 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all.3722930756 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_stress_all/latest |
Test location | /workspace/coverage/default/20.kmac_stress_all_with_rand_reset.3222980299 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 259129507454 ps |
CPU time | 2031.42 seconds |
Started | Jan 21 05:34:48 PM PST 24 |
Finished | Jan 21 06:08:40 PM PST 24 |
Peak memory | 350252 kb |
Host | smart-2516b0cf-759b-4cca-96ee-93d2a1c3184e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3222980299 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all_with_rand_reset.3222980299 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_kmac.179473450 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 117284744 ps |
CPU time | 5.92 seconds |
Started | Jan 21 05:34:35 PM PST 24 |
Finished | Jan 21 05:34:42 PM PST 24 |
Peak memory | 218912 kb |
Host | smart-ccfbee12-e44b-4fec-bfef-5ee6fe6152ba |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=179473450 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 20.kmac_test_vectors_kmac.179473450 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_kmac_xof.3947068224 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 508191708 ps |
CPU time | 7.24 seconds |
Started | Jan 21 05:34:40 PM PST 24 |
Finished | Jan 21 05:34:48 PM PST 24 |
Peak memory | 220240 kb |
Host | smart-3ca8bde7-507a-4265-bf4b-8a0fd0a34642 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3947068224 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_kmac_xof.3947068224 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_224.1086869658 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 692754830387 ps |
CPU time | 2679.66 seconds |
Started | Jan 21 05:34:14 PM PST 24 |
Finished | Jan 21 06:18:58 PM PST 24 |
Peak memory | 398508 kb |
Host | smart-382189ab-c3f6-4837-9417-4a939f54eb0e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1086869658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_224.1086869658 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_256.527420687 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 19646420603 ps |
CPU time | 2086.14 seconds |
Started | Jan 21 05:34:17 PM PST 24 |
Finished | Jan 21 06:09:05 PM PST 24 |
Peak memory | 380436 kb |
Host | smart-3621e88c-1b27-4b3d-a826-aec6b71a4bf7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=527420687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_256.527420687 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_384.2812646469 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 262467170954 ps |
CPU time | 1873.25 seconds |
Started | Jan 21 05:34:14 PM PST 24 |
Finished | Jan 21 06:05:30 PM PST 24 |
Peak memory | 339684 kb |
Host | smart-d76e3af5-428a-47c3-a3a3-48a8955a589e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2812646469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_384.2812646469 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_512.1818663544 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 42840146795 ps |
CPU time | 1431.21 seconds |
Started | Jan 21 05:34:26 PM PST 24 |
Finished | Jan 21 05:58:18 PM PST 24 |
Peak memory | 300864 kb |
Host | smart-4d193a23-588e-41f6-aedd-d6beba58191c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1818663544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_512.1818663544 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_shake_128.1157358943 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 248816763229 ps |
CPU time | 5908.42 seconds |
Started | Jan 21 05:34:24 PM PST 24 |
Finished | Jan 21 07:12:54 PM PST 24 |
Peak memory | 648664 kb |
Host | smart-0f10afbd-76d6-488a-837b-349643c75ceb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1157358943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_128.1157358943 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_shake_256.3064221374 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 184926936495 ps |
CPU time | 5174.93 seconds |
Started | Jan 21 05:34:23 PM PST 24 |
Finished | Jan 21 07:00:40 PM PST 24 |
Peak memory | 583636 kb |
Host | smart-d2db6b85-00f8-4243-8dca-26aee4eb0036 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3064221374 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_256.3064221374 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/21.kmac_alert_test.833614905 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 15612299 ps |
CPU time | 0.87 seconds |
Started | Jan 21 07:13:39 PM PST 24 |
Finished | Jan 21 07:13:42 PM PST 24 |
Peak memory | 219772 kb |
Host | smart-3dffdd07-96f9-4cd9-a43d-eb2529fdb94e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=833614905 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_alert_test.833614905 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_alert_test/latest |
Test location | /workspace/coverage/default/21.kmac_app.4285333078 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 62380817025 ps |
CPU time | 344.78 seconds |
Started | Jan 21 05:35:28 PM PST 24 |
Finished | Jan 21 05:41:29 PM PST 24 |
Peak memory | 248752 kb |
Host | smart-ca544ce1-8e44-4815-a2f0-4654ca0c9f67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4285333078 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_app.4285333078 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_app/latest |
Test location | /workspace/coverage/default/21.kmac_entropy_refresh.2407321356 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 6723378492 ps |
CPU time | 170.86 seconds |
Started | Jan 21 07:01:29 PM PST 24 |
Finished | Jan 21 07:04:26 PM PST 24 |
Peak memory | 241180 kb |
Host | smart-e350888c-8f7e-4bbe-997f-2831f5b69d09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2407321356 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_entropy_refresh.2407321356 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/21.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/21.kmac_error.1997245747 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 13334922632 ps |
CPU time | 313.34 seconds |
Started | Jan 21 06:26:59 PM PST 24 |
Finished | Jan 21 06:32:17 PM PST 24 |
Peak memory | 257408 kb |
Host | smart-ec112f2b-05b9-4a01-8309-8f9306cea97c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1997245747 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_error.1997245747 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_error/latest |
Test location | /workspace/coverage/default/21.kmac_lc_escalation.27016776 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 26085836 ps |
CPU time | 1.39 seconds |
Started | Jan 21 05:35:34 PM PST 24 |
Finished | Jan 21 05:35:48 PM PST 24 |
Peak memory | 219712 kb |
Host | smart-6d6e5c14-80ff-49fa-b874-eb328f295703 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=27016776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_lc_escalation.27016776 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/21.kmac_long_msg_and_output.2928711490 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 344257639636 ps |
CPU time | 1233.16 seconds |
Started | Jan 21 05:34:53 PM PST 24 |
Finished | Jan 21 05:55:27 PM PST 24 |
Peak memory | 313700 kb |
Host | smart-d14eb899-44ef-4dae-88c3-af3f074254f9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2928711490 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_long_msg_a nd_output.2928711490 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/21.kmac_sideload.3780600847 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 5372030378 ps |
CPU time | 244.49 seconds |
Started | Jan 21 05:34:54 PM PST 24 |
Finished | Jan 21 05:38:59 PM PST 24 |
Peak memory | 244264 kb |
Host | smart-473d1c41-4c27-412c-92f5-ef61975554df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3780600847 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_sideload.3780600847 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_sideload/latest |
Test location | /workspace/coverage/default/21.kmac_smoke.250329626 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 15348321676 ps |
CPU time | 76.18 seconds |
Started | Jan 21 05:34:55 PM PST 24 |
Finished | Jan 21 05:36:12 PM PST 24 |
Peak memory | 227140 kb |
Host | smart-c57095f4-3452-45d1-96ae-6e832e6e387d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=250329626 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_smoke.250329626 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_smoke/latest |
Test location | /workspace/coverage/default/21.kmac_stress_all.3136389096 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 48414058254 ps |
CPU time | 1408.68 seconds |
Started | Jan 21 06:24:49 PM PST 24 |
Finished | Jan 21 06:48:20 PM PST 24 |
Peak memory | 344560 kb |
Host | smart-db202478-dc75-4c03-96d5-9590da26b932 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3136389096 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all.3136389096 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_stress_all/latest |
Test location | /workspace/coverage/default/21.kmac_stress_all_with_rand_reset.3225816485 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 194441464079 ps |
CPU time | 1240.68 seconds |
Started | Jan 21 05:35:38 PM PST 24 |
Finished | Jan 21 05:56:30 PM PST 24 |
Peak memory | 284880 kb |
Host | smart-dd8d8d46-7c23-4fad-ab99-96ba03eb219a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3225816485 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all_with_rand_reset.3225816485 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_kmac.1268184188 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 727929365 ps |
CPU time | 6.67 seconds |
Started | Jan 21 05:35:32 PM PST 24 |
Finished | Jan 21 05:35:52 PM PST 24 |
Peak memory | 220312 kb |
Host | smart-88cfea89-ef96-4650-901f-32150d2b43cd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1268184188 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 21.kmac_test_vectors_kmac.1268184188 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_kmac_xof.872147582 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 261168451 ps |
CPU time | 7.42 seconds |
Started | Jan 21 05:35:29 PM PST 24 |
Finished | Jan 21 05:35:52 PM PST 24 |
Peak memory | 220372 kb |
Host | smart-ecff35a3-0da7-44b0-92f9-9d36601eeeca |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=872147582 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 21.kmac_test_vectors_kmac_xof.872147582 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_224.1964013871 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 83330189670 ps |
CPU time | 2341.81 seconds |
Started | Jan 21 05:35:16 PM PST 24 |
Finished | Jan 21 06:14:37 PM PST 24 |
Peak memory | 390184 kb |
Host | smart-6f98206f-8b43-4c9b-9f08-d9a99522299e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1964013871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_224.1964013871 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_256.3770668437 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 20755742581 ps |
CPU time | 2296.27 seconds |
Started | Jan 21 05:35:15 PM PST 24 |
Finished | Jan 21 06:13:43 PM PST 24 |
Peak memory | 380760 kb |
Host | smart-f0172cc6-343d-46d4-9f1f-d69bc4b704ed |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3770668437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_256.3770668437 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_384.4059950770 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 66732134777 ps |
CPU time | 1584.39 seconds |
Started | Jan 21 06:41:20 PM PST 24 |
Finished | Jan 21 07:07:46 PM PST 24 |
Peak memory | 339448 kb |
Host | smart-71c74695-ba5a-4323-a5fa-146e81ba52fd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4059950770 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_384.4059950770 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_512.3758998129 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 17968194856 ps |
CPU time | 1366.67 seconds |
Started | Jan 21 05:35:16 PM PST 24 |
Finished | Jan 21 05:58:20 PM PST 24 |
Peak memory | 302284 kb |
Host | smart-a8aefd6c-9b0b-44c7-a367-ea1ed5f3f68b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3758998129 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_512.3758998129 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_shake_128.379151978 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 190556312105 ps |
CPU time | 6339.28 seconds |
Started | Jan 21 06:16:10 PM PST 24 |
Finished | Jan 21 08:01:51 PM PST 24 |
Peak memory | 662640 kb |
Host | smart-62e1da7b-5d51-409c-841e-b207e508ad3e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=379151978 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_128.379151978 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_shake_256.1262594790 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 2375759410539 ps |
CPU time | 6298.72 seconds |
Started | Jan 21 06:43:49 PM PST 24 |
Finished | Jan 21 08:28:50 PM PST 24 |
Peak memory | 558720 kb |
Host | smart-af893b81-dfbd-4d16-b597-03f2f13ff8e6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1262594790 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_256.1262594790 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/22.kmac_alert_test.3114854681 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 30375619 ps |
CPU time | 0.98 seconds |
Started | Jan 21 07:51:30 PM PST 24 |
Finished | Jan 21 07:51:32 PM PST 24 |
Peak memory | 218612 kb |
Host | smart-4809182f-3c8e-4563-af2d-b3e028fc8b5b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3114854681 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_alert_test.3114854681 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_alert_test/latest |
Test location | /workspace/coverage/default/22.kmac_app.3978225431 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 35079575723 ps |
CPU time | 257.95 seconds |
Started | Jan 21 05:36:19 PM PST 24 |
Finished | Jan 21 05:40:39 PM PST 24 |
Peak memory | 244644 kb |
Host | smart-74d5c7ac-2b40-4fad-a7a0-3b6d9a07befa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3978225431 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_app.3978225431 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_app/latest |
Test location | /workspace/coverage/default/22.kmac_burst_write.1438463638 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 14581096385 ps |
CPU time | 1765.5 seconds |
Started | Jan 21 05:35:53 PM PST 24 |
Finished | Jan 21 06:05:20 PM PST 24 |
Peak memory | 243532 kb |
Host | smart-35c1123a-f695-4c40-8305-419788c1228d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1438463638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_burst_write.1438463638 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_burst_write/latest |
Test location | /workspace/coverage/default/22.kmac_entropy_refresh.2444635947 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 14359188998 ps |
CPU time | 333.54 seconds |
Started | Jan 21 05:36:44 PM PST 24 |
Finished | Jan 21 05:42:19 PM PST 24 |
Peak memory | 248188 kb |
Host | smart-3575852e-4b5f-4de2-a0c4-e55093e0efb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2444635947 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_entropy_refresh.2444635947 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/22.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/22.kmac_error.487012931 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 8266835880 ps |
CPU time | 401.36 seconds |
Started | Jan 21 05:36:49 PM PST 24 |
Finished | Jan 21 05:43:31 PM PST 24 |
Peak memory | 267464 kb |
Host | smart-61a2a848-2332-4c31-bc9f-52dc9793cc27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=487012931 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_error.487012931 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_error/latest |
Test location | /workspace/coverage/default/22.kmac_key_error.1477705467 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 1713664483 ps |
CPU time | 3 seconds |
Started | Jan 21 06:58:23 PM PST 24 |
Finished | Jan 21 06:58:31 PM PST 24 |
Peak memory | 218732 kb |
Host | smart-9e3cca9f-499e-473d-a1bf-821834669265 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1477705467 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_key_error.1477705467 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_key_error/latest |
Test location | /workspace/coverage/default/22.kmac_lc_escalation.3507694029 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 1114725442 ps |
CPU time | 21.91 seconds |
Started | Jan 21 05:37:03 PM PST 24 |
Finished | Jan 21 05:37:27 PM PST 24 |
Peak memory | 236832 kb |
Host | smart-0015beaa-93a5-4210-9505-6f1153dbbf3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3507694029 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_lc_escalation.3507694029 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/22.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/22.kmac_sideload.1383736821 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 10837967236 ps |
CPU time | 396.4 seconds |
Started | Jan 21 06:41:42 PM PST 24 |
Finished | Jan 21 06:48:20 PM PST 24 |
Peak memory | 251448 kb |
Host | smart-bf309b3f-4e55-43e0-91d8-ce4f58a66da1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1383736821 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_sideload.1383736821 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_sideload/latest |
Test location | /workspace/coverage/default/22.kmac_smoke.3362601625 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 9678193894 ps |
CPU time | 69.63 seconds |
Started | Jan 21 05:35:46 PM PST 24 |
Finished | Jan 21 05:37:03 PM PST 24 |
Peak memory | 224404 kb |
Host | smart-c829c19a-ea4a-4a75-a5dd-9425a9d5a056 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3362601625 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_smoke.3362601625 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_smoke/latest |
Test location | /workspace/coverage/default/22.kmac_stress_all.314243031 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 115039573446 ps |
CPU time | 892.73 seconds |
Started | Jan 21 06:19:05 PM PST 24 |
Finished | Jan 21 06:33:59 PM PST 24 |
Peak memory | 301136 kb |
Host | smart-9e544dcc-2b94-470f-8788-fde0cecfe9fb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=314243031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_stress_all.314243031 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_stress_all/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_kmac_xof.3758415633 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 251932555 ps |
CPU time | 7.03 seconds |
Started | Jan 21 05:36:19 PM PST 24 |
Finished | Jan 21 05:36:28 PM PST 24 |
Peak memory | 220348 kb |
Host | smart-65127f5c-3d7c-40c3-a403-ad007fd2d568 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3758415633 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_kmac_xof.3758415633 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_224.473738201 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 90086317456 ps |
CPU time | 2377.2 seconds |
Started | Jan 21 05:35:54 PM PST 24 |
Finished | Jan 21 06:15:33 PM PST 24 |
Peak memory | 386000 kb |
Host | smart-ff400428-dbbb-4b91-a05b-5f21cdbf0bf0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=473738201 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_224.473738201 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_256.3298049720 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 250862730435 ps |
CPU time | 2377.02 seconds |
Started | Jan 21 05:35:55 PM PST 24 |
Finished | Jan 21 06:15:33 PM PST 24 |
Peak memory | 384244 kb |
Host | smart-f7bb3e4a-3064-4444-8693-37c123c3518e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3298049720 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_256.3298049720 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_384.139717831 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 14998115082 ps |
CPU time | 1690.52 seconds |
Started | Jan 21 05:36:04 PM PST 24 |
Finished | Jan 21 06:04:16 PM PST 24 |
Peak memory | 340892 kb |
Host | smart-d8dfbdc2-ca49-4d51-982b-dc71465c53a1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=139717831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_384.139717831 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_512.3402501488 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 107358744291 ps |
CPU time | 1532.09 seconds |
Started | Jan 21 05:36:02 PM PST 24 |
Finished | Jan 21 06:01:35 PM PST 24 |
Peak memory | 302156 kb |
Host | smart-e1ca3945-c050-4eb5-b104-f0e626bab23f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3402501488 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_512.3402501488 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_shake_128.81176430 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 350230770528 ps |
CPU time | 5591.27 seconds |
Started | Jan 21 07:01:12 PM PST 24 |
Finished | Jan 21 08:34:34 PM PST 24 |
Peak memory | 642972 kb |
Host | smart-c5ebc495-c538-43e4-9930-6b4698aedb8f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=81176430 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_128.81176430 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_shake_256.3666833305 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 151659732952 ps |
CPU time | 5224.57 seconds |
Started | Jan 21 05:36:22 PM PST 24 |
Finished | Jan 21 07:03:29 PM PST 24 |
Peak memory | 585508 kb |
Host | smart-c2fca4a7-5f08-4d17-8ea2-16b86d12afec |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3666833305 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_256.3666833305 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/23.kmac_alert_test.865710397 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 34887287 ps |
CPU time | 0.86 seconds |
Started | Jan 21 08:13:32 PM PST 24 |
Finished | Jan 21 08:13:33 PM PST 24 |
Peak memory | 218500 kb |
Host | smart-87325584-9c3c-4fd6-8f1d-9aa322c63e28 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=865710397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_alert_test.865710397 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_alert_test/latest |
Test location | /workspace/coverage/default/23.kmac_app.439134729 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 9472260187 ps |
CPU time | 163.99 seconds |
Started | Jan 21 05:37:29 PM PST 24 |
Finished | Jan 21 05:40:14 PM PST 24 |
Peak memory | 239092 kb |
Host | smart-d6a86461-f543-423a-919c-6189b7fe2904 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=439134729 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_app.439134729 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_app/latest |
Test location | /workspace/coverage/default/23.kmac_burst_write.2222246586 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 45793638497 ps |
CPU time | 1317.31 seconds |
Started | Jan 21 06:49:52 PM PST 24 |
Finished | Jan 21 07:11:54 PM PST 24 |
Peak memory | 243520 kb |
Host | smart-aa2b2100-b918-430a-9dc9-b6fe2cc9e71f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2222246586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_burst_write.2222246586 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_burst_write/latest |
Test location | /workspace/coverage/default/23.kmac_entropy_refresh.2203094850 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 24355683509 ps |
CPU time | 281.62 seconds |
Started | Jan 21 05:37:29 PM PST 24 |
Finished | Jan 21 05:42:11 PM PST 24 |
Peak memory | 244980 kb |
Host | smart-0d875941-a330-49e5-a0ba-ffc2c50c6dce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2203094850 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_entropy_refresh.2203094850 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/23.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/23.kmac_key_error.412980203 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 210850863 ps |
CPU time | 1.91 seconds |
Started | Jan 21 05:37:37 PM PST 24 |
Finished | Jan 21 05:37:42 PM PST 24 |
Peak memory | 218816 kb |
Host | smart-7a3f35d7-4f03-4bdb-b9ac-5c5c64aed989 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=412980203 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_key_error.412980203 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_key_error/latest |
Test location | /workspace/coverage/default/23.kmac_lc_escalation.254399239 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 54226327 ps |
CPU time | 1.62 seconds |
Started | Jan 21 05:58:32 PM PST 24 |
Finished | Jan 21 05:58:35 PM PST 24 |
Peak memory | 220144 kb |
Host | smart-abac6417-3814-4a0b-8a32-625016d8fc65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=254399239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_lc_escalation.254399239 +enable_masking=1 +sw_key _masked=0 |
Directory | /workspace/23.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/23.kmac_long_msg_and_output.773147921 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 122496456107 ps |
CPU time | 3566.11 seconds |
Started | Jan 21 05:58:54 PM PST 24 |
Finished | Jan 21 06:58:21 PM PST 24 |
Peak memory | 457908 kb |
Host | smart-d25943be-e143-4916-8fed-9751ce90727c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=773147921 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_long_msg_an d_output.773147921 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/23.kmac_sideload.3284137223 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 8432567746 ps |
CPU time | 277.81 seconds |
Started | Jan 21 05:37:01 PM PST 24 |
Finished | Jan 21 05:41:42 PM PST 24 |
Peak memory | 242940 kb |
Host | smart-7c3d7f3c-1897-44cd-b3cc-ac7618169ff8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3284137223 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_sideload.3284137223 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_sideload/latest |
Test location | /workspace/coverage/default/23.kmac_smoke.3597016274 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 2194613725 ps |
CPU time | 29.16 seconds |
Started | Jan 21 05:37:01 PM PST 24 |
Finished | Jan 21 05:37:33 PM PST 24 |
Peak memory | 227164 kb |
Host | smart-ee5139ce-5b27-4099-94aa-416b455d2ce5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3597016274 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_smoke.3597016274 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_smoke/latest |
Test location | /workspace/coverage/default/23.kmac_stress_all.3296923077 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 22652448829 ps |
CPU time | 2446.12 seconds |
Started | Jan 21 05:37:51 PM PST 24 |
Finished | Jan 21 06:18:38 PM PST 24 |
Peak memory | 365092 kb |
Host | smart-6c5bf4e6-e1a4-43a0-ad70-9acb6af9eaa8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3296923077 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all.3296923077 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_stress_all/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_kmac.718023292 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 1241264640 ps |
CPU time | 7.12 seconds |
Started | Jan 21 06:22:13 PM PST 24 |
Finished | Jan 21 06:22:21 PM PST 24 |
Peak memory | 220240 kb |
Host | smart-fbfdbd93-a3c0-4f53-9b80-f5d2d8f430c9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=718023292 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 23.kmac_test_vectors_kmac.718023292 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_kmac_xof.3576650269 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 242993846 ps |
CPU time | 7.33 seconds |
Started | Jan 21 05:37:34 PM PST 24 |
Finished | Jan 21 05:37:42 PM PST 24 |
Peak memory | 218900 kb |
Host | smart-a0f1ddb8-d226-4a18-9418-a4e2e916fc4b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3576650269 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_kmac_xof.3576650269 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_224.2847814083 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 132124923367 ps |
CPU time | 2505.33 seconds |
Started | Jan 21 05:37:02 PM PST 24 |
Finished | Jan 21 06:18:50 PM PST 24 |
Peak memory | 390636 kb |
Host | smart-26c99daf-6d27-47dc-8351-a0aa1306548e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2847814083 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_224.2847814083 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_256.4283604073 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 64661860620 ps |
CPU time | 2347.3 seconds |
Started | Jan 21 06:34:26 PM PST 24 |
Finished | Jan 21 07:13:40 PM PST 24 |
Peak memory | 389216 kb |
Host | smart-d4527ea9-00fd-429d-8be0-227e9c61e45e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4283604073 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_256.4283604073 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_384.3375833431 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 15116014047 ps |
CPU time | 1741.55 seconds |
Started | Jan 21 06:06:02 PM PST 24 |
Finished | Jan 21 06:35:05 PM PST 24 |
Peak memory | 338672 kb |
Host | smart-9be252ae-29fb-4660-bc73-29539d38b613 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3375833431 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_384.3375833431 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_512.1677046930 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 130477014443 ps |
CPU time | 1293.87 seconds |
Started | Jan 21 06:59:15 PM PST 24 |
Finished | Jan 21 07:20:50 PM PST 24 |
Peak memory | 298156 kb |
Host | smart-e5227870-d3e4-4d4c-9ded-1a9d22b465f3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1677046930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_512.1677046930 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_shake_128.708419354 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 268886926986 ps |
CPU time | 6720.34 seconds |
Started | Jan 21 05:37:15 PM PST 24 |
Finished | Jan 21 07:29:17 PM PST 24 |
Peak memory | 646804 kb |
Host | smart-9a7e8591-b786-4bc1-b793-7fbac2937e2a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=708419354 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_128.708419354 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_shake_256.1016852346 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 211864309798 ps |
CPU time | 5168.09 seconds |
Started | Jan 21 05:37:19 PM PST 24 |
Finished | Jan 21 07:03:30 PM PST 24 |
Peak memory | 587592 kb |
Host | smart-8e21f1dc-f97d-4de2-a1b0-06f5eaca0c9c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1016852346 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_256.1016852346 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/24.kmac_alert_test.257884271 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 14817126 ps |
CPU time | 0.86 seconds |
Started | Jan 21 06:18:05 PM PST 24 |
Finished | Jan 21 06:18:07 PM PST 24 |
Peak memory | 218544 kb |
Host | smart-dc1ea4c9-7f1d-4d8b-a074-29c15a7cac02 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=257884271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_alert_test.257884271 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_alert_test/latest |
Test location | /workspace/coverage/default/24.kmac_app.1704098189 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 1733103128 ps |
CPU time | 74.98 seconds |
Started | Jan 21 05:38:49 PM PST 24 |
Finished | Jan 21 05:40:13 PM PST 24 |
Peak memory | 230640 kb |
Host | smart-624d9920-014f-4a6b-acc7-5a44cd252a17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1704098189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_app.1704098189 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_app/latest |
Test location | /workspace/coverage/default/24.kmac_burst_write.855650706 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 43047671463 ps |
CPU time | 1407.2 seconds |
Started | Jan 21 07:19:33 PM PST 24 |
Finished | Jan 21 07:43:01 PM PST 24 |
Peak memory | 243412 kb |
Host | smart-da977bba-3fa4-4f98-90c9-b11d03c06563 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=855650706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_burst_write.855650706 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_burst_write/latest |
Test location | /workspace/coverage/default/24.kmac_entropy_refresh.2642029592 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 8066907202 ps |
CPU time | 133.48 seconds |
Started | Jan 21 07:30:42 PM PST 24 |
Finished | Jan 21 07:33:06 PM PST 24 |
Peak memory | 243536 kb |
Host | smart-df722397-18dd-4ae8-af92-91179de81d8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2642029592 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_entropy_refresh.2642029592 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/24.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/24.kmac_error.2512307885 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 774672797 ps |
CPU time | 20.41 seconds |
Started | Jan 21 06:16:34 PM PST 24 |
Finished | Jan 21 06:16:55 PM PST 24 |
Peak memory | 226612 kb |
Host | smart-13fb5607-a771-4bb5-bd70-aa3510d8878a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2512307885 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_error.2512307885 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_error/latest |
Test location | /workspace/coverage/default/24.kmac_key_error.1558714161 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 303076316 ps |
CPU time | 1.88 seconds |
Started | Jan 21 05:38:56 PM PST 24 |
Finished | Jan 21 05:39:02 PM PST 24 |
Peak memory | 218760 kb |
Host | smart-8c4ee997-93be-405b-aaaf-31dfd2f51a22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1558714161 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_key_error.1558714161 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_key_error/latest |
Test location | /workspace/coverage/default/24.kmac_lc_escalation.3168507927 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 72786611 ps |
CPU time | 1.36 seconds |
Started | Jan 21 05:38:53 PM PST 24 |
Finished | Jan 21 05:39:00 PM PST 24 |
Peak memory | 218868 kb |
Host | smart-73985a04-aa5d-42d6-bfd3-8d243fab78ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3168507927 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_lc_escalation.3168507927 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/24.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/24.kmac_long_msg_and_output.705925273 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 88380297282 ps |
CPU time | 1729.85 seconds |
Started | Jan 21 06:20:23 PM PST 24 |
Finished | Jan 21 06:49:14 PM PST 24 |
Peak memory | 342488 kb |
Host | smart-b5799d2d-1078-4a2e-a42c-898a98c7e270 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=705925273 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_long_msg_an d_output.705925273 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/24.kmac_sideload.1811196038 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 2746215051 ps |
CPU time | 217.78 seconds |
Started | Jan 21 05:38:13 PM PST 24 |
Finished | Jan 21 05:41:51 PM PST 24 |
Peak memory | 240768 kb |
Host | smart-15585005-dd02-44fa-973d-8c32fda0b144 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1811196038 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_sideload.1811196038 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_sideload/latest |
Test location | /workspace/coverage/default/24.kmac_smoke.3805150978 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 15781618452 ps |
CPU time | 72.41 seconds |
Started | Jan 21 06:09:44 PM PST 24 |
Finished | Jan 21 06:10:58 PM PST 24 |
Peak memory | 224940 kb |
Host | smart-b18ca06a-e111-420b-9379-bc99f1144399 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3805150978 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_smoke.3805150978 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_smoke/latest |
Test location | /workspace/coverage/default/24.kmac_stress_all.942775483 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 523734898 ps |
CPU time | 6.69 seconds |
Started | Jan 21 06:04:39 PM PST 24 |
Finished | Jan 21 06:04:47 PM PST 24 |
Peak memory | 218892 kb |
Host | smart-5acb212e-69ae-49f9-9444-d143b1e67df3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=942775483 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_stress_all.942775483 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_stress_all/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_kmac.1823609111 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 622073971 ps |
CPU time | 6.34 seconds |
Started | Jan 21 05:38:40 PM PST 24 |
Finished | Jan 21 05:38:47 PM PST 24 |
Peak memory | 220492 kb |
Host | smart-e8e8ff1a-2c3f-4e36-be29-470c1cec49a1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1823609111 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 24.kmac_test_vectors_kmac.1823609111 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_kmac_xof.1461973394 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 859121879 ps |
CPU time | 7.59 seconds |
Started | Jan 21 05:38:48 PM PST 24 |
Finished | Jan 21 05:38:57 PM PST 24 |
Peak memory | 218976 kb |
Host | smart-1629a19f-7fd2-4da2-af0d-51dc22b2802b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1461973394 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_kmac_xof.1461973394 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_224.1474848950 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 181518743736 ps |
CPU time | 2653.86 seconds |
Started | Jan 21 05:38:20 PM PST 24 |
Finished | Jan 21 06:22:35 PM PST 24 |
Peak memory | 410636 kb |
Host | smart-18e7e342-9bf9-4a3e-8dbe-ec37a567541f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1474848950 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_224.1474848950 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_256.172800269 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 108980562522 ps |
CPU time | 2486 seconds |
Started | Jan 21 07:27:18 PM PST 24 |
Finished | Jan 21 08:08:47 PM PST 24 |
Peak memory | 386192 kb |
Host | smart-33db69d8-0e01-4a2b-acbd-bf56235d4357 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=172800269 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_256.172800269 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_384.2875955740 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 126891775845 ps |
CPU time | 1978.33 seconds |
Started | Jan 21 05:38:27 PM PST 24 |
Finished | Jan 21 06:11:26 PM PST 24 |
Peak memory | 347856 kb |
Host | smart-aa7aa795-4ade-47e2-a97f-8e4f3a36443c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2875955740 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_384.2875955740 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_512.2066717369 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 34420182937 ps |
CPU time | 1380.63 seconds |
Started | Jan 21 06:21:01 PM PST 24 |
Finished | Jan 21 06:44:06 PM PST 24 |
Peak memory | 302364 kb |
Host | smart-030ef2bc-765d-4fff-b987-72b35758cdc6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2066717369 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_512.2066717369 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_shake_128.2990724917 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 60252430798 ps |
CPU time | 5457.07 seconds |
Started | Jan 21 05:38:28 PM PST 24 |
Finished | Jan 21 07:09:26 PM PST 24 |
Peak memory | 651320 kb |
Host | smart-479904d3-2bd2-4059-83e3-ca477ea9413c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2990724917 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_128.2990724917 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_shake_256.1655720281 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 792401138592 ps |
CPU time | 5297.1 seconds |
Started | Jan 21 05:38:27 PM PST 24 |
Finished | Jan 21 07:06:45 PM PST 24 |
Peak memory | 570312 kb |
Host | smart-6b079148-d328-41b0-9a57-895f96db2223 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1655720281 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_256.1655720281 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/25.kmac_alert_test.1142094335 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 21081066 ps |
CPU time | 0.94 seconds |
Started | Jan 21 05:40:38 PM PST 24 |
Finished | Jan 21 05:40:40 PM PST 24 |
Peak memory | 218556 kb |
Host | smart-81469148-98f1-4c60-a2f9-86cd4dd3e2ee |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1142094335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_alert_test.1142094335 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_alert_test/latest |
Test location | /workspace/coverage/default/25.kmac_app.3272593226 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 16934205026 ps |
CPU time | 266.96 seconds |
Started | Jan 21 05:39:56 PM PST 24 |
Finished | Jan 21 05:44:24 PM PST 24 |
Peak memory | 246328 kb |
Host | smart-fbabe2fb-7c56-4a67-bd64-f3f5889cb533 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3272593226 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_app.3272593226 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_app/latest |
Test location | /workspace/coverage/default/25.kmac_burst_write.714533565 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 9338566016 ps |
CPU time | 393.91 seconds |
Started | Jan 21 05:39:23 PM PST 24 |
Finished | Jan 21 05:45:59 PM PST 24 |
Peak memory | 233308 kb |
Host | smart-658ce78f-1d9e-4644-95fa-483ed0a7e565 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=714533565 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_burst_write.714533565 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_burst_write/latest |
Test location | /workspace/coverage/default/25.kmac_entropy_refresh.2125806963 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 13993409960 ps |
CPU time | 320.37 seconds |
Started | Jan 21 05:39:58 PM PST 24 |
Finished | Jan 21 05:45:19 PM PST 24 |
Peak memory | 248160 kb |
Host | smart-4b4230db-7d02-412c-87ce-62915bbafbf4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2125806963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_entropy_refresh.2125806963 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/25.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/25.kmac_error.2133247966 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 52167599121 ps |
CPU time | 468.86 seconds |
Started | Jan 21 05:40:05 PM PST 24 |
Finished | Jan 21 05:47:55 PM PST 24 |
Peak memory | 259816 kb |
Host | smart-4c9452fb-ac8e-4940-aa17-c2f4ac96ae52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2133247966 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_error.2133247966 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_error/latest |
Test location | /workspace/coverage/default/25.kmac_key_error.2583575939 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 1087987070 ps |
CPU time | 3.8 seconds |
Started | Jan 21 05:40:14 PM PST 24 |
Finished | Jan 21 05:40:19 PM PST 24 |
Peak memory | 218808 kb |
Host | smart-b755fa80-36ae-4415-a0a7-bc5d5ab3d54d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2583575939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_key_error.2583575939 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_key_error/latest |
Test location | /workspace/coverage/default/25.kmac_lc_escalation.3857701575 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 57851022 ps |
CPU time | 1.35 seconds |
Started | Jan 21 05:40:18 PM PST 24 |
Finished | Jan 21 05:40:20 PM PST 24 |
Peak memory | 218844 kb |
Host | smart-6deae2ff-9a55-4a74-8cf8-335474f77a0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3857701575 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_lc_escalation.3857701575 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/25.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/25.kmac_long_msg_and_output.630577305 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 37400665312 ps |
CPU time | 1126.72 seconds |
Started | Jan 21 05:39:23 PM PST 24 |
Finished | Jan 21 05:58:12 PM PST 24 |
Peak memory | 298132 kb |
Host | smart-73ec98b0-0b55-438c-aeae-5020be51c9b6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=630577305 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_long_msg_an d_output.630577305 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/25.kmac_sideload.3538955223 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 7730231051 ps |
CPU time | 76.57 seconds |
Started | Jan 21 05:39:27 PM PST 24 |
Finished | Jan 21 05:40:49 PM PST 24 |
Peak memory | 230340 kb |
Host | smart-6befd61b-6e34-4ae3-8f18-c621e2fac790 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3538955223 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_sideload.3538955223 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_sideload/latest |
Test location | /workspace/coverage/default/25.kmac_smoke.4029715418 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 2181161354 ps |
CPU time | 63.97 seconds |
Started | Jan 21 05:39:16 PM PST 24 |
Finished | Jan 21 05:40:21 PM PST 24 |
Peak memory | 224792 kb |
Host | smart-954b8eab-6e53-4880-9c30-d3f0325349d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4029715418 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_smoke.4029715418 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_smoke/latest |
Test location | /workspace/coverage/default/25.kmac_stress_all.32099063 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 247403177 ps |
CPU time | 6.02 seconds |
Started | Jan 21 05:40:24 PM PST 24 |
Finished | Jan 21 05:40:31 PM PST 24 |
Peak memory | 218796 kb |
Host | smart-b6dd8a53-5226-491e-b778-d30f643d7b17 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=32099063 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all.32099063 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_stress_all/latest |
Test location | /workspace/coverage/default/25.kmac_stress_all_with_rand_reset.2927367867 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 158017343174 ps |
CPU time | 1072.7 seconds |
Started | Jan 21 05:40:30 PM PST 24 |
Finished | Jan 21 05:58:24 PM PST 24 |
Peak memory | 312664 kb |
Host | smart-459a68bd-273f-470b-a0a5-089acfb872b6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2927367867 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all_with_rand_reset.2927367867 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_kmac.421537918 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 769278421 ps |
CPU time | 6.46 seconds |
Started | Jan 21 06:03:39 PM PST 24 |
Finished | Jan 21 06:03:50 PM PST 24 |
Peak memory | 218932 kb |
Host | smart-11e98563-6d76-4348-a646-6bc9000a8690 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=421537918 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 25.kmac_test_vectors_kmac.421537918 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_kmac_xof.1829988795 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 259851234 ps |
CPU time | 6.17 seconds |
Started | Jan 21 05:39:58 PM PST 24 |
Finished | Jan 21 05:40:05 PM PST 24 |
Peak memory | 220364 kb |
Host | smart-712bf423-99b3-488a-9d87-063099db9cbe |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1829988795 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_kmac_xof.1829988795 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_224.3576670051 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 80164876574 ps |
CPU time | 2333.96 seconds |
Started | Jan 21 05:39:35 PM PST 24 |
Finished | Jan 21 06:18:30 PM PST 24 |
Peak memory | 396140 kb |
Host | smart-6f48d70d-1e70-4329-858c-c87cb7f1df29 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3576670051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_224.3576670051 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_256.5438429 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 96547736462 ps |
CPU time | 2352.79 seconds |
Started | Jan 21 07:06:05 PM PST 24 |
Finished | Jan 21 07:45:18 PM PST 24 |
Peak memory | 392628 kb |
Host | smart-658960e5-d636-4d58-a79b-8c747eb5277e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=5438429 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_256.5438429 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_384.2183709099 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 26679013808 ps |
CPU time | 1846.46 seconds |
Started | Jan 21 05:39:38 PM PST 24 |
Finished | Jan 21 06:10:26 PM PST 24 |
Peak memory | 343468 kb |
Host | smart-8ea0b3b4-c93c-4d0f-ab95-eec8aaeb2125 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2183709099 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_384.2183709099 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_512.2335028672 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 11908450837 ps |
CPU time | 1404.85 seconds |
Started | Jan 21 05:39:49 PM PST 24 |
Finished | Jan 21 06:03:15 PM PST 24 |
Peak memory | 301004 kb |
Host | smart-90ebc9e8-3153-4668-8d87-829d77dc75ab |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2335028672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_512.2335028672 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_shake_128.1894146888 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 121151592606 ps |
CPU time | 5473.28 seconds |
Started | Jan 21 05:39:49 PM PST 24 |
Finished | Jan 21 07:11:04 PM PST 24 |
Peak memory | 651532 kb |
Host | smart-e37fc50f-b5b0-448a-816b-cd99bfc964a9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1894146888 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_128.1894146888 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_shake_256.3064834890 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 104168224462 ps |
CPU time | 4928.5 seconds |
Started | Jan 21 05:39:48 PM PST 24 |
Finished | Jan 21 07:01:58 PM PST 24 |
Peak memory | 564088 kb |
Host | smart-6ad7494e-eda0-4e35-b99c-6e0105a3271a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3064834890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_256.3064834890 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/26.kmac_alert_test.2934174635 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 18693841 ps |
CPU time | 0.98 seconds |
Started | Jan 21 05:41:23 PM PST 24 |
Finished | Jan 21 05:41:25 PM PST 24 |
Peak memory | 218620 kb |
Host | smart-5d1ce581-f132-43bd-a4e8-44207d3ece22 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2934174635 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_alert_test.2934174635 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_alert_test/latest |
Test location | /workspace/coverage/default/26.kmac_app.1501749923 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 13033777476 ps |
CPU time | 351.12 seconds |
Started | Jan 21 05:41:10 PM PST 24 |
Finished | Jan 21 05:47:02 PM PST 24 |
Peak memory | 250616 kb |
Host | smart-d29fc678-cc13-47aa-87a7-e68e3c49f6cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1501749923 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_app.1501749923 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_app/latest |
Test location | /workspace/coverage/default/26.kmac_burst_write.825143104 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 48227953720 ps |
CPU time | 915.75 seconds |
Started | Jan 21 06:13:43 PM PST 24 |
Finished | Jan 21 06:29:00 PM PST 24 |
Peak memory | 243552 kb |
Host | smart-b745c37b-b89b-4437-8197-55e5f308a8b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=825143104 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_burst_write.825143104 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_burst_write/latest |
Test location | /workspace/coverage/default/26.kmac_entropy_refresh.2739074810 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 18860292319 ps |
CPU time | 247.57 seconds |
Started | Jan 21 05:41:09 PM PST 24 |
Finished | Jan 21 05:45:18 PM PST 24 |
Peak memory | 243796 kb |
Host | smart-67196ac2-b8a4-4de9-a0ed-b79d6f695526 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2739074810 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_entropy_refresh.2739074810 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/26.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/26.kmac_error.1424249775 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 11987150363 ps |
CPU time | 400.95 seconds |
Started | Jan 21 05:41:07 PM PST 24 |
Finished | Jan 21 05:47:48 PM PST 24 |
Peak memory | 259924 kb |
Host | smart-6a3a11a6-d1a7-44da-bf60-1c1de7a9bc81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1424249775 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_error.1424249775 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_error/latest |
Test location | /workspace/coverage/default/26.kmac_key_error.1686878666 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 1259025262 ps |
CPU time | 7.82 seconds |
Started | Jan 21 05:41:07 PM PST 24 |
Finished | Jan 21 05:41:16 PM PST 24 |
Peak memory | 218764 kb |
Host | smart-f471e71a-3f88-4ab6-9b84-239612ba5fc4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1686878666 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_key_error.1686878666 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_key_error/latest |
Test location | /workspace/coverage/default/26.kmac_lc_escalation.968894325 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 209531662 ps |
CPU time | 1.49 seconds |
Started | Jan 21 05:41:09 PM PST 24 |
Finished | Jan 21 05:41:11 PM PST 24 |
Peak memory | 220016 kb |
Host | smart-677576aa-6f5c-4597-b614-d85854341a0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=968894325 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_lc_escalation.968894325 +enable_masking=1 +sw_key _masked=0 |
Directory | /workspace/26.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/26.kmac_long_msg_and_output.1958446959 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 313248592798 ps |
CPU time | 2525.74 seconds |
Started | Jan 21 05:40:38 PM PST 24 |
Finished | Jan 21 06:22:45 PM PST 24 |
Peak memory | 384212 kb |
Host | smart-8bdad44f-37e7-4bbc-8126-f7371e6fea52 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1958446959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_long_msg_a nd_output.1958446959 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/26.kmac_sideload.505535575 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 29828751223 ps |
CPU time | 550.14 seconds |
Started | Jan 21 05:56:30 PM PST 24 |
Finished | Jan 21 06:05:41 PM PST 24 |
Peak memory | 255972 kb |
Host | smart-d96aa6f9-2b3b-467b-af0b-ca96e30bd8e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=505535575 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_sideload.505535575 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_sideload/latest |
Test location | /workspace/coverage/default/26.kmac_smoke.809722548 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 4027494863 ps |
CPU time | 43.21 seconds |
Started | Jan 21 05:40:35 PM PST 24 |
Finished | Jan 21 05:41:19 PM PST 24 |
Peak memory | 223392 kb |
Host | smart-7b655790-754d-478e-b0f1-037b6a78de0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=809722548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_smoke.809722548 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_smoke/latest |
Test location | /workspace/coverage/default/26.kmac_stress_all.2982574208 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 31950880536 ps |
CPU time | 895.94 seconds |
Started | Jan 21 05:41:16 PM PST 24 |
Finished | Jan 21 05:56:13 PM PST 24 |
Peak memory | 300900 kb |
Host | smart-63c95f00-3a91-425b-b062-d9dcb27b6e69 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2982574208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all.2982574208 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_stress_all/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_kmac.1722168684 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 1347771462 ps |
CPU time | 7.3 seconds |
Started | Jan 21 05:41:09 PM PST 24 |
Finished | Jan 21 05:41:17 PM PST 24 |
Peak memory | 220276 kb |
Host | smart-c68a1f62-efbc-4678-871b-bf9093ead507 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1722168684 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 26.kmac_test_vectors_kmac.1722168684 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_kmac_xof.3421564432 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 529687696 ps |
CPU time | 7.11 seconds |
Started | Jan 21 05:41:08 PM PST 24 |
Finished | Jan 21 05:41:16 PM PST 24 |
Peak memory | 218960 kb |
Host | smart-c2da974a-3f7a-496c-afae-50dbccd1384c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3421564432 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_kmac_xof.3421564432 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_224.1000412206 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 1214806695374 ps |
CPU time | 2521.65 seconds |
Started | Jan 21 05:40:53 PM PST 24 |
Finished | Jan 21 06:22:55 PM PST 24 |
Peak memory | 394988 kb |
Host | smart-f561222a-8596-444c-8402-6a863f4156b7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1000412206 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_224.1000412206 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_256.525310419 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 20118435169 ps |
CPU time | 2100.56 seconds |
Started | Jan 21 05:41:00 PM PST 24 |
Finished | Jan 21 06:16:02 PM PST 24 |
Peak memory | 386288 kb |
Host | smart-cbd28e72-d82b-4531-aa10-a750e8bae939 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=525310419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_256.525310419 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_384.2705756946 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 142978617498 ps |
CPU time | 1991.98 seconds |
Started | Jan 21 06:03:24 PM PST 24 |
Finished | Jan 21 06:36:37 PM PST 24 |
Peak memory | 346376 kb |
Host | smart-d3afbee7-41df-48ad-ad56-b3fe48300b7e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2705756946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_384.2705756946 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_512.4052455925 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 11823612270 ps |
CPU time | 1368.56 seconds |
Started | Jan 21 05:41:01 PM PST 24 |
Finished | Jan 21 06:03:51 PM PST 24 |
Peak memory | 301056 kb |
Host | smart-20b71260-5cd7-4435-a174-f73367f8ef27 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4052455925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_512.4052455925 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_shake_128.3496991211 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 362510582017 ps |
CPU time | 6150.42 seconds |
Started | Jan 21 05:51:50 PM PST 24 |
Finished | Jan 21 07:34:22 PM PST 24 |
Peak memory | 657804 kb |
Host | smart-e08fe39c-56e7-41e5-afbb-8393120a3fb1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3496991211 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_128.3496991211 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_shake_256.2989665685 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 228184044365 ps |
CPU time | 4981.34 seconds |
Started | Jan 21 05:41:00 PM PST 24 |
Finished | Jan 21 07:04:03 PM PST 24 |
Peak memory | 577868 kb |
Host | smart-82528a6d-a17f-4889-b2a2-2f0eeebef676 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2989665685 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_256.2989665685 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/27.kmac_alert_test.3917575952 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 36785338 ps |
CPU time | 0.88 seconds |
Started | Jan 21 06:35:53 PM PST 24 |
Finished | Jan 21 06:35:55 PM PST 24 |
Peak memory | 219756 kb |
Host | smart-0632f0a9-92eb-484d-a7d0-772fcbb8dc4d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3917575952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_alert_test.3917575952 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_alert_test/latest |
Test location | /workspace/coverage/default/27.kmac_app.2164403724 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 9614720492 ps |
CPU time | 319.19 seconds |
Started | Jan 21 05:42:14 PM PST 24 |
Finished | Jan 21 05:47:38 PM PST 24 |
Peak memory | 248072 kb |
Host | smart-2cfca433-6d64-4617-bb39-8f89ee7018e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2164403724 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_app.2164403724 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_app/latest |
Test location | /workspace/coverage/default/27.kmac_burst_write.3072098745 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 143585895642 ps |
CPU time | 1455.92 seconds |
Started | Jan 21 05:41:51 PM PST 24 |
Finished | Jan 21 06:06:09 PM PST 24 |
Peak memory | 240628 kb |
Host | smart-241c25d4-baba-40b0-904a-61f33f270181 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3072098745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_burst_write.3072098745 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_burst_write/latest |
Test location | /workspace/coverage/default/27.kmac_entropy_refresh.3619557478 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 3409704742 ps |
CPU time | 223.63 seconds |
Started | Jan 21 06:14:35 PM PST 24 |
Finished | Jan 21 06:18:19 PM PST 24 |
Peak memory | 243628 kb |
Host | smart-d1a1110e-b584-4c36-90aa-21515b0237ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3619557478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_entropy_refresh.3619557478 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/27.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/27.kmac_error.1673754378 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 37163962438 ps |
CPU time | 499.89 seconds |
Started | Jan 21 05:42:14 PM PST 24 |
Finished | Jan 21 05:50:39 PM PST 24 |
Peak memory | 259252 kb |
Host | smart-3edd3efc-2e58-4cdf-9ca7-39d8cbde847f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1673754378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_error.1673754378 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_error/latest |
Test location | /workspace/coverage/default/27.kmac_key_error.144312278 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 3294023885 ps |
CPU time | 6.51 seconds |
Started | Jan 21 06:39:34 PM PST 24 |
Finished | Jan 21 06:39:41 PM PST 24 |
Peak memory | 218824 kb |
Host | smart-719d2c72-f06e-4974-97ed-ae5d5764356f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=144312278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_key_error.144312278 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_key_error/latest |
Test location | /workspace/coverage/default/27.kmac_lc_escalation.2571188285 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 174600152 ps |
CPU time | 1.31 seconds |
Started | Jan 21 05:42:29 PM PST 24 |
Finished | Jan 21 05:42:31 PM PST 24 |
Peak memory | 218748 kb |
Host | smart-be1f905d-03f9-47c6-aebf-78b4b7e780ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2571188285 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_lc_escalation.2571188285 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/27.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/27.kmac_long_msg_and_output.308783289 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 144348028247 ps |
CPU time | 1004.9 seconds |
Started | Jan 21 06:29:55 PM PST 24 |
Finished | Jan 21 06:46:41 PM PST 24 |
Peak memory | 291964 kb |
Host | smart-0bf10cf8-b140-49f8-aa64-9a7e9c712a09 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=308783289 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_long_msg_an d_output.308783289 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/27.kmac_sideload.84671573 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 32554614816 ps |
CPU time | 108.75 seconds |
Started | Jan 21 06:16:30 PM PST 24 |
Finished | Jan 21 06:18:20 PM PST 24 |
Peak memory | 231624 kb |
Host | smart-8a0f1947-c2a0-47a3-b5a0-832bdc426045 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=84671573 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_sideload.84671573 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_sideload/latest |
Test location | /workspace/coverage/default/27.kmac_smoke.332548087 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 4028978146 ps |
CPU time | 45.38 seconds |
Started | Jan 21 07:27:02 PM PST 24 |
Finished | Jan 21 07:27:48 PM PST 24 |
Peak memory | 224328 kb |
Host | smart-4a814807-a8cb-4dcd-9b54-297306cd7de1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=332548087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_smoke.332548087 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_smoke/latest |
Test location | /workspace/coverage/default/27.kmac_stress_all.3316657985 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 36454998247 ps |
CPU time | 864.64 seconds |
Started | Jan 21 05:42:30 PM PST 24 |
Finished | Jan 21 05:56:56 PM PST 24 |
Peak memory | 293844 kb |
Host | smart-17f79e3c-bccb-4b25-b42f-438faf1f4d6e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3316657985 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all.3316657985 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_stress_all/latest |
Test location | /workspace/coverage/default/27.kmac_stress_all_with_rand_reset.1614531166 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 47745786911 ps |
CPU time | 1880 seconds |
Started | Jan 21 05:42:26 PM PST 24 |
Finished | Jan 21 06:13:48 PM PST 24 |
Peak memory | 318912 kb |
Host | smart-8a1b1178-42b9-4250-9032-9c93fc612fbf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1614531166 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all_with_rand_reset.1614531166 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_kmac.565474799 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 677679211 ps |
CPU time | 6.61 seconds |
Started | Jan 21 05:42:14 PM PST 24 |
Finished | Jan 21 05:42:25 PM PST 24 |
Peak memory | 220300 kb |
Host | smart-22d185a2-d3b8-49df-b283-501eb15b6c98 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=565474799 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 27.kmac_test_vectors_kmac.565474799 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_kmac_xof.3790002716 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 466128282 ps |
CPU time | 7.36 seconds |
Started | Jan 21 06:34:03 PM PST 24 |
Finished | Jan 21 06:34:15 PM PST 24 |
Peak memory | 220364 kb |
Host | smart-84b1a823-8950-4f6b-a3cf-65a8f1a20ac1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3790002716 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_kmac_xof.3790002716 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_224.2928192207 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 359358111638 ps |
CPU time | 2776.62 seconds |
Started | Jan 21 05:42:03 PM PST 24 |
Finished | Jan 21 06:28:32 PM PST 24 |
Peak memory | 395900 kb |
Host | smart-cb7cbd50-13b5-4f4b-b115-71b3167dfe67 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2928192207 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_224.2928192207 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_256.4062766864 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 365971541994 ps |
CPU time | 2730.67 seconds |
Started | Jan 21 05:42:03 PM PST 24 |
Finished | Jan 21 06:27:47 PM PST 24 |
Peak memory | 387640 kb |
Host | smart-7a5d9f3a-66a1-4bcc-b106-9a1c67f47faf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4062766864 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_256.4062766864 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_384.3859183493 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 14378160476 ps |
CPU time | 1671.32 seconds |
Started | Jan 21 05:42:02 PM PST 24 |
Finished | Jan 21 06:09:55 PM PST 24 |
Peak memory | 329340 kb |
Host | smart-f01a4c8f-43fc-4bf8-a2c4-aba46dd27148 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3859183493 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_384.3859183493 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_512.527740381 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 35613540579 ps |
CPU time | 1274.68 seconds |
Started | Jan 21 07:40:48 PM PST 24 |
Finished | Jan 21 08:02:30 PM PST 24 |
Peak memory | 306884 kb |
Host | smart-b6c59ebe-006b-490d-9bee-941a95e68912 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=527740381 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_512.527740381 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_shake_128.781275266 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 64312567552 ps |
CPU time | 5470.72 seconds |
Started | Jan 21 05:42:03 PM PST 24 |
Finished | Jan 21 07:13:15 PM PST 24 |
Peak memory | 657852 kb |
Host | smart-eed36776-0da2-43b2-94c9-2881bfbebebf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=781275266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_128.781275266 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_shake_256.1451448243 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 415949497815 ps |
CPU time | 5793.67 seconds |
Started | Jan 21 05:42:01 PM PST 24 |
Finished | Jan 21 07:18:38 PM PST 24 |
Peak memory | 569200 kb |
Host | smart-39526015-14d3-4cd3-a8ea-ff2b0bcb9010 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1451448243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_256.1451448243 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/28.kmac_alert_test.2319241726 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 13540308 ps |
CPU time | 0.88 seconds |
Started | Jan 21 05:44:17 PM PST 24 |
Finished | Jan 21 05:44:19 PM PST 24 |
Peak memory | 218544 kb |
Host | smart-13116ac4-7fba-4857-a787-a64b5441d0cd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2319241726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_alert_test.2319241726 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_alert_test/latest |
Test location | /workspace/coverage/default/28.kmac_app.1696459443 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 19695927421 ps |
CPU time | 304.37 seconds |
Started | Jan 21 06:46:22 PM PST 24 |
Finished | Jan 21 06:51:29 PM PST 24 |
Peak memory | 247760 kb |
Host | smart-d11ad1e7-0f3f-433b-9f4a-3492f1ba284e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1696459443 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_app.1696459443 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_app/latest |
Test location | /workspace/coverage/default/28.kmac_burst_write.2985194062 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 14752295535 ps |
CPU time | 419.67 seconds |
Started | Jan 21 06:41:13 PM PST 24 |
Finished | Jan 21 06:48:13 PM PST 24 |
Peak memory | 232412 kb |
Host | smart-bf68d2b3-74cd-45ef-9d2b-6d102058f22a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2985194062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_burst_write.2985194062 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_burst_write/latest |
Test location | /workspace/coverage/default/28.kmac_entropy_refresh.1194320394 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 56184134596 ps |
CPU time | 342.79 seconds |
Started | Jan 21 05:43:58 PM PST 24 |
Finished | Jan 21 05:49:41 PM PST 24 |
Peak memory | 248504 kb |
Host | smart-3db5d76f-ba73-465f-9db2-e7b2ffac42e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1194320394 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_entropy_refresh.1194320394 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/28.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/28.kmac_error.908632542 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 807089589 ps |
CPU time | 13.5 seconds |
Started | Jan 21 05:43:57 PM PST 24 |
Finished | Jan 21 05:44:11 PM PST 24 |
Peak memory | 238504 kb |
Host | smart-a394710a-0341-4fb3-b654-d34d78c485b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=908632542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_error.908632542 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_error/latest |
Test location | /workspace/coverage/default/28.kmac_key_error.2426964203 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 1917528513 ps |
CPU time | 6.1 seconds |
Started | Jan 21 06:46:34 PM PST 24 |
Finished | Jan 21 06:46:45 PM PST 24 |
Peak memory | 218800 kb |
Host | smart-070f3423-f817-484b-a6aa-f87d54226789 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2426964203 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_key_error.2426964203 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_key_error/latest |
Test location | /workspace/coverage/default/28.kmac_lc_escalation.443591863 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 424593612 ps |
CPU time | 5.81 seconds |
Started | Jan 21 06:05:34 PM PST 24 |
Finished | Jan 21 06:05:40 PM PST 24 |
Peak memory | 235296 kb |
Host | smart-c7c96f0d-de75-408f-ac31-73ad7cf9df96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=443591863 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_lc_escalation.443591863 +enable_masking=1 +sw_key _masked=0 |
Directory | /workspace/28.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/28.kmac_long_msg_and_output.698804496 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 22933089766 ps |
CPU time | 2874.03 seconds |
Started | Jan 21 05:42:36 PM PST 24 |
Finished | Jan 21 06:30:31 PM PST 24 |
Peak memory | 442404 kb |
Host | smart-9b73ea69-ace6-428e-b066-66c7c03e3467 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=698804496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_long_msg_an d_output.698804496 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/28.kmac_sideload.3585551824 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 7011256936 ps |
CPU time | 161.65 seconds |
Started | Jan 21 06:43:14 PM PST 24 |
Finished | Jan 21 06:46:02 PM PST 24 |
Peak memory | 238252 kb |
Host | smart-d9248cff-c928-4f15-8f97-1fce131e50c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3585551824 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_sideload.3585551824 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_sideload/latest |
Test location | /workspace/coverage/default/28.kmac_smoke.2803947804 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 2534233041 ps |
CPU time | 45.53 seconds |
Started | Jan 21 05:42:39 PM PST 24 |
Finished | Jan 21 05:43:27 PM PST 24 |
Peak memory | 224584 kb |
Host | smart-aa4212ea-96b6-438c-b080-20edb06d5c03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2803947804 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_smoke.2803947804 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_smoke/latest |
Test location | /workspace/coverage/default/28.kmac_stress_all.3361293424 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 24691799060 ps |
CPU time | 849.24 seconds |
Started | Jan 21 05:44:18 PM PST 24 |
Finished | Jan 21 05:58:28 PM PST 24 |
Peak memory | 280296 kb |
Host | smart-32438894-2d6e-42a2-a8d0-9f93a94d25b8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3361293424 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all.3361293424 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_stress_all/latest |
Test location | /workspace/coverage/default/28.kmac_stress_all_with_rand_reset.4086574662 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 563559707791 ps |
CPU time | 2675.2 seconds |
Started | Jan 21 05:44:21 PM PST 24 |
Finished | Jan 21 06:28:58 PM PST 24 |
Peak memory | 358444 kb |
Host | smart-5beb36a8-1333-4a9a-ad04-48a56fd7865c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4086574662 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all_with_rand_reset.4086574662 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_kmac.626254598 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 457303823 ps |
CPU time | 7.58 seconds |
Started | Jan 21 05:43:20 PM PST 24 |
Finished | Jan 21 05:43:29 PM PST 24 |
Peak memory | 218968 kb |
Host | smart-c9dc758b-1a62-4051-936e-baca72374b1b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=626254598 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 28.kmac_test_vectors_kmac.626254598 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_kmac_xof.2005568733 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 384060737 ps |
CPU time | 6.57 seconds |
Started | Jan 21 06:49:16 PM PST 24 |
Finished | Jan 21 06:49:28 PM PST 24 |
Peak memory | 218960 kb |
Host | smart-959abe68-1e9a-449b-9368-1a30176f1063 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2005568733 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_kmac_xof.2005568733 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_224.569317455 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 166523919928 ps |
CPU time | 2311.31 seconds |
Started | Jan 21 05:43:03 PM PST 24 |
Finished | Jan 21 06:21:36 PM PST 24 |
Peak memory | 393012 kb |
Host | smart-f0e02079-cca3-48ac-8fe2-c2ed100b535b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=569317455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_224.569317455 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_256.2502823921 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 255630304624 ps |
CPU time | 2194.84 seconds |
Started | Jan 21 07:51:23 PM PST 24 |
Finished | Jan 21 08:27:59 PM PST 24 |
Peak memory | 385168 kb |
Host | smart-e6cd6156-2eeb-4641-a7d4-a38d90331109 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2502823921 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_256.2502823921 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_384.2181736777 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 53324864192 ps |
CPU time | 1893.79 seconds |
Started | Jan 21 05:43:04 PM PST 24 |
Finished | Jan 21 06:14:39 PM PST 24 |
Peak memory | 341828 kb |
Host | smart-830dc246-b30b-4a6a-a53c-7345fda6db2e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2181736777 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_384.2181736777 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_512.2339236214 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 21572759264 ps |
CPU time | 1298.91 seconds |
Started | Jan 21 05:43:03 PM PST 24 |
Finished | Jan 21 06:04:44 PM PST 24 |
Peak memory | 302132 kb |
Host | smart-3224c7d4-db23-46c1-b8b2-06cc7bdcb339 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2339236214 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_512.2339236214 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_shake_128.17051405 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 128936615523 ps |
CPU time | 5731.05 seconds |
Started | Jan 21 05:43:19 PM PST 24 |
Finished | Jan 21 07:18:52 PM PST 24 |
Peak memory | 650060 kb |
Host | smart-04946f95-3c85-4de8-b627-9cbec6872ae3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=17051405 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_128.17051405 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_shake_256.3078666653 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 225156625042 ps |
CPU time | 5799.86 seconds |
Started | Jan 21 05:43:22 PM PST 24 |
Finished | Jan 21 07:20:03 PM PST 24 |
Peak memory | 570908 kb |
Host | smart-06e245a3-13b2-4245-b105-311fbc52aded |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3078666653 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_256.3078666653 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/29.kmac_alert_test.3168857050 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 14814388 ps |
CPU time | 0.89 seconds |
Started | Jan 21 05:46:16 PM PST 24 |
Finished | Jan 21 05:46:18 PM PST 24 |
Peak memory | 218668 kb |
Host | smart-c102fdd3-6fb5-446c-9556-7e1f1a138243 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3168857050 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_alert_test.3168857050 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_alert_test/latest |
Test location | /workspace/coverage/default/29.kmac_app.1511563598 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 9468676190 ps |
CPU time | 55.73 seconds |
Started | Jan 21 06:45:44 PM PST 24 |
Finished | Jan 21 06:46:40 PM PST 24 |
Peak memory | 238324 kb |
Host | smart-18eade79-995c-48cd-85fe-e2c55555118e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1511563598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_app.1511563598 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_app/latest |
Test location | /workspace/coverage/default/29.kmac_burst_write.3336526469 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 108952903989 ps |
CPU time | 1524.46 seconds |
Started | Jan 21 05:44:32 PM PST 24 |
Finished | Jan 21 06:09:59 PM PST 24 |
Peak memory | 240076 kb |
Host | smart-b35279e5-d31e-4393-8f3a-61729019fda4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3336526469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_burst_write.3336526469 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_burst_write/latest |
Test location | /workspace/coverage/default/29.kmac_entropy_refresh.844639971 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 1092648907 ps |
CPU time | 52.03 seconds |
Started | Jan 21 05:45:31 PM PST 24 |
Finished | Jan 21 05:46:23 PM PST 24 |
Peak memory | 236276 kb |
Host | smart-8ba35e88-f869-405b-9f26-6a23a7cea07d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=844639971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_entropy_refresh.844639971 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/29.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/29.kmac_error.2684402043 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 13792308130 ps |
CPU time | 416.85 seconds |
Started | Jan 21 05:45:40 PM PST 24 |
Finished | Jan 21 05:52:38 PM PST 24 |
Peak memory | 265040 kb |
Host | smart-a93cce84-d7dc-4420-af38-120f6ae53914 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2684402043 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_error.2684402043 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_error/latest |
Test location | /workspace/coverage/default/29.kmac_key_error.1774335111 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 38622132 ps |
CPU time | 1.09 seconds |
Started | Jan 21 05:45:42 PM PST 24 |
Finished | Jan 21 05:45:44 PM PST 24 |
Peak memory | 218596 kb |
Host | smart-b81c8852-1c26-4957-a3f5-42a1ed856198 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1774335111 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_key_error.1774335111 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_key_error/latest |
Test location | /workspace/coverage/default/29.kmac_lc_escalation.1300928583 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 88678050 ps |
CPU time | 1.65 seconds |
Started | Jan 21 05:45:46 PM PST 24 |
Finished | Jan 21 05:45:49 PM PST 24 |
Peak memory | 220040 kb |
Host | smart-3bf653b3-f614-49ea-923d-08b736fe8f9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1300928583 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_lc_escalation.1300928583 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/29.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/29.kmac_long_msg_and_output.802000779 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 197654956072 ps |
CPU time | 2345.2 seconds |
Started | Jan 21 05:44:24 PM PST 24 |
Finished | Jan 21 06:23:30 PM PST 24 |
Peak memory | 392640 kb |
Host | smart-421a1d02-a858-4468-af22-749f8f8d94ea |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=802000779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_long_msg_an d_output.802000779 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/29.kmac_sideload.3024186672 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 164287711513 ps |
CPU time | 446.82 seconds |
Started | Jan 21 05:44:36 PM PST 24 |
Finished | Jan 21 05:52:05 PM PST 24 |
Peak memory | 250280 kb |
Host | smart-275b93f4-9320-4580-8e41-0b95aaf0e773 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3024186672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_sideload.3024186672 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_sideload/latest |
Test location | /workspace/coverage/default/29.kmac_smoke.944137548 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 2711075674 ps |
CPU time | 58.37 seconds |
Started | Jan 21 05:44:19 PM PST 24 |
Finished | Jan 21 05:45:18 PM PST 24 |
Peak memory | 227196 kb |
Host | smart-f3d5492c-a055-4d7b-9d65-214a4f1a136d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=944137548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_smoke.944137548 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_smoke/latest |
Test location | /workspace/coverage/default/29.kmac_stress_all.1670715729 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 36180410924 ps |
CPU time | 896.69 seconds |
Started | Jan 21 07:44:08 PM PST 24 |
Finished | Jan 21 07:59:07 PM PST 24 |
Peak memory | 309000 kb |
Host | smart-cb5f3ecd-332a-43e7-b239-3e46ae412edd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1670715729 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all.1670715729 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_stress_all/latest |
Test location | /workspace/coverage/default/29.kmac_stress_all_with_rand_reset.1428845165 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 249845732999 ps |
CPU time | 1679.05 seconds |
Started | Jan 21 05:46:16 PM PST 24 |
Finished | Jan 21 06:14:16 PM PST 24 |
Peak memory | 301944 kb |
Host | smart-82a0680b-8c9e-4626-ac21-e4ce65936947 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1428845165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all_with_rand_reset.1428845165 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_kmac.2188885514 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 253335203 ps |
CPU time | 7.08 seconds |
Started | Jan 21 05:45:12 PM PST 24 |
Finished | Jan 21 05:45:22 PM PST 24 |
Peak memory | 220400 kb |
Host | smart-55608c47-636a-4de7-9a6f-11236652e364 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2188885514 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 29.kmac_test_vectors_kmac.2188885514 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_kmac_xof.3183054930 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 1100004021 ps |
CPU time | 7.54 seconds |
Started | Jan 21 05:45:11 PM PST 24 |
Finished | Jan 21 05:45:20 PM PST 24 |
Peak memory | 218972 kb |
Host | smart-4651d5f0-07fd-4472-9fd1-38344703654d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3183054930 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_kmac_xof.3183054930 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_224.2880299020 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 190551252080 ps |
CPU time | 2595.48 seconds |
Started | Jan 21 06:01:19 PM PST 24 |
Finished | Jan 21 06:44:36 PM PST 24 |
Peak memory | 397508 kb |
Host | smart-36409344-1edd-4aaa-84a1-439b078816d6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2880299020 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_224.2880299020 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_256.1244157656 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 231345443441 ps |
CPU time | 2214.09 seconds |
Started | Jan 21 05:44:54 PM PST 24 |
Finished | Jan 21 06:21:49 PM PST 24 |
Peak memory | 378776 kb |
Host | smart-6020bd55-e535-4343-b542-03f949785486 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1244157656 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_256.1244157656 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_384.2652077792 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 145643633370 ps |
CPU time | 2021.25 seconds |
Started | Jan 21 05:44:54 PM PST 24 |
Finished | Jan 21 06:18:37 PM PST 24 |
Peak memory | 341628 kb |
Host | smart-40e28567-8504-42ee-9b0d-6bb8a109ddc2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2652077792 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_384.2652077792 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_512.957642853 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 146033812805 ps |
CPU time | 1384.83 seconds |
Started | Jan 21 05:44:56 PM PST 24 |
Finished | Jan 21 06:08:02 PM PST 24 |
Peak memory | 299104 kb |
Host | smart-d46a4f8b-66aa-4aec-b80a-a613db60c49a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=957642853 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_512.957642853 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_shake_256.844095937 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 803964240178 ps |
CPU time | 5862.9 seconds |
Started | Jan 21 05:45:13 PM PST 24 |
Finished | Jan 21 07:22:59 PM PST 24 |
Peak memory | 579440 kb |
Host | smart-5df3cf6f-f86e-4715-91b7-d34a210c233c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=844095937 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_256.844095937 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/3.kmac_alert_test.840295259 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 18989009 ps |
CPU time | 0.92 seconds |
Started | Jan 21 05:17:40 PM PST 24 |
Finished | Jan 21 05:17:42 PM PST 24 |
Peak memory | 218480 kb |
Host | smart-0c0cc7dd-2d9e-4e69-a12c-cbaf7193a822 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=840295259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_alert_test.840295259 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_alert_test/latest |
Test location | /workspace/coverage/default/3.kmac_app.2728095243 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 7695026463 ps |
CPU time | 60.77 seconds |
Started | Jan 21 05:17:04 PM PST 24 |
Finished | Jan 21 05:18:07 PM PST 24 |
Peak memory | 229636 kb |
Host | smart-c6518854-5cf1-4f06-a790-d8e9a2c9a74f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2728095243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app.2728095243 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_app/latest |
Test location | /workspace/coverage/default/3.kmac_app_with_partial_data.1946600804 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 30204256731 ps |
CPU time | 230.52 seconds |
Started | Jan 21 05:17:08 PM PST 24 |
Finished | Jan 21 05:21:00 PM PST 24 |
Peak memory | 243412 kb |
Host | smart-fe208c7c-4fc8-4961-a4bc-81b7ba79e9f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1946600804 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app_with_partial_data.1946600804 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/3.kmac_burst_write.1503717480 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 8118141702 ps |
CPU time | 183.32 seconds |
Started | Jan 21 05:16:46 PM PST 24 |
Finished | Jan 21 05:19:51 PM PST 24 |
Peak memory | 229248 kb |
Host | smart-431096e3-cae6-4bd5-b577-3f7eec985b7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1503717480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_burst_write.1503717480 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_burst_write/latest |
Test location | /workspace/coverage/default/3.kmac_edn_timeout_error.2148231324 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 26888632 ps |
CPU time | 1.18 seconds |
Started | Jan 21 05:17:17 PM PST 24 |
Finished | Jan 21 05:17:19 PM PST 24 |
Peak memory | 218832 kb |
Host | smart-acd7256d-b7fc-4318-8187-36e302a22c2e |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2148231324 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_edn_timeout_error.2148231324 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/3.kmac_entropy_mode_error.1520937998 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 128822727 ps |
CPU time | 1.27 seconds |
Started | Jan 21 05:17:20 PM PST 24 |
Finished | Jan 21 05:17:22 PM PST 24 |
Peak memory | 218852 kb |
Host | smart-91bd6780-acf3-4afe-8d1a-a9506267d2c3 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1520937998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_mode_error.1520937998 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/3.kmac_entropy_ready_error.587211140 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 5893004059 ps |
CPU time | 63.67 seconds |
Started | Jan 21 05:17:20 PM PST 24 |
Finished | Jan 21 05:18:25 PM PST 24 |
Peak memory | 221288 kb |
Host | smart-a5b78c86-d5d4-43bc-b64d-82f45d469283 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=587211140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_ready_error.587211140 +enable_maskin g=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/3.kmac_entropy_refresh.159887189 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 2530762690 ps |
CPU time | 89.13 seconds |
Started | Jan 21 05:17:13 PM PST 24 |
Finished | Jan 21 05:18:43 PM PST 24 |
Peak memory | 232712 kb |
Host | smart-80ae03d3-9220-496a-ae91-f297b12751c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=159887189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_refresh.159887189 +enable_masking=1 +sw_ key_masked=0 |
Directory | /workspace/3.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/3.kmac_error.1933952383 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 3557970127 ps |
CPU time | 33.62 seconds |
Started | Jan 21 05:17:11 PM PST 24 |
Finished | Jan 21 05:17:45 PM PST 24 |
Peak memory | 243460 kb |
Host | smart-86a5cc6a-266e-4c5a-ae0d-8366de898c77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1933952383 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_error.1933952383 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_error/latest |
Test location | /workspace/coverage/default/3.kmac_key_error.1069468087 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 1934276393 ps |
CPU time | 6.29 seconds |
Started | Jan 21 05:38:29 PM PST 24 |
Finished | Jan 21 05:38:35 PM PST 24 |
Peak memory | 218808 kb |
Host | smart-61cc7cb9-121c-41e3-b681-772804b8db72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1069468087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_key_error.1069468087 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_key_error/latest |
Test location | /workspace/coverage/default/3.kmac_lc_escalation.3950060702 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 74038580 ps |
CPU time | 1.64 seconds |
Started | Jan 21 05:31:00 PM PST 24 |
Finished | Jan 21 05:31:03 PM PST 24 |
Peak memory | 219856 kb |
Host | smart-a5d71777-3295-4374-bc7c-b571419392fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3950060702 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_lc_escalation.3950060702 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/3.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/3.kmac_long_msg_and_output.2913997509 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 104576252767 ps |
CPU time | 2960.59 seconds |
Started | Jan 21 05:26:21 PM PST 24 |
Finished | Jan 21 06:15:44 PM PST 24 |
Peak memory | 449604 kb |
Host | smart-8f92434c-1b20-4cb8-8300-f390a07a918e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2913997509 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_long_msg_an d_output.2913997509 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/3.kmac_mubi.3093906054 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 3350625910 ps |
CPU time | 111.98 seconds |
Started | Jan 21 05:17:12 PM PST 24 |
Finished | Jan 21 05:19:05 PM PST 24 |
Peak memory | 236100 kb |
Host | smart-c70142ae-d8b3-44f0-9196-4590a8ffef2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3093906054 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_mubi.3093906054 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_mubi/latest |
Test location | /workspace/coverage/default/3.kmac_sec_cm.3831765603 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 9886513741 ps |
CPU time | 106.6 seconds |
Started | Jan 21 05:17:38 PM PST 24 |
Finished | Jan 21 05:19:26 PM PST 24 |
Peak memory | 276236 kb |
Host | smart-0616ed49-d452-40d4-9079-79680b5d2b33 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3831765603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sec_cm.3831765603 +enable_maski ng=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/3.kmac_sideload.3481092055 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 3993747085 ps |
CPU time | 153.73 seconds |
Started | Jan 21 05:38:03 PM PST 24 |
Finished | Jan 21 05:40:37 PM PST 24 |
Peak memory | 243476 kb |
Host | smart-0bdfd4a8-edaf-4b10-bc17-d46ab8a3b8f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3481092055 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sideload.3481092055 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_sideload/latest |
Test location | /workspace/coverage/default/3.kmac_smoke.3633497004 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 4105639930 ps |
CPU time | 84.27 seconds |
Started | Jan 21 06:28:41 PM PST 24 |
Finished | Jan 21 06:30:07 PM PST 24 |
Peak memory | 227176 kb |
Host | smart-fb524589-5918-4ef2-b199-b9996dff05b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3633497004 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_smoke.3633497004 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_smoke/latest |
Test location | /workspace/coverage/default/3.kmac_stress_all.601701782 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 6750336082 ps |
CPU time | 256.13 seconds |
Started | Jan 21 05:26:51 PM PST 24 |
Finished | Jan 21 05:31:08 PM PST 24 |
Peak memory | 268552 kb |
Host | smart-b5767102-141b-44c1-ba9b-50929aaf0be1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=601701782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all.601701782 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_stress_all/latest |
Test location | /workspace/coverage/default/3.kmac_stress_all_with_rand_reset.423886239 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 54617646937 ps |
CPU time | 1262.81 seconds |
Started | Jan 21 06:35:31 PM PST 24 |
Finished | Jan 21 06:56:35 PM PST 24 |
Peak memory | 292908 kb |
Host | smart-aa9726ce-b950-4dfb-981f-f7038361858a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=423886239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all_with_rand_reset.423886239 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_kmac.1805288448 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 913045440 ps |
CPU time | 7.32 seconds |
Started | Jan 21 05:17:07 PM PST 24 |
Finished | Jan 21 05:17:16 PM PST 24 |
Peak memory | 220252 kb |
Host | smart-ce2dcafe-6363-4119-80ae-9935bfa82665 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1805288448 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 3.kmac_test_vectors_kmac.1805288448 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_kmac_xof.3102888644 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 665339139 ps |
CPU time | 8.48 seconds |
Started | Jan 21 05:17:05 PM PST 24 |
Finished | Jan 21 05:17:16 PM PST 24 |
Peak memory | 220168 kb |
Host | smart-538e1a83-6534-4737-adfc-e90b00bf24dd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3102888644 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_kmac_xof.3102888644 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_224.1557258782 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 572878467879 ps |
CPU time | 2752.92 seconds |
Started | Jan 21 05:16:45 PM PST 24 |
Finished | Jan 21 06:02:39 PM PST 24 |
Peak memory | 406352 kb |
Host | smart-856e01f7-ba49-4b0b-8fe4-62a9db91180d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1557258782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_224.1557258782 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_256.3282248624 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 19967282673 ps |
CPU time | 2248.13 seconds |
Started | Jan 21 06:01:20 PM PST 24 |
Finished | Jan 21 06:38:50 PM PST 24 |
Peak memory | 395980 kb |
Host | smart-32d9bbb7-b7be-4941-8676-3cafb6ce83f6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3282248624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_256.3282248624 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_384.3913475664 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 193117057313 ps |
CPU time | 1730.48 seconds |
Started | Jan 21 06:50:58 PM PST 24 |
Finished | Jan 21 07:19:50 PM PST 24 |
Peak memory | 332960 kb |
Host | smart-6116893b-6f71-4b84-a0a2-abcf7870262d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3913475664 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_384.3913475664 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_512.702026019 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 43849697238 ps |
CPU time | 1304.04 seconds |
Started | Jan 21 05:16:58 PM PST 24 |
Finished | Jan 21 05:38:43 PM PST 24 |
Peak memory | 305012 kb |
Host | smart-33a5f3e6-8f09-4144-b251-0dd65295a3f4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=702026019 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_512.702026019 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_shake_128.2317115187 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 372316852323 ps |
CPU time | 6347.15 seconds |
Started | Jan 21 05:17:03 PM PST 24 |
Finished | Jan 21 07:02:53 PM PST 24 |
Peak memory | 658956 kb |
Host | smart-c3241541-8d24-404c-a9c8-6ac882181852 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2317115187 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_128.2317115187 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_shake_256.4151129883 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 453766221625 ps |
CPU time | 5790.63 seconds |
Started | Jan 21 06:03:04 PM PST 24 |
Finished | Jan 21 07:39:40 PM PST 24 |
Peak memory | 570664 kb |
Host | smart-23cb226a-5a74-42aa-b3fa-54b03f25e998 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4151129883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_256.4151129883 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/30.kmac_alert_test.2086070481 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 41905556 ps |
CPU time | 0.85 seconds |
Started | Jan 21 05:47:25 PM PST 24 |
Finished | Jan 21 05:47:31 PM PST 24 |
Peak memory | 219784 kb |
Host | smart-f3fc62e6-7546-4724-bfc9-d4f7aad881d6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2086070481 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_alert_test.2086070481 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_alert_test/latest |
Test location | /workspace/coverage/default/30.kmac_app.218360328 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 11115341745 ps |
CPU time | 238.03 seconds |
Started | Jan 21 05:58:36 PM PST 24 |
Finished | Jan 21 06:02:35 PM PST 24 |
Peak memory | 245124 kb |
Host | smart-c1592c8d-2565-4f8f-8feb-032fcd7d2e47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=218360328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_app.218360328 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_app/latest |
Test location | /workspace/coverage/default/30.kmac_burst_write.319713885 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 9017040035 ps |
CPU time | 948.58 seconds |
Started | Jan 21 07:34:23 PM PST 24 |
Finished | Jan 21 07:50:13 PM PST 24 |
Peak memory | 243556 kb |
Host | smart-c85cf545-5c0b-4887-b97a-6de4f5475ba1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=319713885 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_burst_write.319713885 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_burst_write/latest |
Test location | /workspace/coverage/default/30.kmac_entropy_refresh.2924437542 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 23918562099 ps |
CPU time | 240.57 seconds |
Started | Jan 21 07:02:38 PM PST 24 |
Finished | Jan 21 07:06:40 PM PST 24 |
Peak memory | 242508 kb |
Host | smart-87f91d0c-503a-4836-a37d-b2506c545cbc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2924437542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_entropy_refresh.2924437542 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/30.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/30.kmac_error.1139636597 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 12328625323 ps |
CPU time | 297.99 seconds |
Started | Jan 21 06:40:44 PM PST 24 |
Finished | Jan 21 06:45:44 PM PST 24 |
Peak memory | 255724 kb |
Host | smart-ddb6cdf2-5322-4276-b63e-04279f3707c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1139636597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_error.1139636597 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_error/latest |
Test location | /workspace/coverage/default/30.kmac_key_error.3466820044 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 2482718026 ps |
CPU time | 5.71 seconds |
Started | Jan 21 05:47:07 PM PST 24 |
Finished | Jan 21 05:47:19 PM PST 24 |
Peak memory | 218672 kb |
Host | smart-1354f031-3fd7-4a38-a2b1-60b7dfe870e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3466820044 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_key_error.3466820044 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_key_error/latest |
Test location | /workspace/coverage/default/30.kmac_lc_escalation.2991829198 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 3168428770 ps |
CPU time | 22.26 seconds |
Started | Jan 21 05:47:06 PM PST 24 |
Finished | Jan 21 05:47:30 PM PST 24 |
Peak memory | 235352 kb |
Host | smart-a2b38231-4818-4199-8c3a-d53604e132fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2991829198 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_lc_escalation.2991829198 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/30.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/30.kmac_long_msg_and_output.2255074118 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 15643252506 ps |
CPU time | 1758.1 seconds |
Started | Jan 21 05:46:12 PM PST 24 |
Finished | Jan 21 06:15:31 PM PST 24 |
Peak memory | 360596 kb |
Host | smart-e7c38a1d-d1fa-44bc-8e58-3e6602d274cd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2255074118 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_long_msg_a nd_output.2255074118 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/30.kmac_sideload.3240679305 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 26991733088 ps |
CPU time | 118.66 seconds |
Started | Jan 21 05:46:15 PM PST 24 |
Finished | Jan 21 05:48:15 PM PST 24 |
Peak memory | 233796 kb |
Host | smart-5047dd74-abce-4255-ad3b-a73c6a719f87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3240679305 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_sideload.3240679305 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_sideload/latest |
Test location | /workspace/coverage/default/30.kmac_smoke.3023009350 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 3578777658 ps |
CPU time | 89.6 seconds |
Started | Jan 21 05:46:16 PM PST 24 |
Finished | Jan 21 05:47:46 PM PST 24 |
Peak memory | 224808 kb |
Host | smart-0f527fd7-1e44-463e-8f7a-ca9d4c92b6c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3023009350 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_smoke.3023009350 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_smoke/latest |
Test location | /workspace/coverage/default/30.kmac_stress_all.3148285571 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 3039639369 ps |
CPU time | 76.81 seconds |
Started | Jan 21 07:10:15 PM PST 24 |
Finished | Jan 21 07:11:34 PM PST 24 |
Peak memory | 243472 kb |
Host | smart-8e0e3662-2b71-4c89-a1d1-d0a221361018 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3148285571 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all.3148285571 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_stress_all/latest |
Test location | /workspace/coverage/default/30.kmac_stress_all_with_rand_reset.3520104570 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 47858797079 ps |
CPU time | 954.41 seconds |
Started | Jan 21 06:06:06 PM PST 24 |
Finished | Jan 21 06:22:01 PM PST 24 |
Peak memory | 310428 kb |
Host | smart-ed653b1d-f036-4010-81a0-6bea120a39f1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3520104570 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all_with_rand_reset.3520104570 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_kmac.3711480542 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 153607390 ps |
CPU time | 6.7 seconds |
Started | Jan 21 05:46:38 PM PST 24 |
Finished | Jan 21 05:46:47 PM PST 24 |
Peak memory | 218992 kb |
Host | smart-0a7195a4-d787-4221-9e5a-ca79d0b34e15 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3711480542 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 30.kmac_test_vectors_kmac.3711480542 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_kmac_xof.4230893193 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 1295840112 ps |
CPU time | 7.27 seconds |
Started | Jan 21 05:46:38 PM PST 24 |
Finished | Jan 21 05:46:47 PM PST 24 |
Peak memory | 220284 kb |
Host | smart-6f8ab87b-faea-4c39-b529-37e6385c0d44 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4230893193 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_kmac_xof.4230893193 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_224.4041354440 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 400559736251 ps |
CPU time | 2797.54 seconds |
Started | Jan 21 05:46:12 PM PST 24 |
Finished | Jan 21 06:32:50 PM PST 24 |
Peak memory | 402088 kb |
Host | smart-34b80196-a818-4ea9-8231-d4f66677981e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4041354440 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_224.4041354440 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_256.2854149030 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 38149143231 ps |
CPU time | 2091.65 seconds |
Started | Jan 21 06:01:24 PM PST 24 |
Finished | Jan 21 06:36:17 PM PST 24 |
Peak memory | 387448 kb |
Host | smart-eeaf344c-aedd-43bb-8c66-98aad11f8360 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2854149030 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_256.2854149030 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_384.1952445438 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 63464781069 ps |
CPU time | 1977.58 seconds |
Started | Jan 21 05:46:29 PM PST 24 |
Finished | Jan 21 06:19:27 PM PST 24 |
Peak memory | 349624 kb |
Host | smart-a17c58f8-4eb3-405e-9619-34c9317178af |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1952445438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_384.1952445438 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_512.1219795548 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 10893770486 ps |
CPU time | 1313.93 seconds |
Started | Jan 21 06:22:45 PM PST 24 |
Finished | Jan 21 06:44:40 PM PST 24 |
Peak memory | 303656 kb |
Host | smart-a8fe99e9-0438-437d-8023-2afc3b0a0f94 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1219795548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_512.1219795548 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_shake_128.2923194113 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 224108131438 ps |
CPU time | 5723.8 seconds |
Started | Jan 21 06:23:31 PM PST 24 |
Finished | Jan 21 07:58:57 PM PST 24 |
Peak memory | 657828 kb |
Host | smart-0a92027c-0835-4aaa-92ff-b055ab4b02fa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2923194113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_128.2923194113 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_shake_256.1012703376 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 885987113439 ps |
CPU time | 5911.39 seconds |
Started | Jan 21 05:46:33 PM PST 24 |
Finished | Jan 21 07:25:06 PM PST 24 |
Peak memory | 583416 kb |
Host | smart-719641a9-ad59-4ec0-9886-a0343c469c90 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1012703376 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_256.1012703376 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/31.kmac_alert_test.749886246 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 38766172 ps |
CPU time | 0.82 seconds |
Started | Jan 21 05:48:35 PM PST 24 |
Finished | Jan 21 05:48:37 PM PST 24 |
Peak memory | 219784 kb |
Host | smart-e0599df8-c046-4b5e-ba05-9d92d7444ee7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=749886246 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_alert_test.749886246 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_alert_test/latest |
Test location | /workspace/coverage/default/31.kmac_app.782072014 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 12934744580 ps |
CPU time | 325 seconds |
Started | Jan 21 07:18:17 PM PST 24 |
Finished | Jan 21 07:23:43 PM PST 24 |
Peak memory | 247880 kb |
Host | smart-db38035a-418e-4c04-8041-11f5d97810a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=782072014 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_app.782072014 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_app/latest |
Test location | /workspace/coverage/default/31.kmac_burst_write.3541376410 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 146474432356 ps |
CPU time | 1625.99 seconds |
Started | Jan 21 05:47:35 PM PST 24 |
Finished | Jan 21 06:14:42 PM PST 24 |
Peak memory | 239708 kb |
Host | smart-bec560fd-2e21-4356-b2ec-b8625dbab4ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3541376410 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_burst_write.3541376410 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_burst_write/latest |
Test location | /workspace/coverage/default/31.kmac_entropy_refresh.4027988157 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 69212065954 ps |
CPU time | 373.1 seconds |
Started | Jan 21 06:40:47 PM PST 24 |
Finished | Jan 21 06:47:01 PM PST 24 |
Peak memory | 250648 kb |
Host | smart-dca1426b-173f-467d-a0ba-b02a9444f60a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4027988157 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_entropy_refresh.4027988157 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/31.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/31.kmac_error.3574833366 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 23431758558 ps |
CPU time | 528.82 seconds |
Started | Jan 21 05:48:22 PM PST 24 |
Finished | Jan 21 05:57:11 PM PST 24 |
Peak memory | 269136 kb |
Host | smart-7e0c2270-391b-4d60-a508-8acd4d7edce7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3574833366 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_error.3574833366 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_error/latest |
Test location | /workspace/coverage/default/31.kmac_key_error.335202205 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 1085964998 ps |
CPU time | 6.17 seconds |
Started | Jan 21 05:48:22 PM PST 24 |
Finished | Jan 21 05:48:29 PM PST 24 |
Peak memory | 218832 kb |
Host | smart-72fdde62-3829-4d0e-a28e-9959c7e83eb0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=335202205 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_key_error.335202205 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_key_error/latest |
Test location | /workspace/coverage/default/31.kmac_lc_escalation.1827430010 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 66744800 ps |
CPU time | 1.77 seconds |
Started | Jan 21 06:56:59 PM PST 24 |
Finished | Jan 21 06:57:01 PM PST 24 |
Peak memory | 220620 kb |
Host | smart-152e20f8-52c7-4096-b2a7-9b44d60bdba6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1827430010 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_lc_escalation.1827430010 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/31.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/31.kmac_long_msg_and_output.1530616476 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 15894333966 ps |
CPU time | 616.29 seconds |
Started | Jan 21 05:47:35 PM PST 24 |
Finished | Jan 21 05:57:53 PM PST 24 |
Peak memory | 268688 kb |
Host | smart-023744e2-6340-4741-91bf-b275c4e6d940 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1530616476 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_long_msg_a nd_output.1530616476 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/31.kmac_sideload.3879834159 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 12055135860 ps |
CPU time | 108.93 seconds |
Started | Jan 21 06:34:31 PM PST 24 |
Finished | Jan 21 06:36:22 PM PST 24 |
Peak memory | 241452 kb |
Host | smart-b43beeb3-360d-4746-9d7b-69d61aa62255 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3879834159 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_sideload.3879834159 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_sideload/latest |
Test location | /workspace/coverage/default/31.kmac_smoke.1464003404 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 7309832326 ps |
CPU time | 82.42 seconds |
Started | Jan 21 05:47:29 PM PST 24 |
Finished | Jan 21 05:48:55 PM PST 24 |
Peak memory | 227108 kb |
Host | smart-d82fec01-6aac-4e1e-a302-ce9f73c98f4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1464003404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_smoke.1464003404 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_smoke/latest |
Test location | /workspace/coverage/default/31.kmac_stress_all.1771631867 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 38590939131 ps |
CPU time | 1435.89 seconds |
Started | Jan 21 06:46:51 PM PST 24 |
Finished | Jan 21 07:10:49 PM PST 24 |
Peak memory | 370128 kb |
Host | smart-a50de293-a6c0-408d-befb-21d325c68c55 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1771631867 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all.1771631867 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_stress_all/latest |
Test location | /workspace/coverage/default/31.kmac_stress_all_with_rand_reset.3924779338 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 21436678221 ps |
CPU time | 577.56 seconds |
Started | Jan 21 05:48:29 PM PST 24 |
Finished | Jan 21 05:58:07 PM PST 24 |
Peak memory | 268472 kb |
Host | smart-83998401-5bbc-431b-b590-04813e3eff96 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3924779338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all_with_rand_reset.3924779338 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_kmac.3497583155 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 138877834 ps |
CPU time | 7.27 seconds |
Started | Jan 21 05:48:11 PM PST 24 |
Finished | Jan 21 05:48:20 PM PST 24 |
Peak memory | 220212 kb |
Host | smart-7b6dc754-8593-4a6f-bc3f-fe4deb90626b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3497583155 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 31.kmac_test_vectors_kmac.3497583155 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_kmac_xof.539460150 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 195522060 ps |
CPU time | 6.73 seconds |
Started | Jan 21 05:48:05 PM PST 24 |
Finished | Jan 21 05:48:13 PM PST 24 |
Peak memory | 220232 kb |
Host | smart-d8aa0eb8-60b8-43ba-87b3-6e65b7be5c9c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=539460150 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 31.kmac_test_vectors_kmac_xof.539460150 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_224.305249404 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 21497323789 ps |
CPU time | 2412.49 seconds |
Started | Jan 21 05:47:37 PM PST 24 |
Finished | Jan 21 06:27:51 PM PST 24 |
Peak memory | 403128 kb |
Host | smart-dc91db61-7df2-4e38-9a1e-6fd84b232939 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=305249404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_224.305249404 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_256.3556023422 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 19797578054 ps |
CPU time | 2016.61 seconds |
Started | Jan 21 07:10:27 PM PST 24 |
Finished | Jan 21 07:44:06 PM PST 24 |
Peak memory | 387456 kb |
Host | smart-29d1d346-5740-45ee-b344-635b03e91ccc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3556023422 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_256.3556023422 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_384.924745223 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 54438425347 ps |
CPU time | 1782.86 seconds |
Started | Jan 21 05:47:44 PM PST 24 |
Finished | Jan 21 06:17:29 PM PST 24 |
Peak memory | 351304 kb |
Host | smart-3575882d-729b-4781-be66-86eaf2f8b4da |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=924745223 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_384.924745223 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_512.1875566833 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 47960404246 ps |
CPU time | 1450.24 seconds |
Started | Jan 21 06:03:43 PM PST 24 |
Finished | Jan 21 06:27:58 PM PST 24 |
Peak memory | 297056 kb |
Host | smart-757eb7c6-18dd-424d-b94c-3ccca815ac3a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1875566833 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_512.1875566833 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_shake_128.653684335 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 205001170709 ps |
CPU time | 5828.63 seconds |
Started | Jan 21 08:08:02 PM PST 24 |
Finished | Jan 21 09:45:15 PM PST 24 |
Peak memory | 664140 kb |
Host | smart-82dc5995-cd5b-4b85-9193-9306e83293e5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=653684335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_128.653684335 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_shake_256.2062470900 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 433099677185 ps |
CPU time | 5736.13 seconds |
Started | Jan 21 06:26:56 PM PST 24 |
Finished | Jan 21 08:02:34 PM PST 24 |
Peak memory | 563752 kb |
Host | smart-d63c9ebe-1b13-4948-94c0-6abe12f0f946 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2062470900 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_256.2062470900 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/32.kmac_alert_test.595561610 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 32046852 ps |
CPU time | 0.9 seconds |
Started | Jan 21 05:49:50 PM PST 24 |
Finished | Jan 21 05:49:52 PM PST 24 |
Peak memory | 219744 kb |
Host | smart-f8e06eae-4962-4f82-9678-78ca3381a84e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=595561610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_alert_test.595561610 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_alert_test/latest |
Test location | /workspace/coverage/default/32.kmac_app.2222765841 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 12931629831 ps |
CPU time | 199.18 seconds |
Started | Jan 21 05:49:12 PM PST 24 |
Finished | Jan 21 05:52:32 PM PST 24 |
Peak memory | 241320 kb |
Host | smart-824075e0-30db-4102-a3e1-38dcd104d4cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2222765841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_app.2222765841 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_app/latest |
Test location | /workspace/coverage/default/32.kmac_burst_write.479006534 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 15420436211 ps |
CPU time | 567.34 seconds |
Started | Jan 21 05:48:50 PM PST 24 |
Finished | Jan 21 05:58:20 PM PST 24 |
Peak memory | 243304 kb |
Host | smart-bb91dbcf-c8f0-4dfb-b9b6-a36bd88dee62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=479006534 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_burst_write.479006534 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_burst_write/latest |
Test location | /workspace/coverage/default/32.kmac_entropy_refresh.2320852983 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 260344131 ps |
CPU time | 17.88 seconds |
Started | Jan 21 06:09:39 PM PST 24 |
Finished | Jan 21 06:09:58 PM PST 24 |
Peak memory | 226948 kb |
Host | smart-a1bad772-e9f4-4326-bba2-e04911bc3920 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2320852983 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_entropy_refresh.2320852983 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/32.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/32.kmac_error.4143280638 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 3235190331 ps |
CPU time | 304.44 seconds |
Started | Jan 21 05:49:29 PM PST 24 |
Finished | Jan 21 05:54:35 PM PST 24 |
Peak memory | 259836 kb |
Host | smart-4cf51693-5e95-429c-8176-dc92686c5aed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4143280638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_error.4143280638 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_error/latest |
Test location | /workspace/coverage/default/32.kmac_key_error.587379010 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 1289277456 ps |
CPU time | 4.41 seconds |
Started | Jan 21 05:49:27 PM PST 24 |
Finished | Jan 21 05:49:33 PM PST 24 |
Peak memory | 218832 kb |
Host | smart-f3088845-693c-40c9-81d7-5437597c961e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=587379010 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_key_error.587379010 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_key_error/latest |
Test location | /workspace/coverage/default/32.kmac_lc_escalation.4226802729 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 32689559 ps |
CPU time | 1.57 seconds |
Started | Jan 21 06:00:55 PM PST 24 |
Finished | Jan 21 06:01:00 PM PST 24 |
Peak memory | 219816 kb |
Host | smart-b786bfd2-6793-4652-bb6e-9fe351f2d941 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4226802729 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_lc_escalation.4226802729 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/32.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/32.kmac_long_msg_and_output.3001529132 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 166804715697 ps |
CPU time | 1926.3 seconds |
Started | Jan 21 05:48:37 PM PST 24 |
Finished | Jan 21 06:20:44 PM PST 24 |
Peak memory | 360440 kb |
Host | smart-245f6194-0e01-40ec-bc74-eea77ba8d0e2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3001529132 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_long_msg_a nd_output.3001529132 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/32.kmac_sideload.3984037596 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 51124087890 ps |
CPU time | 364.24 seconds |
Started | Jan 21 07:06:22 PM PST 24 |
Finished | Jan 21 07:12:29 PM PST 24 |
Peak memory | 246188 kb |
Host | smart-510938de-d799-431d-86d7-6c9e6752acd4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3984037596 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_sideload.3984037596 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_sideload/latest |
Test location | /workspace/coverage/default/32.kmac_smoke.3960655807 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 1518194068 ps |
CPU time | 44.56 seconds |
Started | Jan 21 05:48:38 PM PST 24 |
Finished | Jan 21 05:49:23 PM PST 24 |
Peak memory | 225288 kb |
Host | smart-19334257-c0e0-4ab4-b1cc-a296e7caf390 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3960655807 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_smoke.3960655807 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_smoke/latest |
Test location | /workspace/coverage/default/32.kmac_stress_all.3157741349 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 33659528858 ps |
CPU time | 1138.19 seconds |
Started | Jan 21 05:49:50 PM PST 24 |
Finished | Jan 21 06:08:49 PM PST 24 |
Peak memory | 301004 kb |
Host | smart-452df402-a899-4592-b327-1bc54ef2e7ec |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3157741349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all.3157741349 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_stress_all/latest |
Test location | /workspace/coverage/default/32.kmac_stress_all_with_rand_reset.3054789154 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 406096154637 ps |
CPU time | 1544.17 seconds |
Started | Jan 21 05:49:50 PM PST 24 |
Finished | Jan 21 06:15:35 PM PST 24 |
Peak memory | 291788 kb |
Host | smart-99dfb301-5123-48f7-a5d1-82e8ba404ebf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3054789154 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all_with_rand_reset.3054789154 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_kmac.124465086 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 972225194 ps |
CPU time | 7.13 seconds |
Started | Jan 21 05:49:04 PM PST 24 |
Finished | Jan 21 05:49:12 PM PST 24 |
Peak memory | 220532 kb |
Host | smart-c06e6b0e-6c82-4fdf-854c-19e1aacf81b8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=124465086 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 32.kmac_test_vectors_kmac.124465086 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_kmac_xof.3240515126 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 292004918 ps |
CPU time | 6.94 seconds |
Started | Jan 21 05:49:16 PM PST 24 |
Finished | Jan 21 05:49:29 PM PST 24 |
Peak memory | 218916 kb |
Host | smart-8b033a4f-b514-4de1-acc3-b868c862e2f8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3240515126 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_kmac_xof.3240515126 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_224.903798351 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 95615780652 ps |
CPU time | 2626.68 seconds |
Started | Jan 21 05:48:52 PM PST 24 |
Finished | Jan 21 06:32:41 PM PST 24 |
Peak memory | 404052 kb |
Host | smart-6939f609-8126-45e1-85b5-5e48e67555e2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=903798351 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_224.903798351 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_256.2943126737 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 96072323396 ps |
CPU time | 2610.79 seconds |
Started | Jan 21 05:48:58 PM PST 24 |
Finished | Jan 21 06:32:30 PM PST 24 |
Peak memory | 389108 kb |
Host | smart-befec4ad-7285-4ef3-be58-9c94e9269fc6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2943126737 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_256.2943126737 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_384.2782618841 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 15107650055 ps |
CPU time | 1647.28 seconds |
Started | Jan 21 07:22:48 PM PST 24 |
Finished | Jan 21 07:50:17 PM PST 24 |
Peak memory | 337084 kb |
Host | smart-b905c67d-d429-4c02-8cb4-a3e8813854d6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2782618841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_384.2782618841 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_512.2559641118 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 400807091586 ps |
CPU time | 1505.02 seconds |
Started | Jan 21 05:48:56 PM PST 24 |
Finished | Jan 21 06:14:03 PM PST 24 |
Peak memory | 308712 kb |
Host | smart-2cb59425-368f-4707-a963-cf8bfe2fc3ca |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2559641118 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_512.2559641118 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_shake_128.4225295845 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 185804311886 ps |
CPU time | 6013.97 seconds |
Started | Jan 21 07:14:51 PM PST 24 |
Finished | Jan 21 08:55:06 PM PST 24 |
Peak memory | 662388 kb |
Host | smart-04a7f89a-e3f8-4e59-b7dc-9d580394140c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4225295845 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_128.4225295845 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_shake_256.1947347231 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 319489417471 ps |
CPU time | 5308.94 seconds |
Started | Jan 21 06:40:42 PM PST 24 |
Finished | Jan 21 08:09:14 PM PST 24 |
Peak memory | 587608 kb |
Host | smart-e66a0351-2c38-4503-87dc-93222f250594 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1947347231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_256.1947347231 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/33.kmac_alert_test.1270663089 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 60530119 ps |
CPU time | 0.86 seconds |
Started | Jan 21 05:50:51 PM PST 24 |
Finished | Jan 21 05:50:52 PM PST 24 |
Peak memory | 218524 kb |
Host | smart-7c016c9e-ff2f-4f06-a105-bdbb27919e93 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1270663089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_alert_test.1270663089 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_alert_test/latest |
Test location | /workspace/coverage/default/33.kmac_app.3885066982 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 7929132811 ps |
CPU time | 138.4 seconds |
Started | Jan 21 05:50:34 PM PST 24 |
Finished | Jan 21 05:52:53 PM PST 24 |
Peak memory | 236976 kb |
Host | smart-a9965dcb-1a60-4588-b11a-18906c80ce0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3885066982 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_app.3885066982 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_app/latest |
Test location | /workspace/coverage/default/33.kmac_burst_write.1815565202 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 99685266360 ps |
CPU time | 1428.28 seconds |
Started | Jan 21 05:50:00 PM PST 24 |
Finished | Jan 21 06:13:50 PM PST 24 |
Peak memory | 239224 kb |
Host | smart-6d19a32f-2bc9-40d4-b8e4-bbc9780084f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1815565202 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_burst_write.1815565202 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_burst_write/latest |
Test location | /workspace/coverage/default/33.kmac_entropy_refresh.3831818789 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 11740463702 ps |
CPU time | 303.72 seconds |
Started | Jan 21 05:50:30 PM PST 24 |
Finished | Jan 21 05:55:34 PM PST 24 |
Peak memory | 244908 kb |
Host | smart-c68488bd-0628-440e-b015-f7702107b6e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3831818789 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_entropy_refresh.3831818789 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/33.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/33.kmac_error.4224796448 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 1106709820 ps |
CPU time | 47.64 seconds |
Started | Jan 21 05:50:39 PM PST 24 |
Finished | Jan 21 05:51:28 PM PST 24 |
Peak memory | 237352 kb |
Host | smart-0d2bea3a-5cf7-4ad6-b1e4-429ac29de04b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4224796448 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_error.4224796448 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_error/latest |
Test location | /workspace/coverage/default/33.kmac_key_error.955590964 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 1003160430 ps |
CPU time | 6.42 seconds |
Started | Jan 21 05:50:35 PM PST 24 |
Finished | Jan 21 05:50:42 PM PST 24 |
Peak memory | 218664 kb |
Host | smart-001b0296-37cd-4c61-b7ce-9166a531b858 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=955590964 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_key_error.955590964 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_key_error/latest |
Test location | /workspace/coverage/default/33.kmac_lc_escalation.1897622910 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 42600435 ps |
CPU time | 1.4 seconds |
Started | Jan 21 06:15:00 PM PST 24 |
Finished | Jan 21 06:15:03 PM PST 24 |
Peak memory | 220452 kb |
Host | smart-de54cc03-51a0-4a67-b73b-693537f6262b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1897622910 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_lc_escalation.1897622910 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/33.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/33.kmac_long_msg_and_output.414204417 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 169651841906 ps |
CPU time | 3196.41 seconds |
Started | Jan 21 07:36:41 PM PST 24 |
Finished | Jan 21 08:30:31 PM PST 24 |
Peak memory | 463592 kb |
Host | smart-5c4c4cc1-bee9-4163-988e-b5ac2d0156a8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=414204417 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_long_msg_an d_output.414204417 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/33.kmac_sideload.4141373879 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 2207523521 ps |
CPU time | 46.58 seconds |
Started | Jan 21 05:49:50 PM PST 24 |
Finished | Jan 21 05:50:38 PM PST 24 |
Peak memory | 234512 kb |
Host | smart-e02e520f-0016-46c4-813f-ba7a632ae1b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4141373879 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_sideload.4141373879 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_sideload/latest |
Test location | /workspace/coverage/default/33.kmac_smoke.3832391627 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 19337510907 ps |
CPU time | 55.57 seconds |
Started | Jan 21 05:49:44 PM PST 24 |
Finished | Jan 21 05:50:41 PM PST 24 |
Peak memory | 227232 kb |
Host | smart-81221f6d-492f-40d1-86a0-7d9d2567922b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3832391627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_smoke.3832391627 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_smoke/latest |
Test location | /workspace/coverage/default/33.kmac_stress_all.3480187252 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 5838831644 ps |
CPU time | 213.44 seconds |
Started | Jan 21 05:50:43 PM PST 24 |
Finished | Jan 21 05:54:17 PM PST 24 |
Peak memory | 254876 kb |
Host | smart-8cfb0a43-700c-4a2b-ac8e-02b93844da37 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3480187252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_stress_all.3480187252 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_stress_all/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_kmac.1110888919 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 1349155013 ps |
CPU time | 6.3 seconds |
Started | Jan 21 07:34:48 PM PST 24 |
Finished | Jan 21 07:34:55 PM PST 24 |
Peak memory | 221192 kb |
Host | smart-c1a69122-95be-44d0-9936-d1c34505b121 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1110888919 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 33.kmac_test_vectors_kmac.1110888919 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_kmac_xof.4133616697 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 156720241 ps |
CPU time | 7.02 seconds |
Started | Jan 21 06:03:08 PM PST 24 |
Finished | Jan 21 06:03:17 PM PST 24 |
Peak memory | 218976 kb |
Host | smart-28b37a25-5958-4d79-912f-353bbb6151b5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4133616697 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_kmac_xof.4133616697 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_224.2343034009 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 144128358487 ps |
CPU time | 2553.16 seconds |
Started | Jan 21 05:50:22 PM PST 24 |
Finished | Jan 21 06:32:56 PM PST 24 |
Peak memory | 400852 kb |
Host | smart-88b98bc7-2320-4f63-a3aa-42576e0e9088 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2343034009 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_224.2343034009 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_256.1358062604 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 79875598796 ps |
CPU time | 2316.69 seconds |
Started | Jan 21 05:50:14 PM PST 24 |
Finished | Jan 21 06:28:52 PM PST 24 |
Peak memory | 391048 kb |
Host | smart-0f8b57fa-10ce-4336-9a15-b18f0a095be6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1358062604 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_256.1358062604 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_384.2428390209 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 62032567778 ps |
CPU time | 1717.74 seconds |
Started | Jan 21 05:50:19 PM PST 24 |
Finished | Jan 21 06:18:58 PM PST 24 |
Peak memory | 341620 kb |
Host | smart-520e2635-5ae9-490a-9de4-06b55c3f5596 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2428390209 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_384.2428390209 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_512.889901965 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 50390382789 ps |
CPU time | 1513.84 seconds |
Started | Jan 21 05:50:13 PM PST 24 |
Finished | Jan 21 06:15:28 PM PST 24 |
Peak memory | 307420 kb |
Host | smart-ba6d7bff-e8a9-4735-897f-cc0cde6e3d63 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=889901965 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_512.889901965 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_shake_128.3694981860 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 59674351303 ps |
CPU time | 5669.54 seconds |
Started | Jan 21 05:50:18 PM PST 24 |
Finished | Jan 21 07:24:49 PM PST 24 |
Peak memory | 653488 kb |
Host | smart-e302d105-e211-4c01-8166-53b12f96d838 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3694981860 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_128.3694981860 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_shake_256.2726553612 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 368920404109 ps |
CPU time | 5207.89 seconds |
Started | Jan 21 06:25:14 PM PST 24 |
Finished | Jan 21 07:52:03 PM PST 24 |
Peak memory | 555880 kb |
Host | smart-cafbea38-54f8-44e4-8610-725964413b67 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2726553612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_256.2726553612 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/34.kmac_alert_test.3063459741 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 14469761 ps |
CPU time | 0.86 seconds |
Started | Jan 21 05:52:38 PM PST 24 |
Finished | Jan 21 05:52:40 PM PST 24 |
Peak memory | 218468 kb |
Host | smart-cf4079f5-e584-4892-87e0-27c8afcd1fca |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3063459741 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_alert_test.3063459741 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_alert_test/latest |
Test location | /workspace/coverage/default/34.kmac_app.1883565684 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 17151434877 ps |
CPU time | 262.78 seconds |
Started | Jan 21 07:26:42 PM PST 24 |
Finished | Jan 21 07:31:06 PM PST 24 |
Peak memory | 248584 kb |
Host | smart-fcd33a9e-ae54-4954-bada-3630afda7c23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1883565684 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_app.1883565684 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_app/latest |
Test location | /workspace/coverage/default/34.kmac_burst_write.2334688601 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 18144247972 ps |
CPU time | 1011.12 seconds |
Started | Jan 21 05:51:25 PM PST 24 |
Finished | Jan 21 06:08:21 PM PST 24 |
Peak memory | 243612 kb |
Host | smart-caba638d-92c8-4838-a5b4-bb574a66bc14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2334688601 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_burst_write.2334688601 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_burst_write/latest |
Test location | /workspace/coverage/default/34.kmac_entropy_refresh.156518540 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 33147408871 ps |
CPU time | 322.54 seconds |
Started | Jan 21 06:06:52 PM PST 24 |
Finished | Jan 21 06:12:21 PM PST 24 |
Peak memory | 249176 kb |
Host | smart-d06acfad-9b59-4ad8-a5ce-11eb002aa139 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=156518540 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_entropy_refresh.156518540 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/34.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/34.kmac_error.2753943718 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 8466664680 ps |
CPU time | 289.68 seconds |
Started | Jan 21 05:52:18 PM PST 24 |
Finished | Jan 21 05:57:11 PM PST 24 |
Peak memory | 259408 kb |
Host | smart-5674a2bf-137a-4e5a-9899-61ba789e9053 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2753943718 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_error.2753943718 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_error/latest |
Test location | /workspace/coverage/default/34.kmac_key_error.85973864 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 2686083472 ps |
CPU time | 4.27 seconds |
Started | Jan 21 07:43:03 PM PST 24 |
Finished | Jan 21 07:43:11 PM PST 24 |
Peak memory | 218824 kb |
Host | smart-f2230d3b-e65b-48d8-896d-b67c8fa7aefb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=85973864 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_key_error.85973864 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_key_error/latest |
Test location | /workspace/coverage/default/34.kmac_lc_escalation.1447462454 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 67053223 ps |
CPU time | 1.33 seconds |
Started | Jan 21 05:52:37 PM PST 24 |
Finished | Jan 21 05:52:40 PM PST 24 |
Peak memory | 219868 kb |
Host | smart-40c61cf9-a7bf-4605-beec-61acb8d196af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1447462454 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_lc_escalation.1447462454 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/34.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/34.kmac_long_msg_and_output.1049108662 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 26021004473 ps |
CPU time | 1264.46 seconds |
Started | Jan 21 05:51:29 PM PST 24 |
Finished | Jan 21 06:12:36 PM PST 24 |
Peak memory | 312944 kb |
Host | smart-aefab0a3-78c2-4154-a5ba-84bf93601852 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1049108662 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_long_msg_a nd_output.1049108662 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/34.kmac_sideload.998205098 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 31949777181 ps |
CPU time | 253.81 seconds |
Started | Jan 21 05:51:25 PM PST 24 |
Finished | Jan 21 05:55:44 PM PST 24 |
Peak memory | 242208 kb |
Host | smart-3e671b08-0de5-416f-8aa9-3312bf702c07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=998205098 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_sideload.998205098 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_sideload/latest |
Test location | /workspace/coverage/default/34.kmac_smoke.3321623360 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 1704536273 ps |
CPU time | 41.45 seconds |
Started | Jan 21 05:51:26 PM PST 24 |
Finished | Jan 21 05:52:12 PM PST 24 |
Peak memory | 222816 kb |
Host | smart-e2fb93d2-0f0c-434e-b922-55bbc0952fb5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3321623360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_smoke.3321623360 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_smoke/latest |
Test location | /workspace/coverage/default/34.kmac_stress_all.1116228492 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 312663031269 ps |
CPU time | 2245.2 seconds |
Started | Jan 21 05:52:38 PM PST 24 |
Finished | Jan 21 06:30:04 PM PST 24 |
Peak memory | 339116 kb |
Host | smart-0a864cee-4d7b-40de-85f2-44bea4439a9e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1116228492 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all.1116228492 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_stress_all/latest |
Test location | /workspace/coverage/default/34.kmac_stress_all_with_rand_reset.3269087087 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 198560348823 ps |
CPU time | 1692.99 seconds |
Started | Jan 21 06:26:13 PM PST 24 |
Finished | Jan 21 06:54:28 PM PST 24 |
Peak memory | 325764 kb |
Host | smart-fe4c9788-7324-493b-a084-c4fd74e55a58 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3269087087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all_with_rand_reset.3269087087 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_kmac.239781145 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 589394924 ps |
CPU time | 8.44 seconds |
Started | Jan 21 05:51:45 PM PST 24 |
Finished | Jan 21 05:51:54 PM PST 24 |
Peak memory | 220300 kb |
Host | smart-99a83394-f974-4683-8c42-8cf892827167 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=239781145 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 34.kmac_test_vectors_kmac.239781145 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_kmac_xof.708868683 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 251498003 ps |
CPU time | 6.83 seconds |
Started | Jan 21 05:51:52 PM PST 24 |
Finished | Jan 21 05:51:59 PM PST 24 |
Peak memory | 220332 kb |
Host | smart-be54181a-d3c2-4cc4-978d-8d9d55ed72b0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=708868683 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 34.kmac_test_vectors_kmac_xof.708868683 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_224.162522174 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 64918120606 ps |
CPU time | 2471.8 seconds |
Started | Jan 21 05:51:31 PM PST 24 |
Finished | Jan 21 06:32:44 PM PST 24 |
Peak memory | 394712 kb |
Host | smart-bddc67d3-baec-42f7-a1c2-45ae786973eb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=162522174 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_224.162522174 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_256.3284640502 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 379020889195 ps |
CPU time | 2645.91 seconds |
Started | Jan 21 06:14:41 PM PST 24 |
Finished | Jan 21 06:58:49 PM PST 24 |
Peak memory | 385700 kb |
Host | smart-d6040474-e42b-4fcb-914a-6eaf4cc20363 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3284640502 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_256.3284640502 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_384.4242637529 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 141059398788 ps |
CPU time | 2032.85 seconds |
Started | Jan 21 05:51:32 PM PST 24 |
Finished | Jan 21 06:25:26 PM PST 24 |
Peak memory | 337764 kb |
Host | smart-b6df85f8-60f7-49c7-8ddd-bc69a61be418 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4242637529 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_384.4242637529 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_512.3362601612 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 229773752302 ps |
CPU time | 1483.23 seconds |
Started | Jan 21 06:06:04 PM PST 24 |
Finished | Jan 21 06:30:48 PM PST 24 |
Peak memory | 299428 kb |
Host | smart-b45382d8-3f2d-40f4-a3fe-e64be95e6515 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3362601612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_512.3362601612 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_shake_128.672756257 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 441337117331 ps |
CPU time | 5858.96 seconds |
Started | Jan 21 05:51:42 PM PST 24 |
Finished | Jan 21 07:29:24 PM PST 24 |
Peak memory | 668316 kb |
Host | smart-f68d45fc-b10d-4c65-b14e-72a09a971d11 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=672756257 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_128.672756257 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_shake_256.2085861802 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 859207821980 ps |
CPU time | 5787.75 seconds |
Started | Jan 21 05:51:39 PM PST 24 |
Finished | Jan 21 07:28:08 PM PST 24 |
Peak memory | 560204 kb |
Host | smart-e6a7a4f5-956a-4761-952a-a64ce3695988 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2085861802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_256.2085861802 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/35.kmac_alert_test.3185652875 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 14022347 ps |
CPU time | 0.85 seconds |
Started | Jan 21 06:28:50 PM PST 24 |
Finished | Jan 21 06:28:52 PM PST 24 |
Peak memory | 219796 kb |
Host | smart-b2c02e30-e12e-46e4-aaea-7cd681a467c2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3185652875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_alert_test.3185652875 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_alert_test/latest |
Test location | /workspace/coverage/default/35.kmac_app.2814914290 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 6444979767 ps |
CPU time | 99.66 seconds |
Started | Jan 21 05:53:30 PM PST 24 |
Finished | Jan 21 05:55:11 PM PST 24 |
Peak memory | 234352 kb |
Host | smart-e0daea42-443a-4751-987f-db90e709dc19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2814914290 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_app.2814914290 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_app/latest |
Test location | /workspace/coverage/default/35.kmac_burst_write.2051545455 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 16823381619 ps |
CPU time | 329.76 seconds |
Started | Jan 21 06:14:41 PM PST 24 |
Finished | Jan 21 06:20:12 PM PST 24 |
Peak memory | 240524 kb |
Host | smart-5f7cf6be-46ee-4e53-bde7-dbdcb8aa4589 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2051545455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_burst_write.2051545455 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_burst_write/latest |
Test location | /workspace/coverage/default/35.kmac_entropy_refresh.2037105819 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 2646219441 ps |
CPU time | 195.02 seconds |
Started | Jan 21 05:53:29 PM PST 24 |
Finished | Jan 21 05:56:44 PM PST 24 |
Peak memory | 243524 kb |
Host | smart-f0831fbf-09ec-45c0-a7fe-0bfd27946798 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2037105819 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_entropy_refresh.2037105819 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/35.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/35.kmac_error.4002411263 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 61187871924 ps |
CPU time | 498.37 seconds |
Started | Jan 21 05:53:27 PM PST 24 |
Finished | Jan 21 06:01:46 PM PST 24 |
Peak memory | 259968 kb |
Host | smart-1a06197c-b10c-4678-bc7c-f809553c2e79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4002411263 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_error.4002411263 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_error/latest |
Test location | /workspace/coverage/default/35.kmac_key_error.1631636559 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 498276890 ps |
CPU time | 2.34 seconds |
Started | Jan 21 05:53:27 PM PST 24 |
Finished | Jan 21 05:53:30 PM PST 24 |
Peak memory | 218776 kb |
Host | smart-5b8313a7-0cec-4c7f-8a21-6006e30b37aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1631636559 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_key_error.1631636559 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_key_error/latest |
Test location | /workspace/coverage/default/35.kmac_lc_escalation.2588531365 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 163261918 ps |
CPU time | 1.67 seconds |
Started | Jan 21 05:53:35 PM PST 24 |
Finished | Jan 21 05:53:37 PM PST 24 |
Peak memory | 220144 kb |
Host | smart-ec5e1be9-82a9-4901-83cb-53e5a3bd7854 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2588531365 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_lc_escalation.2588531365 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/35.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/35.kmac_long_msg_and_output.4293540829 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 53719781210 ps |
CPU time | 1303.49 seconds |
Started | Jan 21 05:52:44 PM PST 24 |
Finished | Jan 21 06:14:29 PM PST 24 |
Peak memory | 322116 kb |
Host | smart-2c7dff97-7056-4a86-8709-0329ceb25b2f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4293540829 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_long_msg_a nd_output.4293540829 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/35.kmac_sideload.2818704773 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 10146257893 ps |
CPU time | 93.71 seconds |
Started | Jan 21 05:52:45 PM PST 24 |
Finished | Jan 21 05:54:19 PM PST 24 |
Peak memory | 231924 kb |
Host | smart-d31c3b9a-7ab8-4187-979b-aeb9f09f3676 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2818704773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_sideload.2818704773 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_sideload/latest |
Test location | /workspace/coverage/default/35.kmac_smoke.1184798789 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 11969664999 ps |
CPU time | 75.48 seconds |
Started | Jan 21 05:52:44 PM PST 24 |
Finished | Jan 21 05:54:00 PM PST 24 |
Peak memory | 227084 kb |
Host | smart-436ca8e7-7822-43e8-8de8-5526fae80102 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1184798789 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_smoke.1184798789 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_smoke/latest |
Test location | /workspace/coverage/default/35.kmac_stress_all.3290200574 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 91467224948 ps |
CPU time | 1875 seconds |
Started | Jan 21 05:53:34 PM PST 24 |
Finished | Jan 21 06:24:49 PM PST 24 |
Peak memory | 404112 kb |
Host | smart-08a46ab6-468c-4bee-b301-c55dbb142141 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3290200574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all.3290200574 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_stress_all/latest |
Test location | /workspace/coverage/default/35.kmac_stress_all_with_rand_reset.145947098 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 48490070880 ps |
CPU time | 414.2 seconds |
Started | Jan 21 06:06:21 PM PST 24 |
Finished | Jan 21 06:13:18 PM PST 24 |
Peak memory | 275968 kb |
Host | smart-a1120ba5-0117-4bff-870b-abc31295525a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=145947098 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all_with_rand_reset.145947098 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_kmac.1352286406 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 225411772 ps |
CPU time | 6.01 seconds |
Started | Jan 21 05:53:20 PM PST 24 |
Finished | Jan 21 05:53:27 PM PST 24 |
Peak memory | 218868 kb |
Host | smart-0993eeef-50a5-4fb1-a5be-e905080bc69f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1352286406 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 35.kmac_test_vectors_kmac.1352286406 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_kmac_xof.2750824756 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 473517095 ps |
CPU time | 6.93 seconds |
Started | Jan 21 05:53:22 PM PST 24 |
Finished | Jan 21 05:53:29 PM PST 24 |
Peak memory | 218936 kb |
Host | smart-62792a5c-55d9-40f6-b08a-4cdcf6543195 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2750824756 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_kmac_xof.2750824756 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_224.431812013 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 67051696843 ps |
CPU time | 2404.79 seconds |
Started | Jan 21 05:52:52 PM PST 24 |
Finished | Jan 21 06:32:58 PM PST 24 |
Peak memory | 393196 kb |
Host | smart-90ce51fa-dc2b-4877-ac78-fdaf56a4ec0e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=431812013 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_224.431812013 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_256.3868922852 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 93313323189 ps |
CPU time | 2478.97 seconds |
Started | Jan 21 06:45:37 PM PST 24 |
Finished | Jan 21 07:26:57 PM PST 24 |
Peak memory | 391696 kb |
Host | smart-d731bead-ad5e-458e-bb3e-a5b1728ff222 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3868922852 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_256.3868922852 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_384.834181022 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 1394156400013 ps |
CPU time | 2530.7 seconds |
Started | Jan 21 05:52:58 PM PST 24 |
Finished | Jan 21 06:35:10 PM PST 24 |
Peak memory | 340612 kb |
Host | smart-f50f5358-4f9a-439e-9ba5-cfe53652f843 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=834181022 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_384.834181022 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_512.1758229889 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 326729947598 ps |
CPU time | 1376.77 seconds |
Started | Jan 21 07:29:21 PM PST 24 |
Finished | Jan 21 07:52:19 PM PST 24 |
Peak memory | 302452 kb |
Host | smart-04b629fb-9af2-4505-adbb-a546bef007b6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1758229889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_512.1758229889 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_shake_128.360700308 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 228518355157 ps |
CPU time | 6127.8 seconds |
Started | Jan 21 05:53:16 PM PST 24 |
Finished | Jan 21 07:35:25 PM PST 24 |
Peak memory | 650776 kb |
Host | smart-22c0fdad-f85f-4677-a8d8-25f527e3249c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=360700308 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_128.360700308 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_shake_256.3636149326 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 209145342985 ps |
CPU time | 4781.58 seconds |
Started | Jan 21 05:53:21 PM PST 24 |
Finished | Jan 21 07:13:04 PM PST 24 |
Peak memory | 566584 kb |
Host | smart-a50c1621-a86c-469c-b54f-3187fe919b61 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3636149326 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_256.3636149326 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/36.kmac_alert_test.1716799246 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 20510887 ps |
CPU time | 0.96 seconds |
Started | Jan 21 05:55:47 PM PST 24 |
Finished | Jan 21 05:55:49 PM PST 24 |
Peak memory | 219756 kb |
Host | smart-69ccec47-f154-40f4-bca8-6108285d7e91 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1716799246 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_alert_test.1716799246 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_alert_test/latest |
Test location | /workspace/coverage/default/36.kmac_app.807541603 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 20293419178 ps |
CPU time | 322.53 seconds |
Started | Jan 21 05:55:09 PM PST 24 |
Finished | Jan 21 06:00:32 PM PST 24 |
Peak memory | 248792 kb |
Host | smart-22ee5f50-2b19-4d11-81ad-816ace133e36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=807541603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_app.807541603 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_app/latest |
Test location | /workspace/coverage/default/36.kmac_burst_write.2200593035 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 62285309444 ps |
CPU time | 1365.81 seconds |
Started | Jan 21 05:54:17 PM PST 24 |
Finished | Jan 21 06:17:04 PM PST 24 |
Peak memory | 241248 kb |
Host | smart-84cc6c2e-248c-4d44-9ddc-2bc8275c1d16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2200593035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_burst_write.2200593035 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_burst_write/latest |
Test location | /workspace/coverage/default/36.kmac_entropy_refresh.2592325465 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 2337939350 ps |
CPU time | 58.59 seconds |
Started | Jan 21 05:55:22 PM PST 24 |
Finished | Jan 21 05:56:25 PM PST 24 |
Peak memory | 243456 kb |
Host | smart-29486d68-1893-4e17-ab75-31d7e7d54d99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2592325465 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_entropy_refresh.2592325465 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/36.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/36.kmac_error.2848816160 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 42007561646 ps |
CPU time | 448.36 seconds |
Started | Jan 21 05:55:25 PM PST 24 |
Finished | Jan 21 06:02:57 PM PST 24 |
Peak memory | 268092 kb |
Host | smart-66d32fdc-25d8-451e-bcfc-ad4b02d00556 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2848816160 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_error.2848816160 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_error/latest |
Test location | /workspace/coverage/default/36.kmac_key_error.217416009 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 5988230859 ps |
CPU time | 2.67 seconds |
Started | Jan 21 05:55:24 PM PST 24 |
Finished | Jan 21 05:55:29 PM PST 24 |
Peak memory | 218804 kb |
Host | smart-b1e1f8a7-52cc-493c-87a2-14ad48b15b25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=217416009 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_key_error.217416009 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_key_error/latest |
Test location | /workspace/coverage/default/36.kmac_lc_escalation.1465786013 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 41343422 ps |
CPU time | 1.53 seconds |
Started | Jan 21 05:55:24 PM PST 24 |
Finished | Jan 21 05:55:28 PM PST 24 |
Peak memory | 219948 kb |
Host | smart-96ddad6a-864a-4936-99f2-bb7d7bf405f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1465786013 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_lc_escalation.1465786013 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/36.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/36.kmac_long_msg_and_output.3068202418 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 96069809784 ps |
CPU time | 2607.73 seconds |
Started | Jan 21 05:54:09 PM PST 24 |
Finished | Jan 21 06:37:38 PM PST 24 |
Peak memory | 411984 kb |
Host | smart-4a00ff0a-9008-40c0-a843-088dba704624 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3068202418 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_long_msg_a nd_output.3068202418 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/36.kmac_sideload.3670463703 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 8344994565 ps |
CPU time | 67.77 seconds |
Started | Jan 21 06:16:34 PM PST 24 |
Finished | Jan 21 06:17:42 PM PST 24 |
Peak memory | 229288 kb |
Host | smart-f46067e2-7f07-4c47-b9d9-37b9595a4560 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3670463703 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_sideload.3670463703 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_sideload/latest |
Test location | /workspace/coverage/default/36.kmac_smoke.3334902255 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 4606308801 ps |
CPU time | 51.68 seconds |
Started | Jan 21 05:53:44 PM PST 24 |
Finished | Jan 21 05:54:36 PM PST 24 |
Peak memory | 227152 kb |
Host | smart-548794ff-af75-4015-9e75-54ddb6eb415c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3334902255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_smoke.3334902255 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_smoke/latest |
Test location | /workspace/coverage/default/36.kmac_stress_all.1827038293 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 174712321406 ps |
CPU time | 2058.72 seconds |
Started | Jan 21 07:10:18 PM PST 24 |
Finished | Jan 21 07:44:38 PM PST 24 |
Peak memory | 381580 kb |
Host | smart-2a867f52-e22c-4b57-bf0e-a2c8eee90513 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1827038293 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all.1827038293 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_stress_all/latest |
Test location | /workspace/coverage/default/36.kmac_stress_all_with_rand_reset.476407929 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 159343109093 ps |
CPU time | 2362.52 seconds |
Started | Jan 21 05:55:40 PM PST 24 |
Finished | Jan 21 06:35:04 PM PST 24 |
Peak memory | 397416 kb |
Host | smart-9778acd5-00b5-41ce-a3c9-f50bea8b141d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=476407929 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all_with_rand_reset.476407929 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_kmac.3385271227 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 298193532 ps |
CPU time | 7.05 seconds |
Started | Jan 21 06:43:14 PM PST 24 |
Finished | Jan 21 06:43:27 PM PST 24 |
Peak memory | 220260 kb |
Host | smart-a68bc3f4-41f5-4d54-b444-ea8fc3eceed9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3385271227 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 36.kmac_test_vectors_kmac.3385271227 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_kmac_xof.2434478440 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 405204529 ps |
CPU time | 7.23 seconds |
Started | Jan 21 05:55:09 PM PST 24 |
Finished | Jan 21 05:55:17 PM PST 24 |
Peak memory | 220308 kb |
Host | smart-7761384c-b813-4ee1-bcf9-929c025cf2a8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2434478440 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_kmac_xof.2434478440 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_224.4066036656 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 28893027746 ps |
CPU time | 2225.69 seconds |
Started | Jan 21 06:17:39 PM PST 24 |
Finished | Jan 21 06:54:46 PM PST 24 |
Peak memory | 400672 kb |
Host | smart-e6922d4e-b1d3-451a-a0d7-cd2266a0fd38 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4066036656 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_224.4066036656 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_256.2408522985 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 21182318235 ps |
CPU time | 2099.26 seconds |
Started | Jan 21 05:54:26 PM PST 24 |
Finished | Jan 21 06:29:27 PM PST 24 |
Peak memory | 376216 kb |
Host | smart-6b42e764-8fc9-48f8-a84d-749d607f3c92 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2408522985 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_256.2408522985 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_384.1852458797 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 62012356653 ps |
CPU time | 1709.49 seconds |
Started | Jan 21 06:17:22 PM PST 24 |
Finished | Jan 21 06:45:52 PM PST 24 |
Peak memory | 341464 kb |
Host | smart-5ab018d9-cbb2-4eb3-b3a8-3426a0de47dc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1852458797 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_384.1852458797 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_512.1646638 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 44103688301 ps |
CPU time | 1199.8 seconds |
Started | Jan 21 06:58:30 PM PST 24 |
Finished | Jan 21 07:18:32 PM PST 24 |
Peak memory | 305528 kb |
Host | smart-80db31c1-9903-49da-8f71-28cac78f9ab0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1646638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_512.1646638 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_shake_128.1510763379 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 261544945655 ps |
CPU time | 5838.72 seconds |
Started | Jan 21 05:54:45 PM PST 24 |
Finished | Jan 21 07:32:06 PM PST 24 |
Peak memory | 655768 kb |
Host | smart-5e71e92a-e4c8-4337-87ae-ce63bcd20ef0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1510763379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_128.1510763379 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_shake_256.3668160864 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 52216419530 ps |
CPU time | 4957.17 seconds |
Started | Jan 21 05:54:53 PM PST 24 |
Finished | Jan 21 07:17:40 PM PST 24 |
Peak memory | 564376 kb |
Host | smart-3be5228b-2c5e-4317-98cc-fd2b5c4e2553 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3668160864 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_256.3668160864 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/37.kmac_alert_test.3607255565 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 80776508 ps |
CPU time | 0.92 seconds |
Started | Jan 21 05:57:11 PM PST 24 |
Finished | Jan 21 05:57:13 PM PST 24 |
Peak memory | 218472 kb |
Host | smart-c6361113-053f-4734-bf19-6e139e80a47b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3607255565 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_alert_test.3607255565 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_alert_test/latest |
Test location | /workspace/coverage/default/37.kmac_app.1145167968 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 42288808747 ps |
CPU time | 373.11 seconds |
Started | Jan 21 05:56:41 PM PST 24 |
Finished | Jan 21 06:02:55 PM PST 24 |
Peak memory | 252752 kb |
Host | smart-49cafa0c-9c8e-4e2e-8fd5-986d5d55cbe6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1145167968 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_app.1145167968 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_app/latest |
Test location | /workspace/coverage/default/37.kmac_burst_write.978725698 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 19914360301 ps |
CPU time | 276.94 seconds |
Started | Jan 21 05:56:14 PM PST 24 |
Finished | Jan 21 06:00:52 PM PST 24 |
Peak memory | 231044 kb |
Host | smart-c452cd83-c1ff-48d0-807d-cbd2ad1a6525 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=978725698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_burst_write.978725698 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_burst_write/latest |
Test location | /workspace/coverage/default/37.kmac_entropy_refresh.369232963 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 36129802694 ps |
CPU time | 459.69 seconds |
Started | Jan 21 06:24:49 PM PST 24 |
Finished | Jan 21 06:32:30 PM PST 24 |
Peak memory | 252888 kb |
Host | smart-3c643571-52da-451f-b885-d09c77895852 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=369232963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_entropy_refresh.369232963 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/37.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/37.kmac_error.2587640438 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 31952678717 ps |
CPU time | 440.11 seconds |
Started | Jan 21 06:35:29 PM PST 24 |
Finished | Jan 21 06:42:50 PM PST 24 |
Peak memory | 259872 kb |
Host | smart-32879e6f-f30b-4fd0-98af-ab06fe9efa31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2587640438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_error.2587640438 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_error/latest |
Test location | /workspace/coverage/default/37.kmac_key_error.2771674250 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 1064463245 ps |
CPU time | 6.34 seconds |
Started | Jan 21 05:56:49 PM PST 24 |
Finished | Jan 21 05:56:56 PM PST 24 |
Peak memory | 218684 kb |
Host | smart-5394c8e7-e896-4f05-9391-f0945204360c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2771674250 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_key_error.2771674250 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_key_error/latest |
Test location | /workspace/coverage/default/37.kmac_lc_escalation.3591549735 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 82723765 ps |
CPU time | 1.33 seconds |
Started | Jan 21 05:56:47 PM PST 24 |
Finished | Jan 21 05:56:49 PM PST 24 |
Peak memory | 218696 kb |
Host | smart-d2bb1938-6ac1-4a18-a2ac-6ff90a66507a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3591549735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_lc_escalation.3591549735 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/37.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/37.kmac_long_msg_and_output.2916569581 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 118342279790 ps |
CPU time | 3511.29 seconds |
Started | Jan 21 05:56:05 PM PST 24 |
Finished | Jan 21 06:54:38 PM PST 24 |
Peak memory | 458260 kb |
Host | smart-b736afac-1a0f-4a38-83d3-324b8f0df0f4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2916569581 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_long_msg_a nd_output.2916569581 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/37.kmac_smoke.611474590 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 1565166356 ps |
CPU time | 15.74 seconds |
Started | Jan 21 05:55:59 PM PST 24 |
Finished | Jan 21 05:56:15 PM PST 24 |
Peak memory | 227056 kb |
Host | smart-76780c90-5f33-488b-8dae-637d596cb5e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=611474590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_smoke.611474590 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_smoke/latest |
Test location | /workspace/coverage/default/37.kmac_stress_all.3577915019 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 126319211514 ps |
CPU time | 1879.22 seconds |
Started | Jan 21 05:56:57 PM PST 24 |
Finished | Jan 21 06:28:17 PM PST 24 |
Peak memory | 391304 kb |
Host | smart-48b4bc59-c69e-4690-8e13-9f2e81bec153 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3577915019 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_stress_all.3577915019 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_stress_all/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_kmac.3986467207 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 229580724 ps |
CPU time | 6.72 seconds |
Started | Jan 21 06:39:59 PM PST 24 |
Finished | Jan 21 06:40:08 PM PST 24 |
Peak memory | 220164 kb |
Host | smart-b085201c-723e-4a85-b5fd-01326527d164 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3986467207 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 37.kmac_test_vectors_kmac.3986467207 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_kmac_xof.1855477679 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 192948336 ps |
CPU time | 6.71 seconds |
Started | Jan 21 05:56:38 PM PST 24 |
Finished | Jan 21 05:56:46 PM PST 24 |
Peak memory | 220580 kb |
Host | smart-a43d7268-e1bf-4964-bcf8-0ec5ba6bebb3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1855477679 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_kmac_xof.1855477679 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_224.247223634 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 87151128041 ps |
CPU time | 2111.14 seconds |
Started | Jan 21 06:16:34 PM PST 24 |
Finished | Jan 21 06:51:46 PM PST 24 |
Peak memory | 394956 kb |
Host | smart-25b93d5f-c68c-4abe-856f-ad8b793da026 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=247223634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_224.247223634 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_256.4153460331 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 48930974590 ps |
CPU time | 2153.03 seconds |
Started | Jan 21 06:26:41 PM PST 24 |
Finished | Jan 21 07:02:36 PM PST 24 |
Peak memory | 389420 kb |
Host | smart-d4757802-5c48-49c8-8919-ac71355396ae |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4153460331 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_256.4153460331 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_384.4212553094 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 55667492855 ps |
CPU time | 1906.41 seconds |
Started | Jan 21 05:56:18 PM PST 24 |
Finished | Jan 21 06:28:05 PM PST 24 |
Peak memory | 343380 kb |
Host | smart-26ac5bc6-28fe-46e1-b47c-8ad6764634dd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4212553094 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_384.4212553094 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_512.2344823260 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 102898190579 ps |
CPU time | 1435.08 seconds |
Started | Jan 21 06:22:53 PM PST 24 |
Finished | Jan 21 06:46:49 PM PST 24 |
Peak memory | 303080 kb |
Host | smart-70394443-1b97-4201-8d36-3fb603616e43 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2344823260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_512.2344823260 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_shake_128.3576526811 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 264146216441 ps |
CPU time | 5790.68 seconds |
Started | Jan 21 05:56:18 PM PST 24 |
Finished | Jan 21 07:32:50 PM PST 24 |
Peak memory | 669900 kb |
Host | smart-222eed30-7ff0-4f7d-9490-944e020be466 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3576526811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_128.3576526811 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_shake_256.2714239609 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 183640246536 ps |
CPU time | 4753.56 seconds |
Started | Jan 21 05:56:24 PM PST 24 |
Finished | Jan 21 07:15:39 PM PST 24 |
Peak memory | 558064 kb |
Host | smart-3500c8d1-0305-4994-b70f-3f8fcb1e81c2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2714239609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_256.2714239609 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/38.kmac_alert_test.2082034267 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 51368965 ps |
CPU time | 0.92 seconds |
Started | Jan 21 05:58:23 PM PST 24 |
Finished | Jan 21 05:58:25 PM PST 24 |
Peak memory | 218500 kb |
Host | smart-3c3baa2c-8e41-4685-84ac-1cdf951daffd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2082034267 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_alert_test.2082034267 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_alert_test/latest |
Test location | /workspace/coverage/default/38.kmac_app.1675459492 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 83927396802 ps |
CPU time | 202.02 seconds |
Started | Jan 21 06:34:03 PM PST 24 |
Finished | Jan 21 06:37:30 PM PST 24 |
Peak memory | 240772 kb |
Host | smart-9fa540c8-dbde-4da7-85fa-5d3750dca33f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1675459492 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_app.1675459492 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_app/latest |
Test location | /workspace/coverage/default/38.kmac_burst_write.2643772997 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 21173883862 ps |
CPU time | 1187.54 seconds |
Started | Jan 21 05:57:30 PM PST 24 |
Finished | Jan 21 06:17:18 PM PST 24 |
Peak memory | 243552 kb |
Host | smart-725e1c5e-cebc-4c11-ae1e-c43feda68ac4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2643772997 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_burst_write.2643772997 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_burst_write/latest |
Test location | /workspace/coverage/default/38.kmac_entropy_refresh.1884241687 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 29547241036 ps |
CPU time | 407.51 seconds |
Started | Jan 21 06:26:05 PM PST 24 |
Finished | Jan 21 06:32:54 PM PST 24 |
Peak memory | 252120 kb |
Host | smart-08b82ee9-4e35-407c-b176-58371261d869 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1884241687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_entropy_refresh.1884241687 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/38.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/38.kmac_error.4093524629 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 792499277 ps |
CPU time | 58.22 seconds |
Started | Jan 21 06:51:18 PM PST 24 |
Finished | Jan 21 06:52:17 PM PST 24 |
Peak memory | 243504 kb |
Host | smart-6f15b9ca-16ef-4705-a62f-294f59e14ac0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4093524629 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_error.4093524629 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_error/latest |
Test location | /workspace/coverage/default/38.kmac_key_error.3634276952 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 18715805644 ps |
CPU time | 11.6 seconds |
Started | Jan 21 07:16:00 PM PST 24 |
Finished | Jan 21 07:16:16 PM PST 24 |
Peak memory | 218904 kb |
Host | smart-d60b11cc-059e-4397-8e28-7ab3760a7870 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3634276952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_key_error.3634276952 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_key_error/latest |
Test location | /workspace/coverage/default/38.kmac_lc_escalation.1340586876 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 41737954 ps |
CPU time | 1.39 seconds |
Started | Jan 21 05:58:08 PM PST 24 |
Finished | Jan 21 05:58:14 PM PST 24 |
Peak memory | 219936 kb |
Host | smart-c0e7ef31-4bff-4fa5-b488-17e8af913913 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1340586876 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_lc_escalation.1340586876 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/38.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/38.kmac_long_msg_and_output.2434973397 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 37014413122 ps |
CPU time | 1094.87 seconds |
Started | Jan 21 05:57:22 PM PST 24 |
Finished | Jan 21 06:15:38 PM PST 24 |
Peak memory | 307608 kb |
Host | smart-f4ad54b9-9039-4a97-a263-b6ee46a1bf0e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2434973397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_long_msg_a nd_output.2434973397 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/38.kmac_sideload.2433943734 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 79724130788 ps |
CPU time | 562.51 seconds |
Started | Jan 21 05:57:23 PM PST 24 |
Finished | Jan 21 06:06:47 PM PST 24 |
Peak memory | 259064 kb |
Host | smart-03db50da-e7f1-4af0-8dbc-43435f1cb21d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2433943734 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_sideload.2433943734 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_sideload/latest |
Test location | /workspace/coverage/default/38.kmac_smoke.458233926 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 3813751310 ps |
CPU time | 19.02 seconds |
Started | Jan 21 05:57:15 PM PST 24 |
Finished | Jan 21 05:57:35 PM PST 24 |
Peak memory | 225160 kb |
Host | smart-1f9ed52b-5adf-4c35-ac08-24f1b4259ef9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=458233926 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_smoke.458233926 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_smoke/latest |
Test location | /workspace/coverage/default/38.kmac_stress_all.3431777734 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 44824728531 ps |
CPU time | 1020.88 seconds |
Started | Jan 21 05:58:20 PM PST 24 |
Finished | Jan 21 06:15:22 PM PST 24 |
Peak memory | 309300 kb |
Host | smart-245b95d6-8ccb-488e-a634-fd868e520c2b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3431777734 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all.3431777734 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_stress_all/latest |
Test location | /workspace/coverage/default/38.kmac_stress_all_with_rand_reset.431255932 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 46999201056 ps |
CPU time | 789.18 seconds |
Started | Jan 21 05:58:14 PM PST 24 |
Finished | Jan 21 06:11:26 PM PST 24 |
Peak memory | 266836 kb |
Host | smart-1f38b5ff-5db3-40d7-ad63-8e8afbdc3864 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=431255932 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all_with_rand_reset.431255932 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_kmac.755924522 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 914643804 ps |
CPU time | 7.11 seconds |
Started | Jan 21 05:58:00 PM PST 24 |
Finished | Jan 21 05:58:11 PM PST 24 |
Peak memory | 220076 kb |
Host | smart-65ca9bb9-4645-4d30-af77-b9a3937ddf30 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=755924522 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 38.kmac_test_vectors_kmac.755924522 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_kmac_xof.8179172 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 199408668 ps |
CPU time | 6.34 seconds |
Started | Jan 21 05:58:01 PM PST 24 |
Finished | Jan 21 05:58:10 PM PST 24 |
Peak memory | 220336 kb |
Host | smart-298ac51e-540a-46d2-ac48-c891634bdded |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=8179172 -assert nopostproc +UVM_TESTNAME=kmac_base_te st +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /de v/null -cm_name 38.kmac_test_vectors_kmac_xof.8179172 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_224.1358306118 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 44616224300 ps |
CPU time | 2210.02 seconds |
Started | Jan 21 05:57:34 PM PST 24 |
Finished | Jan 21 06:34:26 PM PST 24 |
Peak memory | 398452 kb |
Host | smart-dac62730-0d45-4eff-b8e7-4b7e09f6e1e5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1358306118 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_224.1358306118 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_256.505224527 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 39576613369 ps |
CPU time | 2148.65 seconds |
Started | Jan 21 05:57:36 PM PST 24 |
Finished | Jan 21 06:33:32 PM PST 24 |
Peak memory | 390476 kb |
Host | smart-c125a744-e9fd-4a72-bacd-0e5e7408af37 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=505224527 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_256.505224527 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_384.659234326 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 396449808926 ps |
CPU time | 2029.09 seconds |
Started | Jan 21 05:57:43 PM PST 24 |
Finished | Jan 21 06:31:37 PM PST 24 |
Peak memory | 346464 kb |
Host | smart-768321ea-b812-4313-a709-622cb1c84b1d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=659234326 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_384.659234326 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_512.1935479250 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 66840630398 ps |
CPU time | 1475.91 seconds |
Started | Jan 21 05:57:42 PM PST 24 |
Finished | Jan 21 06:22:23 PM PST 24 |
Peak memory | 300008 kb |
Host | smart-801413cf-8521-46bb-b3ee-a7b64e02fd9f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1935479250 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_512.1935479250 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_shake_128.872018573 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 873175615693 ps |
CPU time | 6420.15 seconds |
Started | Jan 21 05:57:47 PM PST 24 |
Finished | Jan 21 07:44:49 PM PST 24 |
Peak memory | 665820 kb |
Host | smart-c425162c-786d-400a-abd8-6c6b6f192e5e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=872018573 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_128.872018573 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_shake_256.1740105467 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 683025679951 ps |
CPU time | 4925.67 seconds |
Started | Jan 21 05:58:00 PM PST 24 |
Finished | Jan 21 07:20:08 PM PST 24 |
Peak memory | 566764 kb |
Host | smart-7f517f8c-a94c-4872-a53f-e0f139ba22ac |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1740105467 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_256.1740105467 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/39.kmac_alert_test.695490185 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 24960824 ps |
CPU time | 0.91 seconds |
Started | Jan 21 05:59:58 PM PST 24 |
Finished | Jan 21 06:00:00 PM PST 24 |
Peak memory | 218544 kb |
Host | smart-921c2ea5-3b7a-4411-9a70-59bd4465a27f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=695490185 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_alert_test.695490185 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_alert_test/latest |
Test location | /workspace/coverage/default/39.kmac_app.3016570164 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 3799747959 ps |
CPU time | 57.73 seconds |
Started | Jan 21 05:59:08 PM PST 24 |
Finished | Jan 21 06:00:06 PM PST 24 |
Peak memory | 238380 kb |
Host | smart-e9e972b8-db61-480f-8d17-72da7e80c488 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3016570164 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_app.3016570164 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_app/latest |
Test location | /workspace/coverage/default/39.kmac_burst_write.3561374840 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 130770296494 ps |
CPU time | 1119.99 seconds |
Started | Jan 21 07:35:16 PM PST 24 |
Finished | Jan 21 07:54:07 PM PST 24 |
Peak memory | 243472 kb |
Host | smart-d2abda0d-f63c-4160-96d8-7a09e8ded0ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3561374840 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_burst_write.3561374840 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_burst_write/latest |
Test location | /workspace/coverage/default/39.kmac_entropy_refresh.1566970533 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 8888409741 ps |
CPU time | 247.5 seconds |
Started | Jan 21 05:59:10 PM PST 24 |
Finished | Jan 21 06:03:18 PM PST 24 |
Peak memory | 246052 kb |
Host | smart-a3da23ca-5ced-47a2-8822-4c708741a897 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1566970533 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_entropy_refresh.1566970533 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/39.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/39.kmac_error.164202585 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 69360977363 ps |
CPU time | 490.68 seconds |
Started | Jan 21 05:59:10 PM PST 24 |
Finished | Jan 21 06:07:22 PM PST 24 |
Peak memory | 259884 kb |
Host | smart-1ece323f-64d3-4c74-96e4-8d8cefa7991c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=164202585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_error.164202585 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_error/latest |
Test location | /workspace/coverage/default/39.kmac_key_error.1511643690 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 676254691 ps |
CPU time | 1.64 seconds |
Started | Jan 21 05:59:10 PM PST 24 |
Finished | Jan 21 05:59:13 PM PST 24 |
Peak memory | 218820 kb |
Host | smart-4a5844d1-7e5f-4a59-9f74-34c8f097ff80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1511643690 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_key_error.1511643690 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_key_error/latest |
Test location | /workspace/coverage/default/39.kmac_lc_escalation.2473817219 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 84742843 ps |
CPU time | 1.61 seconds |
Started | Jan 21 06:48:36 PM PST 24 |
Finished | Jan 21 06:48:38 PM PST 24 |
Peak memory | 219892 kb |
Host | smart-b4fbc5f1-d952-4691-8b0c-56262b1fad69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2473817219 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_lc_escalation.2473817219 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/39.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/39.kmac_long_msg_and_output.3883279252 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 337526254178 ps |
CPU time | 2490.19 seconds |
Started | Jan 21 06:27:02 PM PST 24 |
Finished | Jan 21 07:08:34 PM PST 24 |
Peak memory | 404588 kb |
Host | smart-56143ec9-e39a-4ad7-98b5-520c1cbab87f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3883279252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_long_msg_a nd_output.3883279252 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/39.kmac_sideload.2990320085 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 6393007491 ps |
CPU time | 152.53 seconds |
Started | Jan 21 06:25:55 PM PST 24 |
Finished | Jan 21 06:28:28 PM PST 24 |
Peak memory | 243464 kb |
Host | smart-3ef4e182-0fa5-41b7-96b9-832efba25e5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2990320085 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_sideload.2990320085 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_sideload/latest |
Test location | /workspace/coverage/default/39.kmac_smoke.3218664471 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 18213262991 ps |
CPU time | 101.79 seconds |
Started | Jan 21 05:58:30 PM PST 24 |
Finished | Jan 21 06:00:13 PM PST 24 |
Peak memory | 226980 kb |
Host | smart-eb7c6edd-7490-420d-bb03-b5fefbaea8dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3218664471 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_smoke.3218664471 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_smoke/latest |
Test location | /workspace/coverage/default/39.kmac_stress_all.1901559840 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 73240640371 ps |
CPU time | 1098.92 seconds |
Started | Jan 21 05:59:28 PM PST 24 |
Finished | Jan 21 06:17:47 PM PST 24 |
Peak memory | 313732 kb |
Host | smart-352b66a6-8ad1-4c31-91f1-b98a1b7dece9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1901559840 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all.1901559840 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_stress_all/latest |
Test location | /workspace/coverage/default/39.kmac_stress_all_with_rand_reset.1828287959 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 415231053263 ps |
CPU time | 2303.35 seconds |
Started | Jan 21 06:24:01 PM PST 24 |
Finished | Jan 21 07:02:29 PM PST 24 |
Peak memory | 342164 kb |
Host | smart-8e579da1-5fc8-429a-ad8a-013f882e2bb7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1828287959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all_with_rand_reset.1828287959 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_kmac.1545618544 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 1065663857 ps |
CPU time | 5.81 seconds |
Started | Jan 21 07:45:14 PM PST 24 |
Finished | Jan 21 07:45:21 PM PST 24 |
Peak memory | 218912 kb |
Host | smart-d80dbcfb-ecc8-424f-b39a-048799367724 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1545618544 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 39.kmac_test_vectors_kmac.1545618544 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_kmac_xof.454692220 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 661062930 ps |
CPU time | 7.64 seconds |
Started | Jan 21 05:59:04 PM PST 24 |
Finished | Jan 21 05:59:12 PM PST 24 |
Peak memory | 220512 kb |
Host | smart-543e1a18-bdf9-41f5-b7ed-f0f535c4edff |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=454692220 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 39.kmac_test_vectors_kmac_xof.454692220 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_224.4120963297 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 134497716896 ps |
CPU time | 2471.36 seconds |
Started | Jan 21 06:26:03 PM PST 24 |
Finished | Jan 21 07:07:16 PM PST 24 |
Peak memory | 400380 kb |
Host | smart-e53bc354-039c-4608-a2a2-8a30ca9e6abd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4120963297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_224.4120963297 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_256.3143100352 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 19479277387 ps |
CPU time | 2231.1 seconds |
Started | Jan 21 05:58:54 PM PST 24 |
Finished | Jan 21 06:36:07 PM PST 24 |
Peak memory | 382776 kb |
Host | smart-eedaab32-b6af-44d9-adc1-4e3bc3e56edf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3143100352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_256.3143100352 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_384.3460196091 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 188720814204 ps |
CPU time | 1974.91 seconds |
Started | Jan 21 05:58:57 PM PST 24 |
Finished | Jan 21 06:31:53 PM PST 24 |
Peak memory | 340316 kb |
Host | smart-038ee564-dea7-4e7a-ab62-18d06df5b35a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3460196091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_384.3460196091 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_512.308851188 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 51633726942 ps |
CPU time | 1503.28 seconds |
Started | Jan 21 05:58:57 PM PST 24 |
Finished | Jan 21 06:24:02 PM PST 24 |
Peak memory | 304232 kb |
Host | smart-88bfcb0a-50e9-4844-8c23-a6433d30f4e0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=308851188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_512.308851188 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_shake_128.2238411955 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 233653172050 ps |
CPU time | 5315.77 seconds |
Started | Jan 21 05:59:05 PM PST 24 |
Finished | Jan 21 07:27:43 PM PST 24 |
Peak memory | 656068 kb |
Host | smart-da03ccd5-2c4a-4d3e-9b00-03cf79fca467 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2238411955 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_128.2238411955 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_shake_256.3507500453 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 146869099478 ps |
CPU time | 5287.84 seconds |
Started | Jan 21 06:29:31 PM PST 24 |
Finished | Jan 21 07:57:41 PM PST 24 |
Peak memory | 558376 kb |
Host | smart-65507cd1-66b5-4906-bcc7-27f714b8ae7c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3507500453 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_256.3507500453 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/4.kmac_alert_test.2921607042 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 33670276 ps |
CPU time | 0.85 seconds |
Started | Jan 21 05:18:50 PM PST 24 |
Finished | Jan 21 05:18:51 PM PST 24 |
Peak memory | 219780 kb |
Host | smart-a4972a92-f4f9-418a-890e-e32e7c8302ab |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2921607042 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_alert_test.2921607042 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_alert_test/latest |
Test location | /workspace/coverage/default/4.kmac_app.780335936 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 21115599838 ps |
CPU time | 272.77 seconds |
Started | Jan 21 05:18:11 PM PST 24 |
Finished | Jan 21 05:22:48 PM PST 24 |
Peak memory | 245124 kb |
Host | smart-dce378e8-b926-4b03-bfd0-6987c384c260 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=780335936 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app.780335936 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_app/latest |
Test location | /workspace/coverage/default/4.kmac_app_with_partial_data.334162865 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 1944284288 ps |
CPU time | 159.74 seconds |
Started | Jan 21 05:18:14 PM PST 24 |
Finished | Jan 21 05:20:56 PM PST 24 |
Peak memory | 238272 kb |
Host | smart-758eadb2-7b15-4d46-b3b5-1500605845e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=334162865 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app_with_partial_data.334162865 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/4.kmac_burst_write.3349262902 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 138158409898 ps |
CPU time | 1344.24 seconds |
Started | Jan 21 05:17:45 PM PST 24 |
Finished | Jan 21 05:40:10 PM PST 24 |
Peak memory | 243568 kb |
Host | smart-efee5fd8-614d-4ea9-8c92-8b67dde6c3a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3349262902 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_burst_write.3349262902 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_burst_write/latest |
Test location | /workspace/coverage/default/4.kmac_edn_timeout_error.3308954250 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 83224761 ps |
CPU time | 3.42 seconds |
Started | Jan 21 05:18:32 PM PST 24 |
Finished | Jan 21 05:18:37 PM PST 24 |
Peak memory | 225296 kb |
Host | smart-514daef0-95c6-45ec-8045-9ca9ca2e390a |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3308954250 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_edn_timeout_error.3308954250 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/4.kmac_entropy_mode_error.3372736112 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 136871836 ps |
CPU time | 12.21 seconds |
Started | Jan 21 05:36:22 PM PST 24 |
Finished | Jan 21 05:36:37 PM PST 24 |
Peak memory | 227876 kb |
Host | smart-7c723534-f40a-4e1b-9ea2-857fd41e6b02 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3372736112 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_mode_error.3372736112 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/4.kmac_entropy_ready_error.2890841437 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 2136348394 ps |
CPU time | 32.84 seconds |
Started | Jan 21 05:18:32 PM PST 24 |
Finished | Jan 21 05:19:06 PM PST 24 |
Peak memory | 227140 kb |
Host | smart-7f3a8e4e-ee90-442f-959b-edfe7c7a0fcf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2890841437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_ready_error.2890841437 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/4.kmac_entropy_refresh.1965221452 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 21098099078 ps |
CPU time | 307.31 seconds |
Started | Jan 21 05:18:14 PM PST 24 |
Finished | Jan 21 05:23:24 PM PST 24 |
Peak memory | 247824 kb |
Host | smart-0c712d5a-828b-45aa-adfe-c5652f0907e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1965221452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_refresh.1965221452 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/4.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/4.kmac_error.2533110262 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 3258151354 ps |
CPU time | 318.62 seconds |
Started | Jan 21 05:18:24 PM PST 24 |
Finished | Jan 21 05:23:44 PM PST 24 |
Peak memory | 253052 kb |
Host | smart-c19da759-9874-477d-bf98-20b139764ae6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2533110262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_error.2533110262 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_error/latest |
Test location | /workspace/coverage/default/4.kmac_key_error.2651596145 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 1545029356 ps |
CPU time | 4.66 seconds |
Started | Jan 21 05:18:30 PM PST 24 |
Finished | Jan 21 05:18:36 PM PST 24 |
Peak memory | 218712 kb |
Host | smart-c8a4da0b-4b7b-49b9-863f-349266716c09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2651596145 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_key_error.2651596145 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_key_error/latest |
Test location | /workspace/coverage/default/4.kmac_lc_escalation.2071741974 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 693733709 ps |
CPU time | 1.76 seconds |
Started | Jan 21 05:18:43 PM PST 24 |
Finished | Jan 21 05:18:46 PM PST 24 |
Peak memory | 219828 kb |
Host | smart-1b3f8fc3-e3b0-44a6-a9a9-9d7fc54309c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2071741974 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_lc_escalation.2071741974 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/4.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/4.kmac_long_msg_and_output.681526562 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 181800354505 ps |
CPU time | 1684.43 seconds |
Started | Jan 21 05:17:40 PM PST 24 |
Finished | Jan 21 05:45:45 PM PST 24 |
Peak memory | 338584 kb |
Host | smart-cf813f95-e4a3-43f8-a715-90f5f94311f8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=681526562 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_long_msg_and _output.681526562 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/4.kmac_mubi.3233649395 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 6277784650 ps |
CPU time | 89.1 seconds |
Started | Jan 21 05:18:27 PM PST 24 |
Finished | Jan 21 05:19:58 PM PST 24 |
Peak memory | 233848 kb |
Host | smart-605260d5-b927-4048-99b0-f07cf82fe9dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3233649395 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_mubi.3233649395 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_mubi/latest |
Test location | /workspace/coverage/default/4.kmac_sec_cm.763224320 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 58589533553 ps |
CPU time | 127.44 seconds |
Started | Jan 21 05:18:37 PM PST 24 |
Finished | Jan 21 05:20:51 PM PST 24 |
Peak memory | 291528 kb |
Host | smart-a0c04a9e-3118-4a1c-8274-385a63a52f81 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=763224320 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sec_cm.763224320 +enable_masking =1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/4.kmac_sideload.3748680618 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 3964691216 ps |
CPU time | 92.37 seconds |
Started | Jan 21 05:42:31 PM PST 24 |
Finished | Jan 21 05:44:04 PM PST 24 |
Peak memory | 231744 kb |
Host | smart-428d5c48-af6e-4d96-8c71-65d7eb7f91eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3748680618 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sideload.3748680618 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_sideload/latest |
Test location | /workspace/coverage/default/4.kmac_smoke.3483309019 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 13720940163 ps |
CPU time | 84.52 seconds |
Started | Jan 21 05:41:29 PM PST 24 |
Finished | Jan 21 05:42:54 PM PST 24 |
Peak memory | 227088 kb |
Host | smart-5087af3b-e4c9-474e-b922-7bd008b4659c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3483309019 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_smoke.3483309019 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_smoke/latest |
Test location | /workspace/coverage/default/4.kmac_stress_all.369353202 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 26105993854 ps |
CPU time | 319.51 seconds |
Started | Jan 21 05:18:42 PM PST 24 |
Finished | Jan 21 05:24:04 PM PST 24 |
Peak memory | 242628 kb |
Host | smart-c538b224-c6a0-4fe3-8a06-c4a39fb495de |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=369353202 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all.369353202 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_stress_all/latest |
Test location | /workspace/coverage/default/4.kmac_stress_all_with_rand_reset.3323895477 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 79023682451 ps |
CPU time | 2689.87 seconds |
Started | Jan 21 05:18:39 PM PST 24 |
Finished | Jan 21 06:03:34 PM PST 24 |
Peak memory | 368372 kb |
Host | smart-2e66c458-30f7-4f53-bbd8-3384549f70ec |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3323895477 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all_with_rand_reset.3323895477 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_kmac.1549403873 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 112549919 ps |
CPU time | 7.4 seconds |
Started | Jan 21 05:18:10 PM PST 24 |
Finished | Jan 21 05:18:22 PM PST 24 |
Peak memory | 220128 kb |
Host | smart-e51e12f3-a646-4a9e-88ff-33b7a386960f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1549403873 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 4.kmac_test_vectors_kmac.1549403873 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_kmac_xof.1759910297 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 177906007 ps |
CPU time | 5.88 seconds |
Started | Jan 21 05:18:11 PM PST 24 |
Finished | Jan 21 05:18:21 PM PST 24 |
Peak memory | 218976 kb |
Host | smart-2c25d393-3d71-49fc-91b8-06ab4daada88 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1759910297 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_kmac_xof.1759910297 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_224.3385369168 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 86123489872 ps |
CPU time | 2413.86 seconds |
Started | Jan 21 05:26:51 PM PST 24 |
Finished | Jan 21 06:07:07 PM PST 24 |
Peak memory | 408160 kb |
Host | smart-52d12ea2-9f7e-48f6-8d7e-710370816185 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3385369168 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_224.3385369168 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_256.3331910647 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 195594874814 ps |
CPU time | 2635.82 seconds |
Started | Jan 21 05:58:26 PM PST 24 |
Finished | Jan 21 06:42:23 PM PST 24 |
Peak memory | 396208 kb |
Host | smart-11cbf373-e260-40e0-8fbf-1dd620030da0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3331910647 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_256.3331910647 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_384.3841559947 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 167902456653 ps |
CPU time | 1759.21 seconds |
Started | Jan 21 05:51:47 PM PST 24 |
Finished | Jan 21 06:21:08 PM PST 24 |
Peak memory | 344740 kb |
Host | smart-cde030f0-bb5c-43f2-a55e-5cf30fc9d883 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3841559947 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_384.3841559947 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_512.1505132346 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 37704597626 ps |
CPU time | 1288.32 seconds |
Started | Jan 21 05:18:04 PM PST 24 |
Finished | Jan 21 05:39:33 PM PST 24 |
Peak memory | 302852 kb |
Host | smart-27ebd0ab-9b55-4db8-af90-3938993cb92a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1505132346 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_512.1505132346 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_shake_128.1816154577 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 253786716553 ps |
CPU time | 5669.64 seconds |
Started | Jan 21 05:18:11 PM PST 24 |
Finished | Jan 21 06:52:45 PM PST 24 |
Peak memory | 662756 kb |
Host | smart-c447de2c-d5dd-498f-bd97-a34d6bc1c3fc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1816154577 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_128.1816154577 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_shake_256.109298935 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 53272532631 ps |
CPU time | 5289.67 seconds |
Started | Jan 21 05:18:12 PM PST 24 |
Finished | Jan 21 06:46:25 PM PST 24 |
Peak memory | 578084 kb |
Host | smart-1de4eb22-3c08-4753-8a22-a1b04934a8c8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=109298935 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_256.109298935 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/40.kmac_alert_test.1095548159 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 18027667 ps |
CPU time | 0.97 seconds |
Started | Jan 21 07:28:31 PM PST 24 |
Finished | Jan 21 07:28:34 PM PST 24 |
Peak memory | 219788 kb |
Host | smart-1be4ebef-0b0e-4ab8-94a1-71ec6e1400fb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1095548159 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_alert_test.1095548159 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_alert_test/latest |
Test location | /workspace/coverage/default/40.kmac_app.1712176082 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 1646367367 ps |
CPU time | 36.89 seconds |
Started | Jan 21 07:40:21 PM PST 24 |
Finished | Jan 21 07:41:00 PM PST 24 |
Peak memory | 235660 kb |
Host | smart-1d662625-291e-439e-ba31-6746ba5760ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1712176082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_app.1712176082 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_app/latest |
Test location | /workspace/coverage/default/40.kmac_burst_write.1553662180 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 408902835 ps |
CPU time | 22.51 seconds |
Started | Jan 21 06:00:06 PM PST 24 |
Finished | Jan 21 06:00:29 PM PST 24 |
Peak memory | 221828 kb |
Host | smart-a7938e4d-8638-446a-ae60-5e6feb7925a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1553662180 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_burst_write.1553662180 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_burst_write/latest |
Test location | /workspace/coverage/default/40.kmac_entropy_refresh.316512049 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 6096044893 ps |
CPU time | 245.51 seconds |
Started | Jan 21 06:01:08 PM PST 24 |
Finished | Jan 21 06:05:14 PM PST 24 |
Peak memory | 244056 kb |
Host | smart-813f00ad-9c23-440d-af23-32f18f2fe1e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=316512049 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_entropy_refresh.316512049 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/40.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/40.kmac_error.1751595792 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 1008051172 ps |
CPU time | 96.56 seconds |
Started | Jan 21 07:07:21 PM PST 24 |
Finished | Jan 21 07:09:01 PM PST 24 |
Peak memory | 242848 kb |
Host | smart-0a8ab18d-c0a4-4363-922d-13a32b5fc1cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1751595792 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_error.1751595792 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_error/latest |
Test location | /workspace/coverage/default/40.kmac_key_error.3179698988 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 610675199 ps |
CPU time | 4.58 seconds |
Started | Jan 21 06:01:15 PM PST 24 |
Finished | Jan 21 06:01:21 PM PST 24 |
Peak memory | 218836 kb |
Host | smart-1286ffbb-a59f-4b6b-8b26-5c2bbcfe96f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3179698988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_key_error.3179698988 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_key_error/latest |
Test location | /workspace/coverage/default/40.kmac_lc_escalation.1322627652 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 128746590 ps |
CPU time | 1.56 seconds |
Started | Jan 21 06:48:01 PM PST 24 |
Finished | Jan 21 06:48:04 PM PST 24 |
Peak memory | 219840 kb |
Host | smart-4b495db8-a525-47a4-8694-a5b7a4893d0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1322627652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_lc_escalation.1322627652 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/40.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/40.kmac_long_msg_and_output.2405012329 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 403223991363 ps |
CPU time | 3348.45 seconds |
Started | Jan 21 06:00:00 PM PST 24 |
Finished | Jan 21 06:55:50 PM PST 24 |
Peak memory | 458508 kb |
Host | smart-d7acb044-2b99-432c-839c-be1eddba8b15 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2405012329 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_long_msg_a nd_output.2405012329 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/40.kmac_sideload.2824835748 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 6005739281 ps |
CPU time | 545.02 seconds |
Started | Jan 21 05:59:58 PM PST 24 |
Finished | Jan 21 06:09:04 PM PST 24 |
Peak memory | 258036 kb |
Host | smart-dbf4ce82-8a08-40a9-93e0-19d89405538e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2824835748 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_sideload.2824835748 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_sideload/latest |
Test location | /workspace/coverage/default/40.kmac_smoke.1337437052 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 5217085420 ps |
CPU time | 47.62 seconds |
Started | Jan 21 06:43:46 PM PST 24 |
Finished | Jan 21 06:44:35 PM PST 24 |
Peak memory | 227080 kb |
Host | smart-9197ba87-8be8-4c5e-9341-4733dd7c5c76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1337437052 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_smoke.1337437052 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_smoke/latest |
Test location | /workspace/coverage/default/40.kmac_stress_all.1056657780 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 87881970677 ps |
CPU time | 1359.32 seconds |
Started | Jan 21 08:06:38 PM PST 24 |
Finished | Jan 21 08:29:19 PM PST 24 |
Peak memory | 342120 kb |
Host | smart-9c7a97fb-148a-44d6-9ed7-fe7824aa4453 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1056657780 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all.1056657780 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_stress_all/latest |
Test location | /workspace/coverage/default/40.kmac_stress_all_with_rand_reset.928823939 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 141702726495 ps |
CPU time | 900.99 seconds |
Started | Jan 21 06:01:25 PM PST 24 |
Finished | Jan 21 06:16:27 PM PST 24 |
Peak memory | 289692 kb |
Host | smart-9e213daa-1ee3-4c72-92bf-80a352116c4c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=928823939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all_with_rand_reset.928823939 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_kmac.3414180027 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 265635478 ps |
CPU time | 7.36 seconds |
Started | Jan 21 06:34:09 PM PST 24 |
Finished | Jan 21 06:34:17 PM PST 24 |
Peak memory | 220368 kb |
Host | smart-29191359-f49c-45d3-87dd-f02d9da214be |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3414180027 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 40.kmac_test_vectors_kmac.3414180027 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_kmac_xof.1161515101 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 591751096 ps |
CPU time | 6.97 seconds |
Started | Jan 21 06:00:57 PM PST 24 |
Finished | Jan 21 06:01:05 PM PST 24 |
Peak memory | 218860 kb |
Host | smart-5da08d21-b6e3-4911-8c46-b6bb73a8a64f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1161515101 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_kmac_xof.1161515101 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_224.2508240578 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 101662745293 ps |
CPU time | 2628.43 seconds |
Started | Jan 21 06:00:05 PM PST 24 |
Finished | Jan 21 06:43:55 PM PST 24 |
Peak memory | 392260 kb |
Host | smart-d873b4b2-bb2d-42bf-acc9-3333ca974cc3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2508240578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_224.2508240578 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_256.1791333993 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 79219220473 ps |
CPU time | 2391.81 seconds |
Started | Jan 21 06:00:06 PM PST 24 |
Finished | Jan 21 06:39:59 PM PST 24 |
Peak memory | 386424 kb |
Host | smart-2109d078-f4f2-4139-98f8-aea4684de236 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1791333993 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_256.1791333993 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_384.2649944803 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 65484625196 ps |
CPU time | 1546.7 seconds |
Started | Jan 21 07:28:53 PM PST 24 |
Finished | Jan 21 07:54:41 PM PST 24 |
Peak memory | 340528 kb |
Host | smart-7f848ee0-cc60-49a8-af4e-f9690803bd6e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2649944803 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_384.2649944803 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_512.438054952 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 324091271565 ps |
CPU time | 1471.04 seconds |
Started | Jan 21 07:14:33 PM PST 24 |
Finished | Jan 21 07:39:05 PM PST 24 |
Peak memory | 300160 kb |
Host | smart-3890ed4e-a84a-4bb0-a4f0-3ea41ca41bc1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=438054952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_512.438054952 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_shake_128.449714255 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 1211318692048 ps |
CPU time | 6975.07 seconds |
Started | Jan 21 06:23:25 PM PST 24 |
Finished | Jan 21 08:19:42 PM PST 24 |
Peak memory | 664920 kb |
Host | smart-dbfc2312-8600-4e57-bb72-9e94ee748caa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=449714255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_128.449714255 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_shake_256.2330140899 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 627561363297 ps |
CPU time | 5435.29 seconds |
Started | Jan 21 06:00:56 PM PST 24 |
Finished | Jan 21 07:31:34 PM PST 24 |
Peak memory | 572424 kb |
Host | smart-30d34adb-0b6e-437f-baa1-c43653dab403 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2330140899 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_256.2330140899 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/41.kmac_alert_test.3148466414 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 16089508 ps |
CPU time | 0.84 seconds |
Started | Jan 21 06:22:52 PM PST 24 |
Finished | Jan 21 06:22:54 PM PST 24 |
Peak memory | 219728 kb |
Host | smart-c5cde4e3-9122-4eab-9654-66f8a1a207dc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3148466414 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_alert_test.3148466414 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_alert_test/latest |
Test location | /workspace/coverage/default/41.kmac_app.3594116022 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 3843791294 ps |
CPU time | 36.95 seconds |
Started | Jan 21 06:35:32 PM PST 24 |
Finished | Jan 21 06:36:09 PM PST 24 |
Peak memory | 227332 kb |
Host | smart-1b0dd7db-b496-43c9-aef6-f0783b7ccc4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3594116022 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_app.3594116022 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_app/latest |
Test location | /workspace/coverage/default/41.kmac_burst_write.2996161612 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 184476248497 ps |
CPU time | 1385.45 seconds |
Started | Jan 21 06:01:52 PM PST 24 |
Finished | Jan 21 06:24:58 PM PST 24 |
Peak memory | 240552 kb |
Host | smart-51cc6e6a-3188-480b-aa61-21df115c546d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2996161612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_burst_write.2996161612 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_burst_write/latest |
Test location | /workspace/coverage/default/41.kmac_entropy_refresh.922109813 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 6804473674 ps |
CPU time | 158.06 seconds |
Started | Jan 21 06:26:03 PM PST 24 |
Finished | Jan 21 06:28:43 PM PST 24 |
Peak memory | 243532 kb |
Host | smart-24219bca-3c4e-4b86-84be-94fa54cab69b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=922109813 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_entropy_refresh.922109813 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/41.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/41.kmac_error.3000810127 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 7223097412 ps |
CPU time | 108.32 seconds |
Started | Jan 21 06:02:27 PM PST 24 |
Finished | Jan 21 06:04:16 PM PST 24 |
Peak memory | 243460 kb |
Host | smart-5d7f0ae4-5d13-490f-9418-2adb7f291688 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3000810127 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_error.3000810127 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_error/latest |
Test location | /workspace/coverage/default/41.kmac_key_error.1625596523 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 438622425 ps |
CPU time | 3.03 seconds |
Started | Jan 21 07:05:33 PM PST 24 |
Finished | Jan 21 07:05:36 PM PST 24 |
Peak memory | 218956 kb |
Host | smart-dcf79cd9-1a0a-4f22-b1b1-eabce8c5395a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1625596523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_key_error.1625596523 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_key_error/latest |
Test location | /workspace/coverage/default/41.kmac_lc_escalation.3344013654 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 147700631 ps |
CPU time | 1.49 seconds |
Started | Jan 21 06:02:34 PM PST 24 |
Finished | Jan 21 06:02:37 PM PST 24 |
Peak memory | 220216 kb |
Host | smart-c60ce2f8-232a-4691-aa13-ff86ade84841 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3344013654 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_lc_escalation.3344013654 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/41.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/41.kmac_long_msg_and_output.3313986955 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 24290524193 ps |
CPU time | 737.04 seconds |
Started | Jan 21 06:01:50 PM PST 24 |
Finished | Jan 21 06:14:08 PM PST 24 |
Peak memory | 278192 kb |
Host | smart-c452baa1-8e64-44f4-9a5f-2a982c17583a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3313986955 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_long_msg_a nd_output.3313986955 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/41.kmac_sideload.2825637988 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 8413996437 ps |
CPU time | 312.14 seconds |
Started | Jan 21 06:01:51 PM PST 24 |
Finished | Jan 21 06:07:04 PM PST 24 |
Peak memory | 243872 kb |
Host | smart-454e6f14-2137-472d-8386-c3e8acda0c47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2825637988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_sideload.2825637988 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_sideload/latest |
Test location | /workspace/coverage/default/41.kmac_smoke.962716953 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 5654252321 ps |
CPU time | 36.65 seconds |
Started | Jan 21 06:01:36 PM PST 24 |
Finished | Jan 21 06:02:13 PM PST 24 |
Peak memory | 226980 kb |
Host | smart-ab2afea5-1da5-440a-8c7f-2a4e0a2a273d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=962716953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_smoke.962716953 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_smoke/latest |
Test location | /workspace/coverage/default/41.kmac_stress_all.2610482673 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 55754515114 ps |
CPU time | 1327.06 seconds |
Started | Jan 21 06:02:39 PM PST 24 |
Finished | Jan 21 06:24:47 PM PST 24 |
Peak memory | 373768 kb |
Host | smart-530871c8-83a3-4ae0-b224-8eeb379dc023 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2610482673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all.2610482673 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_stress_all/latest |
Test location | /workspace/coverage/default/41.kmac_stress_all_with_rand_reset.3576730228 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 120046213107 ps |
CPU time | 1744.14 seconds |
Started | Jan 21 07:41:16 PM PST 24 |
Finished | Jan 21 08:10:55 PM PST 24 |
Peak memory | 285568 kb |
Host | smart-77fd3a90-3b88-4c2f-88d1-d0e6b83a8eda |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3576730228 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all_with_rand_reset.3576730228 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_kmac.2907419125 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 380550660 ps |
CPU time | 6.7 seconds |
Started | Jan 21 06:02:20 PM PST 24 |
Finished | Jan 21 06:02:27 PM PST 24 |
Peak memory | 218956 kb |
Host | smart-ea98ca97-8393-47f1-8259-d817c3f33b44 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2907419125 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 41.kmac_test_vectors_kmac.2907419125 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_kmac_xof.263496774 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 257926623 ps |
CPU time | 7.33 seconds |
Started | Jan 21 06:34:03 PM PST 24 |
Finished | Jan 21 06:34:15 PM PST 24 |
Peak memory | 218940 kb |
Host | smart-f0459307-da73-4efd-b982-648d6744c6f3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=263496774 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 41.kmac_test_vectors_kmac_xof.263496774 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_224.3363787571 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 131028488145 ps |
CPU time | 2511.7 seconds |
Started | Jan 21 06:01:50 PM PST 24 |
Finished | Jan 21 06:43:43 PM PST 24 |
Peak memory | 392352 kb |
Host | smart-5f028397-9202-4295-b5a1-90f19a9d082a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3363787571 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_224.3363787571 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_256.2196175330 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 38060029087 ps |
CPU time | 2069.79 seconds |
Started | Jan 21 06:01:53 PM PST 24 |
Finished | Jan 21 06:36:24 PM PST 24 |
Peak memory | 376176 kb |
Host | smart-d0c37219-ab9f-4cbd-aa7d-5ca2dd00bac4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2196175330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_256.2196175330 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_384.2650685531 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 30222266899 ps |
CPU time | 1644.39 seconds |
Started | Jan 21 07:46:38 PM PST 24 |
Finished | Jan 21 08:14:04 PM PST 24 |
Peak memory | 346928 kb |
Host | smart-bbda38b9-49c6-4d47-b3c5-c3742ba677b1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2650685531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_384.2650685531 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_512.1912579934 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 10915996427 ps |
CPU time | 1344.36 seconds |
Started | Jan 21 06:02:11 PM PST 24 |
Finished | Jan 21 06:24:37 PM PST 24 |
Peak memory | 299692 kb |
Host | smart-df5f7d69-e5c5-425f-9962-18e8aa459dbb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1912579934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_512.1912579934 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_shake_128.3020271657 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 1622739014176 ps |
CPU time | 6556.45 seconds |
Started | Jan 21 07:52:33 PM PST 24 |
Finished | Jan 21 09:41:52 PM PST 24 |
Peak memory | 664720 kb |
Host | smart-318ac413-16f6-4392-9eee-7bd073ab36df |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3020271657 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_128.3020271657 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_shake_256.2214316352 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 220544279082 ps |
CPU time | 5884 seconds |
Started | Jan 21 06:02:12 PM PST 24 |
Finished | Jan 21 07:40:18 PM PST 24 |
Peak memory | 575532 kb |
Host | smart-1f2ccfd3-f7e5-4004-a04d-b462f0046fc0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2214316352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_256.2214316352 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/42.kmac_alert_test.4177012649 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 41896138 ps |
CPU time | 0.85 seconds |
Started | Jan 21 06:04:03 PM PST 24 |
Finished | Jan 21 06:04:09 PM PST 24 |
Peak memory | 218496 kb |
Host | smart-884efe65-1103-4c7d-ab25-c14723d10b9c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4177012649 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_alert_test.4177012649 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_alert_test/latest |
Test location | /workspace/coverage/default/42.kmac_app.164909260 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 1314418618 ps |
CPU time | 78.59 seconds |
Started | Jan 21 07:08:00 PM PST 24 |
Finished | Jan 21 07:09:20 PM PST 24 |
Peak memory | 240804 kb |
Host | smart-df29cd74-11b1-44f8-9e42-45b51ba46dcb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=164909260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_app.164909260 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_app/latest |
Test location | /workspace/coverage/default/42.kmac_burst_write.2348309882 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 62899791451 ps |
CPU time | 1250.7 seconds |
Started | Jan 21 06:47:24 PM PST 24 |
Finished | Jan 21 07:08:16 PM PST 24 |
Peak memory | 243540 kb |
Host | smart-32350614-1fa7-4862-b883-0d582d652cdc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2348309882 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_burst_write.2348309882 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_burst_write/latest |
Test location | /workspace/coverage/default/42.kmac_entropy_refresh.4179608120 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 6299301383 ps |
CPU time | 207.41 seconds |
Started | Jan 21 06:03:47 PM PST 24 |
Finished | Jan 21 06:07:16 PM PST 24 |
Peak memory | 242920 kb |
Host | smart-6fda9f21-7edb-458d-8314-ae9efc689382 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4179608120 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_entropy_refresh.4179608120 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/42.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/42.kmac_error.2571793839 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 9097278675 ps |
CPU time | 336.86 seconds |
Started | Jan 21 06:03:48 PM PST 24 |
Finished | Jan 21 06:09:26 PM PST 24 |
Peak memory | 257880 kb |
Host | smart-6846b2b6-7e0e-437e-85b2-04010c4554eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2571793839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_error.2571793839 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_error/latest |
Test location | /workspace/coverage/default/42.kmac_key_error.1281007033 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 747373705 ps |
CPU time | 4.68 seconds |
Started | Jan 21 06:28:44 PM PST 24 |
Finished | Jan 21 06:28:50 PM PST 24 |
Peak memory | 218696 kb |
Host | smart-7c13d8bf-87e7-4529-8227-9006da9c6947 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1281007033 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_key_error.1281007033 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_key_error/latest |
Test location | /workspace/coverage/default/42.kmac_lc_escalation.953791615 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 75812030 ps |
CPU time | 1.34 seconds |
Started | Jan 21 06:58:23 PM PST 24 |
Finished | Jan 21 06:58:29 PM PST 24 |
Peak memory | 218776 kb |
Host | smart-eb13198e-06c7-4f18-a0d4-924cc2cb9121 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=953791615 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_lc_escalation.953791615 +enable_masking=1 +sw_key _masked=0 |
Directory | /workspace/42.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/42.kmac_long_msg_and_output.388190493 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 22929160452 ps |
CPU time | 225.39 seconds |
Started | Jan 21 06:28:42 PM PST 24 |
Finished | Jan 21 06:32:29 PM PST 24 |
Peak memory | 238168 kb |
Host | smart-e6b9e88d-63ae-437a-9336-6cc4d4a47167 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=388190493 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_long_msg_an d_output.388190493 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/42.kmac_sideload.1312794013 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 31063185813 ps |
CPU time | 573.94 seconds |
Started | Jan 21 06:03:05 PM PST 24 |
Finished | Jan 21 06:12:44 PM PST 24 |
Peak memory | 258536 kb |
Host | smart-447a1c8f-2540-46c2-b23f-be86eab2f995 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1312794013 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_sideload.1312794013 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_sideload/latest |
Test location | /workspace/coverage/default/42.kmac_smoke.3680010229 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 1694638766 ps |
CPU time | 19.61 seconds |
Started | Jan 21 07:05:33 PM PST 24 |
Finished | Jan 21 07:05:53 PM PST 24 |
Peak memory | 227196 kb |
Host | smart-1007862a-c5b4-4e2b-a663-2bf6a8661210 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3680010229 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_smoke.3680010229 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_smoke/latest |
Test location | /workspace/coverage/default/42.kmac_stress_all.178907688 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 55027615860 ps |
CPU time | 1260.06 seconds |
Started | Jan 21 07:00:40 PM PST 24 |
Finished | Jan 21 07:21:46 PM PST 24 |
Peak memory | 358188 kb |
Host | smart-fecd7c5b-cb6b-4b9e-98bb-efa3af0d1951 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=178907688 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all.178907688 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_stress_all/latest |
Test location | /workspace/coverage/default/42.kmac_stress_all_with_rand_reset.1848008520 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 31474854968 ps |
CPU time | 874.8 seconds |
Started | Jan 21 06:03:59 PM PST 24 |
Finished | Jan 21 06:18:42 PM PST 24 |
Peak memory | 292584 kb |
Host | smart-52e4fcb4-5ce4-4019-92fe-00d0cab44f86 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1848008520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all_with_rand_reset.1848008520 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_kmac.3687940983 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 258739929 ps |
CPU time | 6.39 seconds |
Started | Jan 21 07:41:19 PM PST 24 |
Finished | Jan 21 07:42:04 PM PST 24 |
Peak memory | 218824 kb |
Host | smart-3b7be038-e62b-4cdc-a956-3012d7a5a8b2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3687940983 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 42.kmac_test_vectors_kmac.3687940983 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_kmac_xof.3372808367 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 3144825812 ps |
CPU time | 6.85 seconds |
Started | Jan 21 06:14:49 PM PST 24 |
Finished | Jan 21 06:14:57 PM PST 24 |
Peak memory | 218976 kb |
Host | smart-c8476e9e-fc84-4394-821f-f2f1bf4445ff |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3372808367 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_kmac_xof.3372808367 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_224.707891283 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 133286810418 ps |
CPU time | 2311.89 seconds |
Started | Jan 21 06:39:15 PM PST 24 |
Finished | Jan 21 07:17:48 PM PST 24 |
Peak memory | 391128 kb |
Host | smart-272b3c6a-d296-4408-a260-69341c831ec7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=707891283 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_224.707891283 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_256.3578879651 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 287531613563 ps |
CPU time | 2446.56 seconds |
Started | Jan 21 06:03:23 PM PST 24 |
Finished | Jan 21 06:44:11 PM PST 24 |
Peak memory | 395080 kb |
Host | smart-e865c142-e74d-4af8-b54b-9b15b1be6e2d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3578879651 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_256.3578879651 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_384.127015828 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 59484698860 ps |
CPU time | 1607.72 seconds |
Started | Jan 21 07:37:39 PM PST 24 |
Finished | Jan 21 08:04:28 PM PST 24 |
Peak memory | 343612 kb |
Host | smart-47116382-afb3-4f2a-b084-8ecce969254c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=127015828 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_384.127015828 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_512.3982608248 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 42277474076 ps |
CPU time | 1386.03 seconds |
Started | Jan 21 06:26:02 PM PST 24 |
Finished | Jan 21 06:49:09 PM PST 24 |
Peak memory | 300140 kb |
Host | smart-18ec68d1-0232-487b-93d1-dcc8659ddf91 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3982608248 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_512.3982608248 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_shake_128.4125417660 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 251634183428 ps |
CPU time | 5056.71 seconds |
Started | Jan 21 06:47:25 PM PST 24 |
Finished | Jan 21 08:11:43 PM PST 24 |
Peak memory | 661596 kb |
Host | smart-480818ab-ba4c-4d60-abed-0fc279003ecf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4125417660 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_128.4125417660 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_shake_256.2079166368 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 55407790588 ps |
CPU time | 5015.82 seconds |
Started | Jan 21 06:03:29 PM PST 24 |
Finished | Jan 21 07:27:06 PM PST 24 |
Peak memory | 587392 kb |
Host | smart-eebe5ff1-c596-49f5-a276-a9a8b89f21a5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2079166368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_256.2079166368 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/43.kmac_alert_test.1497331435 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 15797447 ps |
CPU time | 0.9 seconds |
Started | Jan 21 06:05:30 PM PST 24 |
Finished | Jan 21 06:05:32 PM PST 24 |
Peak memory | 218548 kb |
Host | smart-b2d3e069-b0a1-4c4f-a0d6-e83aa76b582b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1497331435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_alert_test.1497331435 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_alert_test/latest |
Test location | /workspace/coverage/default/43.kmac_app.3617398058 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 5141231984 ps |
CPU time | 149.07 seconds |
Started | Jan 21 06:24:47 PM PST 24 |
Finished | Jan 21 06:27:18 PM PST 24 |
Peak memory | 243484 kb |
Host | smart-fcd70c5f-aefe-4888-b9bb-fb388ebf3dbc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3617398058 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_app.3617398058 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_app/latest |
Test location | /workspace/coverage/default/43.kmac_entropy_refresh.4006314627 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 19982172927 ps |
CPU time | 264.3 seconds |
Started | Jan 21 06:05:04 PM PST 24 |
Finished | Jan 21 06:09:30 PM PST 24 |
Peak memory | 243848 kb |
Host | smart-8ca0ecc9-f88d-4d8f-8f3c-9a65d55217f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4006314627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_entropy_refresh.4006314627 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/43.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/43.kmac_error.840062356 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 1381274510 ps |
CPU time | 42.19 seconds |
Started | Jan 21 06:05:10 PM PST 24 |
Finished | Jan 21 06:05:54 PM PST 24 |
Peak memory | 236340 kb |
Host | smart-106655fb-8042-4c58-8a7a-0f68c5f38d99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=840062356 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_error.840062356 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_error/latest |
Test location | /workspace/coverage/default/43.kmac_key_error.3190828407 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 3389565644 ps |
CPU time | 6.4 seconds |
Started | Jan 21 06:05:10 PM PST 24 |
Finished | Jan 21 06:05:18 PM PST 24 |
Peak memory | 218916 kb |
Host | smart-05618308-bb87-4b11-9295-52cf98108dc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3190828407 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_key_error.3190828407 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_key_error/latest |
Test location | /workspace/coverage/default/43.kmac_lc_escalation.1066386691 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 129191648 ps |
CPU time | 1.33 seconds |
Started | Jan 21 06:05:13 PM PST 24 |
Finished | Jan 21 06:05:15 PM PST 24 |
Peak memory | 219836 kb |
Host | smart-61584e7d-1762-469c-90b2-14d8337346a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1066386691 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_lc_escalation.1066386691 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/43.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/43.kmac_long_msg_and_output.2433473334 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 9492266711 ps |
CPU time | 286.74 seconds |
Started | Jan 21 06:35:01 PM PST 24 |
Finished | Jan 21 06:39:49 PM PST 24 |
Peak memory | 246440 kb |
Host | smart-2b2715fb-9e75-468a-bede-d494f9a6f169 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2433473334 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_long_msg_a nd_output.2433473334 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/43.kmac_sideload.991761695 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 30203059032 ps |
CPU time | 406.11 seconds |
Started | Jan 21 06:31:02 PM PST 24 |
Finished | Jan 21 06:37:57 PM PST 24 |
Peak memory | 249996 kb |
Host | smart-2204eb48-b126-49a8-beb9-e993d8d5f355 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=991761695 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_sideload.991761695 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_sideload/latest |
Test location | /workspace/coverage/default/43.kmac_smoke.3988244891 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 2033650260 ps |
CPU time | 50.54 seconds |
Started | Jan 21 06:04:09 PM PST 24 |
Finished | Jan 21 06:05:02 PM PST 24 |
Peak memory | 227100 kb |
Host | smart-fc893c79-6e87-4a4f-86da-561274a47c67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3988244891 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_smoke.3988244891 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_smoke/latest |
Test location | /workspace/coverage/default/43.kmac_stress_all.1304053800 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 6307757129 ps |
CPU time | 446.55 seconds |
Started | Jan 21 06:21:14 PM PST 24 |
Finished | Jan 21 06:28:42 PM PST 24 |
Peak memory | 284728 kb |
Host | smart-4b9b37be-2b49-43ea-8f9d-01f702a7fb79 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1304053800 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_stress_all.1304053800 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_stress_all/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_kmac.742185853 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 245707747 ps |
CPU time | 6.71 seconds |
Started | Jan 21 06:05:00 PM PST 24 |
Finished | Jan 21 06:05:07 PM PST 24 |
Peak memory | 220256 kb |
Host | smart-2dcee39c-353b-4a4d-9eeb-187090a7ebed |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=742185853 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 43.kmac_test_vectors_kmac.742185853 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_kmac_xof.216754263 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 1192571941 ps |
CPU time | 6.14 seconds |
Started | Jan 21 06:35:00 PM PST 24 |
Finished | Jan 21 06:35:07 PM PST 24 |
Peak memory | 218932 kb |
Host | smart-c3c7c396-213f-4eb8-a181-a2c98b079cc8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=216754263 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 43.kmac_test_vectors_kmac_xof.216754263 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_224.2513553075 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 135246004228 ps |
CPU time | 2517.69 seconds |
Started | Jan 21 06:04:35 PM PST 24 |
Finished | Jan 21 06:46:33 PM PST 24 |
Peak memory | 395384 kb |
Host | smart-61c39603-c700-4ef7-b715-86f6eab89ce3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2513553075 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_224.2513553075 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_256.2188082352 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 40268866773 ps |
CPU time | 2057.02 seconds |
Started | Jan 21 06:29:29 PM PST 24 |
Finished | Jan 21 07:03:48 PM PST 24 |
Peak memory | 394028 kb |
Host | smart-78cb6a79-63ef-4b62-b42b-e0788fda1163 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2188082352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_256.2188082352 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_384.2225847578 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 279161022712 ps |
CPU time | 1827.51 seconds |
Started | Jan 21 06:26:14 PM PST 24 |
Finished | Jan 21 06:56:43 PM PST 24 |
Peak memory | 339164 kb |
Host | smart-22c55deb-7fc4-4065-b0b4-eb1a4a872649 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2225847578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_384.2225847578 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_512.2588315792 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 106345057325 ps |
CPU time | 1576.92 seconds |
Started | Jan 21 06:04:35 PM PST 24 |
Finished | Jan 21 06:30:53 PM PST 24 |
Peak memory | 305276 kb |
Host | smart-d350eb27-3257-4a49-bef3-5f973031e4af |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2588315792 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_512.2588315792 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_shake_128.2760680590 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 909878318151 ps |
CPU time | 6028.12 seconds |
Started | Jan 21 07:28:35 PM PST 24 |
Finished | Jan 21 09:09:05 PM PST 24 |
Peak memory | 652460 kb |
Host | smart-0a254508-6e8f-4490-b053-6a3e4df90abd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2760680590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_128.2760680590 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_shake_256.3571176152 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 59616853586 ps |
CPU time | 4581.88 seconds |
Started | Jan 21 06:04:54 PM PST 24 |
Finished | Jan 21 07:21:18 PM PST 24 |
Peak memory | 566356 kb |
Host | smart-6d735083-fc4e-4f4f-a125-6be4ebcda8fc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3571176152 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_256.3571176152 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/44.kmac_alert_test.2567954040 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 38323662 ps |
CPU time | 0.88 seconds |
Started | Jan 21 07:54:57 PM PST 24 |
Finished | Jan 21 07:54:59 PM PST 24 |
Peak memory | 219776 kb |
Host | smart-feec173e-9bca-4b0f-a636-92fbd2dfa47f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2567954040 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_alert_test.2567954040 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_alert_test/latest |
Test location | /workspace/coverage/default/44.kmac_app.3652048634 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 9101325031 ps |
CPU time | 191.33 seconds |
Started | Jan 21 06:05:51 PM PST 24 |
Finished | Jan 21 06:09:04 PM PST 24 |
Peak memory | 241648 kb |
Host | smart-d0708199-bd15-4efe-b345-e01f77e30d96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3652048634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_app.3652048634 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_app/latest |
Test location | /workspace/coverage/default/44.kmac_burst_write.3391632072 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 5987718976 ps |
CPU time | 351.26 seconds |
Started | Jan 21 08:23:55 PM PST 24 |
Finished | Jan 21 08:29:48 PM PST 24 |
Peak memory | 239948 kb |
Host | smart-97e0ddbb-82e4-49f8-b918-bbc14ca30a0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3391632072 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_burst_write.3391632072 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_burst_write/latest |
Test location | /workspace/coverage/default/44.kmac_entropy_refresh.996003165 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 1008069522 ps |
CPU time | 24.12 seconds |
Started | Jan 21 06:05:51 PM PST 24 |
Finished | Jan 21 06:06:17 PM PST 24 |
Peak memory | 227060 kb |
Host | smart-66fb7578-da19-4a6c-be86-bcd9b70c317c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=996003165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_entropy_refresh.996003165 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/44.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/44.kmac_error.97482048 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 21889563379 ps |
CPU time | 497.25 seconds |
Started | Jan 21 06:06:02 PM PST 24 |
Finished | Jan 21 06:14:20 PM PST 24 |
Peak memory | 259964 kb |
Host | smart-64b1bd46-815c-4a57-91bc-deab964a24b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=97482048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_error.97482048 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_error/latest |
Test location | /workspace/coverage/default/44.kmac_key_error.1629881016 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 62511133 ps |
CPU time | 1.13 seconds |
Started | Jan 21 06:06:01 PM PST 24 |
Finished | Jan 21 06:06:03 PM PST 24 |
Peak memory | 218580 kb |
Host | smart-70320077-846a-403b-8864-7f07b4ee0595 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1629881016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_key_error.1629881016 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_key_error/latest |
Test location | /workspace/coverage/default/44.kmac_lc_escalation.2098057911 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 3950338226 ps |
CPU time | 24.85 seconds |
Started | Jan 21 06:06:07 PM PST 24 |
Finished | Jan 21 06:06:32 PM PST 24 |
Peak memory | 235516 kb |
Host | smart-99fb7bfb-578b-4852-a822-034d66c14796 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2098057911 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_lc_escalation.2098057911 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/44.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/44.kmac_long_msg_and_output.3907585313 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 70235053805 ps |
CPU time | 1424.02 seconds |
Started | Jan 21 06:05:28 PM PST 24 |
Finished | Jan 21 06:29:14 PM PST 24 |
Peak memory | 324608 kb |
Host | smart-b95fe8cb-4643-416f-bf31-cea0ce2c97ef |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3907585313 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_long_msg_a nd_output.3907585313 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/44.kmac_sideload.2722182825 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 14474564411 ps |
CPU time | 213.51 seconds |
Started | Jan 21 06:05:28 PM PST 24 |
Finished | Jan 21 06:09:02 PM PST 24 |
Peak memory | 241572 kb |
Host | smart-7a6dd739-0a07-4181-a9f1-0c5b5c2535dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2722182825 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_sideload.2722182825 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_sideload/latest |
Test location | /workspace/coverage/default/44.kmac_smoke.585248370 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 165041456 ps |
CPU time | 7.71 seconds |
Started | Jan 21 06:05:26 PM PST 24 |
Finished | Jan 21 06:05:35 PM PST 24 |
Peak memory | 219996 kb |
Host | smart-0eefa693-b633-422f-82ef-d13899a0aa04 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=585248370 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_smoke.585248370 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_smoke/latest |
Test location | /workspace/coverage/default/44.kmac_stress_all.2280469944 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 91286438453 ps |
CPU time | 970.6 seconds |
Started | Jan 21 07:22:38 PM PST 24 |
Finished | Jan 21 07:38:49 PM PST 24 |
Peak memory | 292880 kb |
Host | smart-3613950e-6bd0-4777-a062-2b1dd0b75437 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2280469944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all.2280469944 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_stress_all/latest |
Test location | /workspace/coverage/default/44.kmac_stress_all_with_rand_reset.688087366 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 454505682526 ps |
CPU time | 2249.94 seconds |
Started | Jan 21 06:06:05 PM PST 24 |
Finished | Jan 21 06:43:36 PM PST 24 |
Peak memory | 379816 kb |
Host | smart-30b82bee-dcdb-48df-884b-df4fd39f26cb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=688087366 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all_with_rand_reset.688087366 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_kmac.2869973341 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 544141648 ps |
CPU time | 6.98 seconds |
Started | Jan 21 06:05:56 PM PST 24 |
Finished | Jan 21 06:06:04 PM PST 24 |
Peak memory | 218820 kb |
Host | smart-f5352aa1-794e-48cd-b9aa-77b7f8e74082 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2869973341 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 44.kmac_test_vectors_kmac.2869973341 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_kmac_xof.3065886031 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 117156511 ps |
CPU time | 6.43 seconds |
Started | Jan 21 06:05:54 PM PST 24 |
Finished | Jan 21 06:06:02 PM PST 24 |
Peak memory | 218992 kb |
Host | smart-49325a0e-f630-435c-8ee1-05ca03702e30 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3065886031 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_kmac_xof.3065886031 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_224.586239 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 85547716265 ps |
CPU time | 2507.41 seconds |
Started | Jan 21 06:05:37 PM PST 24 |
Finished | Jan 21 06:47:26 PM PST 24 |
Peak memory | 393160 kb |
Host | smart-4c504bdd-122e-43a1-bf75-ef994697450f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=586239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_224.586239 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_256.1869427388 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 123782451101 ps |
CPU time | 2420.45 seconds |
Started | Jan 21 06:24:13 PM PST 24 |
Finished | Jan 21 07:04:36 PM PST 24 |
Peak memory | 389904 kb |
Host | smart-10e6da83-1396-4184-bd07-e862a674474f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1869427388 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_256.1869427388 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_384.3037080359 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 17189569965 ps |
CPU time | 1778.77 seconds |
Started | Jan 21 06:16:33 PM PST 24 |
Finished | Jan 21 06:46:14 PM PST 24 |
Peak memory | 342784 kb |
Host | smart-4f6749ad-afe6-4b84-b628-a54cd8ca99af |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3037080359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_384.3037080359 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_512.1991653192 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 13496906684 ps |
CPU time | 1430.04 seconds |
Started | Jan 21 06:05:44 PM PST 24 |
Finished | Jan 21 06:29:35 PM PST 24 |
Peak memory | 305984 kb |
Host | smart-978413e9-3c19-4731-bfcd-049e6601f34d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1991653192 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_512.1991653192 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_shake_128.1908473657 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 96188150337 ps |
CPU time | 5512.32 seconds |
Started | Jan 21 06:50:03 PM PST 24 |
Finished | Jan 21 08:21:57 PM PST 24 |
Peak memory | 652648 kb |
Host | smart-09b50217-4e10-47e4-87d0-e0ccc26ae212 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1908473657 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_128.1908473657 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_shake_256.1421618562 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 52447397237 ps |
CPU time | 4871.27 seconds |
Started | Jan 21 06:05:53 PM PST 24 |
Finished | Jan 21 07:27:06 PM PST 24 |
Peak memory | 574124 kb |
Host | smart-c8fd2b14-87e2-4adf-8cb5-d6421d061ed8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1421618562 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_256.1421618562 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/45.kmac_alert_test.3770167604 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 15025104 ps |
CPU time | 0.9 seconds |
Started | Jan 21 06:07:02 PM PST 24 |
Finished | Jan 21 06:07:06 PM PST 24 |
Peak memory | 219704 kb |
Host | smart-2c9ab578-e16d-4dbb-b0ad-505d7c3d1914 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3770167604 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_alert_test.3770167604 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_alert_test/latest |
Test location | /workspace/coverage/default/45.kmac_app.160659189 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 160429185321 ps |
CPU time | 420.95 seconds |
Started | Jan 21 06:06:41 PM PST 24 |
Finished | Jan 21 06:13:45 PM PST 24 |
Peak memory | 252668 kb |
Host | smart-f1dca6b7-a2f5-4068-a60c-b9ebe5aabfc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=160659189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_app.160659189 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_app/latest |
Test location | /workspace/coverage/default/45.kmac_entropy_refresh.451083153 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 61106790035 ps |
CPU time | 396.59 seconds |
Started | Jan 21 06:06:55 PM PST 24 |
Finished | Jan 21 06:13:37 PM PST 24 |
Peak memory | 249248 kb |
Host | smart-871d8f98-0dc7-4b5f-873b-585ac84a9947 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=451083153 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_entropy_refresh.451083153 +enable_masking=1 +sw _key_masked=0 |
Directory | /workspace/45.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/45.kmac_error.4101443538 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 3677695577 ps |
CPU time | 160.67 seconds |
Started | Jan 21 06:06:51 PM PST 24 |
Finished | Jan 21 06:09:38 PM PST 24 |
Peak memory | 251744 kb |
Host | smart-a5f89dc7-6c09-46fc-975f-cefdbfb25ea7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4101443538 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_error.4101443538 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_error/latest |
Test location | /workspace/coverage/default/45.kmac_key_error.3383591211 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 609370709 ps |
CPU time | 4.11 seconds |
Started | Jan 21 06:06:51 PM PST 24 |
Finished | Jan 21 06:06:58 PM PST 24 |
Peak memory | 218668 kb |
Host | smart-ae642023-a377-44b9-b737-eafa0436ed89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3383591211 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_key_error.3383591211 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_key_error/latest |
Test location | /workspace/coverage/default/45.kmac_lc_escalation.2944049735 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 94636333 ps |
CPU time | 1.54 seconds |
Started | Jan 21 06:06:54 PM PST 24 |
Finished | Jan 21 06:07:01 PM PST 24 |
Peak memory | 219804 kb |
Host | smart-db86fe3b-15e7-4449-9aa1-fb70227e8af7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2944049735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_lc_escalation.2944049735 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/45.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/45.kmac_long_msg_and_output.1124810340 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 71049135765 ps |
CPU time | 287.78 seconds |
Started | Jan 21 06:58:55 PM PST 24 |
Finished | Jan 21 07:03:43 PM PST 24 |
Peak memory | 246624 kb |
Host | smart-63f57bd3-5230-4060-962c-a99020957a39 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1124810340 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_long_msg_a nd_output.1124810340 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/45.kmac_sideload.797233701 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 4896667803 ps |
CPU time | 185.76 seconds |
Started | Jan 21 06:06:18 PM PST 24 |
Finished | Jan 21 06:09:28 PM PST 24 |
Peak memory | 238256 kb |
Host | smart-a8575804-3ccf-41d5-96ae-089bad108243 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=797233701 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_sideload.797233701 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_sideload/latest |
Test location | /workspace/coverage/default/45.kmac_smoke.1770379867 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 15169688344 ps |
CPU time | 38.58 seconds |
Started | Jan 21 06:06:05 PM PST 24 |
Finished | Jan 21 06:06:44 PM PST 24 |
Peak memory | 226880 kb |
Host | smart-4bb4ce04-bb79-4489-8acb-4fbc3289caef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1770379867 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_smoke.1770379867 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_smoke/latest |
Test location | /workspace/coverage/default/45.kmac_stress_all.924551416 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 145277360797 ps |
CPU time | 983.49 seconds |
Started | Jan 21 06:06:55 PM PST 24 |
Finished | Jan 21 06:23:24 PM PST 24 |
Peak memory | 317424 kb |
Host | smart-5a1185de-f97a-4e2d-bd68-452b6f65cf4a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=924551416 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all.924551416 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_stress_all/latest |
Test location | /workspace/coverage/default/45.kmac_stress_all_with_rand_reset.2633469300 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 15309824588 ps |
CPU time | 354.72 seconds |
Started | Jan 21 06:47:40 PM PST 24 |
Finished | Jan 21 06:53:35 PM PST 24 |
Peak memory | 265144 kb |
Host | smart-774610de-0568-462d-b4db-411558a4b1ab |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2633469300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all_with_rand_reset.2633469300 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_kmac.3814804868 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 218402532 ps |
CPU time | 7.4 seconds |
Started | Jan 21 06:06:40 PM PST 24 |
Finished | Jan 21 06:06:51 PM PST 24 |
Peak memory | 218976 kb |
Host | smart-aae69117-d00b-4174-b8b8-d42a0cb451a7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3814804868 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 45.kmac_test_vectors_kmac.3814804868 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_kmac_xof.2798906345 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 108265511 ps |
CPU time | 5.91 seconds |
Started | Jan 21 07:11:50 PM PST 24 |
Finished | Jan 21 07:11:57 PM PST 24 |
Peak memory | 220140 kb |
Host | smart-b30f715f-c729-4708-81a5-005576e93f33 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2798906345 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_kmac_xof.2798906345 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_224.4063354520 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 102231899694 ps |
CPU time | 2711.4 seconds |
Started | Jan 21 06:06:18 PM PST 24 |
Finished | Jan 21 06:51:34 PM PST 24 |
Peak memory | 396272 kb |
Host | smart-f23e1312-ca95-42d6-b471-fe01e6c56103 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4063354520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_224.4063354520 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_256.4209407738 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 23346925357 ps |
CPU time | 2181.86 seconds |
Started | Jan 21 06:06:27 PM PST 24 |
Finished | Jan 21 06:42:55 PM PST 24 |
Peak memory | 386864 kb |
Host | smart-70ee9399-2c2f-48c8-a4d2-3947fa03a5aa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4209407738 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_256.4209407738 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_384.1753484331 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 96624439225 ps |
CPU time | 1862.79 seconds |
Started | Jan 21 06:06:26 PM PST 24 |
Finished | Jan 21 06:37:36 PM PST 24 |
Peak memory | 349680 kb |
Host | smart-044d7fa7-5d26-4479-8dcd-3086bec47be5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1753484331 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_384.1753484331 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_512.458006302 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 10893315777 ps |
CPU time | 1214.37 seconds |
Started | Jan 21 07:08:56 PM PST 24 |
Finished | Jan 21 07:29:12 PM PST 24 |
Peak memory | 302040 kb |
Host | smart-47f9d97d-93f5-46ae-b441-b14c15296359 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=458006302 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_512.458006302 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_shake_128.3854246362 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 239705948215 ps |
CPU time | 6042.72 seconds |
Started | Jan 21 06:59:39 PM PST 24 |
Finished | Jan 21 08:40:23 PM PST 24 |
Peak memory | 653408 kb |
Host | smart-e10b820c-4dbe-42c2-a267-c7939ff17b3d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3854246362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_128.3854246362 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_shake_256.793767941 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 470304484885 ps |
CPU time | 4566.51 seconds |
Started | Jan 21 06:57:01 PM PST 24 |
Finished | Jan 21 08:13:09 PM PST 24 |
Peak memory | 566312 kb |
Host | smart-d64f0293-249f-4e12-94c0-eba30ddcba04 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=793767941 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_256.793767941 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/46.kmac_alert_test.1013866384 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 25746789 ps |
CPU time | 0.88 seconds |
Started | Jan 21 06:08:15 PM PST 24 |
Finished | Jan 21 06:08:17 PM PST 24 |
Peak memory | 219700 kb |
Host | smart-cb1a1506-eeab-4b3b-89f1-a69e0cf7b0cb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1013866384 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_alert_test.1013866384 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_alert_test/latest |
Test location | /workspace/coverage/default/46.kmac_app.2848439726 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 30883660611 ps |
CPU time | 348.04 seconds |
Started | Jan 21 06:42:31 PM PST 24 |
Finished | Jan 21 06:48:20 PM PST 24 |
Peak memory | 247896 kb |
Host | smart-782449b6-43e1-406c-aa5b-4e2de5f635d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2848439726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_app.2848439726 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_app/latest |
Test location | /workspace/coverage/default/46.kmac_burst_write.562902606 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 9696344933 ps |
CPU time | 1190.15 seconds |
Started | Jan 21 06:43:12 PM PST 24 |
Finished | Jan 21 07:03:04 PM PST 24 |
Peak memory | 237452 kb |
Host | smart-ef8e8816-68cd-4d4d-a66d-ca9ae570dadd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=562902606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_burst_write.562902606 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_burst_write/latest |
Test location | /workspace/coverage/default/46.kmac_entropy_refresh.1186780630 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 36286314958 ps |
CPU time | 260.01 seconds |
Started | Jan 21 06:24:47 PM PST 24 |
Finished | Jan 21 06:29:08 PM PST 24 |
Peak memory | 247544 kb |
Host | smart-bb4098d2-7cec-4f06-ba7f-45d7c8b0104b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1186780630 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_entropy_refresh.1186780630 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/46.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/46.kmac_error.1272402195 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 11306234546 ps |
CPU time | 453.52 seconds |
Started | Jan 21 06:57:30 PM PST 24 |
Finished | Jan 21 07:05:05 PM PST 24 |
Peak memory | 269044 kb |
Host | smart-087ea05c-2f9e-47af-ad3d-aa5d40810daf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1272402195 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_error.1272402195 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_error/latest |
Test location | /workspace/coverage/default/46.kmac_key_error.397185082 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 2275108666 ps |
CPU time | 7.01 seconds |
Started | Jan 21 06:07:57 PM PST 24 |
Finished | Jan 21 06:08:05 PM PST 24 |
Peak memory | 218820 kb |
Host | smart-d3bcb146-fc16-4e93-97ab-fa7419976695 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=397185082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_key_error.397185082 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_key_error/latest |
Test location | /workspace/coverage/default/46.kmac_lc_escalation.2629507315 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 22660143 ps |
CPU time | 1.28 seconds |
Started | Jan 21 06:08:02 PM PST 24 |
Finished | Jan 21 06:08:05 PM PST 24 |
Peak memory | 218852 kb |
Host | smart-0cf7a969-f04b-4f3c-9fc3-c5b38712c1d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2629507315 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_lc_escalation.2629507315 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/46.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/46.kmac_long_msg_and_output.3558670257 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 84242527667 ps |
CPU time | 2007.56 seconds |
Started | Jan 21 06:47:54 PM PST 24 |
Finished | Jan 21 07:21:22 PM PST 24 |
Peak memory | 366168 kb |
Host | smart-dbe018aa-80c8-4f8a-bbeb-edad5bf3f564 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3558670257 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_long_msg_a nd_output.3558670257 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/46.kmac_sideload.2077370773 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 30526629725 ps |
CPU time | 255.36 seconds |
Started | Jan 21 06:32:09 PM PST 24 |
Finished | Jan 21 06:36:28 PM PST 24 |
Peak memory | 243736 kb |
Host | smart-500dc16e-1925-47c5-acd2-a18d2c39f9c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2077370773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_sideload.2077370773 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_sideload/latest |
Test location | /workspace/coverage/default/46.kmac_smoke.160386928 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 8841790141 ps |
CPU time | 64.29 seconds |
Started | Jan 21 06:07:05 PM PST 24 |
Finished | Jan 21 06:08:11 PM PST 24 |
Peak memory | 227200 kb |
Host | smart-21451533-190f-47be-81cb-cce72ed3b8c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=160386928 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_smoke.160386928 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_smoke/latest |
Test location | /workspace/coverage/default/46.kmac_stress_all.552405050 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 52969348918 ps |
CPU time | 1211.87 seconds |
Started | Jan 21 06:08:09 PM PST 24 |
Finished | Jan 21 06:28:22 PM PST 24 |
Peak memory | 349220 kb |
Host | smart-c1a6ca50-0f31-4060-96f6-f113a044c65c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=552405050 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all.552405050 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_stress_all/latest |
Test location | /workspace/coverage/default/46.kmac_stress_all_with_rand_reset.2396706278 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 52399088541 ps |
CPU time | 1297.76 seconds |
Started | Jan 21 06:20:15 PM PST 24 |
Finished | Jan 21 06:41:54 PM PST 24 |
Peak memory | 336504 kb |
Host | smart-7685f084-8e42-4341-94b0-049254959bdf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2396706278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all_with_rand_reset.2396706278 +e nable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_kmac.67424988 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 369050274 ps |
CPU time | 6.02 seconds |
Started | Jan 21 06:47:29 PM PST 24 |
Finished | Jan 21 06:47:38 PM PST 24 |
Peak memory | 218860 kb |
Host | smart-35ef6364-41ec-4eb8-b8c7-af637b21bbca |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=67424988 -assert nopostproc +UVM_TESTNAME=kmac_base_t est +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 46.kmac_test_vectors_kmac.67424988 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_kmac_xof.1035884844 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 446296693 ps |
CPU time | 6.59 seconds |
Started | Jan 21 06:07:51 PM PST 24 |
Finished | Jan 21 06:07:59 PM PST 24 |
Peak memory | 218896 kb |
Host | smart-7a18c423-b95d-4398-a4d5-9d0c1ee8cc19 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1035884844 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_kmac_xof.1035884844 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_224.573028881 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 414333025939 ps |
CPU time | 2748.46 seconds |
Started | Jan 21 06:07:30 PM PST 24 |
Finished | Jan 21 06:53:20 PM PST 24 |
Peak memory | 407844 kb |
Host | smart-db9d88a4-6419-4e29-bcc1-906b1562a391 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=573028881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_224.573028881 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_256.980736697 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 190143616455 ps |
CPU time | 2484.62 seconds |
Started | Jan 21 06:07:30 PM PST 24 |
Finished | Jan 21 06:48:56 PM PST 24 |
Peak memory | 387180 kb |
Host | smart-d409fc30-d52f-400e-9780-c8ef4a9f3f5a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=980736697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_256.980736697 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_384.2827219238 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 48048213010 ps |
CPU time | 1839.09 seconds |
Started | Jan 21 06:07:31 PM PST 24 |
Finished | Jan 21 06:38:11 PM PST 24 |
Peak memory | 341648 kb |
Host | smart-f4f84dce-281f-4876-9b74-96f46cdba71b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2827219238 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_384.2827219238 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_512.357703307 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 128725131606 ps |
CPU time | 1332.96 seconds |
Started | Jan 21 06:07:36 PM PST 24 |
Finished | Jan 21 06:29:50 PM PST 24 |
Peak memory | 298004 kb |
Host | smart-13217f8b-1ae0-47c8-8b54-394290131752 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=357703307 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_512.357703307 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_shake_128.3833997458 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 69144168941 ps |
CPU time | 5478.95 seconds |
Started | Jan 21 06:07:36 PM PST 24 |
Finished | Jan 21 07:38:57 PM PST 24 |
Peak memory | 659000 kb |
Host | smart-463a56f6-cd0a-464f-a163-8eafb54be01d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3833997458 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_128.3833997458 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_shake_256.2140698117 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 836020658762 ps |
CPU time | 5853.64 seconds |
Started | Jan 21 06:07:42 PM PST 24 |
Finished | Jan 21 07:45:18 PM PST 24 |
Peak memory | 570032 kb |
Host | smart-6ee756ec-a22f-47f6-addf-5c4e39050945 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2140698117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_256.2140698117 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/47.kmac_alert_test.73302185 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 31521248 ps |
CPU time | 0.82 seconds |
Started | Jan 21 06:29:05 PM PST 24 |
Finished | Jan 21 06:29:07 PM PST 24 |
Peak memory | 218496 kb |
Host | smart-80d84183-1266-4832-92c8-352eb0c45238 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=73302185 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_alert_test.73302185 +enable_mas king=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_alert_test/latest |
Test location | /workspace/coverage/default/47.kmac_app.2573848895 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 48025171853 ps |
CPU time | 343.9 seconds |
Started | Jan 21 06:09:03 PM PST 24 |
Finished | Jan 21 06:14:48 PM PST 24 |
Peak memory | 247760 kb |
Host | smart-efcbfbe4-55ac-4a10-8658-ff2677f42ca2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2573848895 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_app.2573848895 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_app/latest |
Test location | /workspace/coverage/default/47.kmac_burst_write.3119947185 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 24438139538 ps |
CPU time | 1328.04 seconds |
Started | Jan 21 07:11:19 PM PST 24 |
Finished | Jan 21 07:33:29 PM PST 24 |
Peak memory | 243624 kb |
Host | smart-78cc92b2-271b-4266-930d-eb66c03356a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3119947185 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_burst_write.3119947185 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_burst_write/latest |
Test location | /workspace/coverage/default/47.kmac_entropy_refresh.1435753816 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 20604942730 ps |
CPU time | 374.6 seconds |
Started | Jan 21 06:09:07 PM PST 24 |
Finished | Jan 21 06:15:22 PM PST 24 |
Peak memory | 249136 kb |
Host | smart-985b6032-7d68-4f64-a2a5-58889adb3826 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1435753816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_entropy_refresh.1435753816 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/47.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/47.kmac_error.2202956523 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 18732770539 ps |
CPU time | 516.99 seconds |
Started | Jan 21 06:09:14 PM PST 24 |
Finished | Jan 21 06:17:52 PM PST 24 |
Peak memory | 259908 kb |
Host | smart-9de2bda6-c880-458d-9f9c-dbd930c4191f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2202956523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_error.2202956523 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_error/latest |
Test location | /workspace/coverage/default/47.kmac_key_error.824206243 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 859215774 ps |
CPU time | 5.29 seconds |
Started | Jan 21 06:09:09 PM PST 24 |
Finished | Jan 21 06:09:15 PM PST 24 |
Peak memory | 218748 kb |
Host | smart-8428620f-c4de-492c-aba3-0e261d6457cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=824206243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_key_error.824206243 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_key_error/latest |
Test location | /workspace/coverage/default/47.kmac_lc_escalation.1231954435 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 163845627 ps |
CPU time | 1.61 seconds |
Started | Jan 21 06:09:14 PM PST 24 |
Finished | Jan 21 06:09:17 PM PST 24 |
Peak memory | 220632 kb |
Host | smart-f94e6f38-3a83-4305-9bea-dccf9074ba2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1231954435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_lc_escalation.1231954435 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/47.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/47.kmac_long_msg_and_output.2914332140 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 249916648387 ps |
CPU time | 3344 seconds |
Started | Jan 21 06:59:44 PM PST 24 |
Finished | Jan 21 07:55:29 PM PST 24 |
Peak memory | 481092 kb |
Host | smart-3cf37dd0-ec00-4b76-9615-d04ca6d7426a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2914332140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_long_msg_a nd_output.2914332140 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/47.kmac_sideload.9464188 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 17820361071 ps |
CPU time | 311.97 seconds |
Started | Jan 21 06:08:43 PM PST 24 |
Finished | Jan 21 06:13:56 PM PST 24 |
Peak memory | 245080 kb |
Host | smart-2ff93301-bb61-4e1a-8727-c9e6c2584851 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=9464188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_sideload.9464188 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_sideload/latest |
Test location | /workspace/coverage/default/47.kmac_smoke.902449793 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 3734504098 ps |
CPU time | 73.37 seconds |
Started | Jan 21 06:08:19 PM PST 24 |
Finished | Jan 21 06:09:32 PM PST 24 |
Peak memory | 224716 kb |
Host | smart-18b1ca63-9170-4239-a779-030e5ac215f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=902449793 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_smoke.902449793 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_smoke/latest |
Test location | /workspace/coverage/default/47.kmac_stress_all.839398720 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 58771167168 ps |
CPU time | 2180.18 seconds |
Started | Jan 21 06:22:53 PM PST 24 |
Finished | Jan 21 06:59:14 PM PST 24 |
Peak memory | 401564 kb |
Host | smart-00923751-2a26-4c3e-8f04-307fbc5b7859 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=839398720 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all.839398720 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_stress_all/latest |
Test location | /workspace/coverage/default/47.kmac_stress_all_with_rand_reset.826960778 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 99148975467 ps |
CPU time | 2558.01 seconds |
Started | Jan 21 06:09:22 PM PST 24 |
Finished | Jan 21 06:52:02 PM PST 24 |
Peak memory | 356872 kb |
Host | smart-ea1a2530-d3d7-4068-acf8-82b99664079a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=826960778 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all_with_rand_reset.826960778 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_kmac.324552080 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 434431282 ps |
CPU time | 6.94 seconds |
Started | Jan 21 06:09:10 PM PST 24 |
Finished | Jan 21 06:09:18 PM PST 24 |
Peak memory | 220312 kb |
Host | smart-3dc9df3d-b95a-4a6e-9326-54b7fe1e725c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=324552080 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 47.kmac_test_vectors_kmac.324552080 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_kmac_xof.1175873295 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 3297220412 ps |
CPU time | 6.56 seconds |
Started | Jan 21 06:09:03 PM PST 24 |
Finished | Jan 21 06:09:10 PM PST 24 |
Peak memory | 219156 kb |
Host | smart-1989dbd2-77f8-4b37-816d-33b39aa75efb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1175873295 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_kmac_xof.1175873295 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_224.377487541 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 173870940721 ps |
CPU time | 2620.88 seconds |
Started | Jan 21 06:08:47 PM PST 24 |
Finished | Jan 21 06:52:29 PM PST 24 |
Peak memory | 409648 kb |
Host | smart-98fb1598-b3d1-4f3a-a26b-99efd5a27f60 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=377487541 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_224.377487541 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_256.68186624 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 201669317742 ps |
CPU time | 2158.44 seconds |
Started | Jan 21 06:08:51 PM PST 24 |
Finished | Jan 21 06:44:50 PM PST 24 |
Peak memory | 393692 kb |
Host | smart-60b75e3f-a4da-4f6a-8513-12d47407433a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=68186624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch +assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_256.68186624 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_384.2334712164 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 19190852979 ps |
CPU time | 1736.86 seconds |
Started | Jan 21 06:08:48 PM PST 24 |
Finished | Jan 21 06:37:46 PM PST 24 |
Peak memory | 351800 kb |
Host | smart-a2c4fbea-cea2-4aac-b649-7b2e97ad1923 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2334712164 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_384.2334712164 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_512.2808640503 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 45761280346 ps |
CPU time | 1203.48 seconds |
Started | Jan 21 06:08:49 PM PST 24 |
Finished | Jan 21 06:28:53 PM PST 24 |
Peak memory | 303000 kb |
Host | smart-2339e5f1-934e-4da5-a9b2-c7d52a4acf04 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2808640503 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_512.2808640503 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_shake_128.3344765392 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 926330927688 ps |
CPU time | 7054.58 seconds |
Started | Jan 21 06:08:55 PM PST 24 |
Finished | Jan 21 08:06:31 PM PST 24 |
Peak memory | 662048 kb |
Host | smart-5f4cda56-2748-4e3f-8248-e38d3a4a2e3e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3344765392 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_128.3344765392 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_shake_256.2523529846 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 553418392917 ps |
CPU time | 5638.53 seconds |
Started | Jan 21 06:08:56 PM PST 24 |
Finished | Jan 21 07:42:56 PM PST 24 |
Peak memory | 566664 kb |
Host | smart-530c0949-94f2-4744-9c27-43dfdbd93e68 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2523529846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_256.2523529846 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/48.kmac_alert_test.286528243 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 21116734 ps |
CPU time | 0.83 seconds |
Started | Jan 21 06:10:23 PM PST 24 |
Finished | Jan 21 06:10:24 PM PST 24 |
Peak memory | 219780 kb |
Host | smart-3ea7cda9-aae1-4c5b-96b6-6b4f6f968dce |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=286528243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_alert_test.286528243 +enable_m asking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_alert_test/latest |
Test location | /workspace/coverage/default/48.kmac_app.2059742121 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 11636040580 ps |
CPU time | 308 seconds |
Started | Jan 21 06:10:02 PM PST 24 |
Finished | Jan 21 06:15:12 PM PST 24 |
Peak memory | 247020 kb |
Host | smart-9fdadbad-3264-4ea6-961a-6908ed566eef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2059742121 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_app.2059742121 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_app/latest |
Test location | /workspace/coverage/default/48.kmac_burst_write.3516397159 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 42445957168 ps |
CPU time | 1296.29 seconds |
Started | Jan 21 06:26:43 PM PST 24 |
Finished | Jan 21 06:48:21 PM PST 24 |
Peak memory | 239608 kb |
Host | smart-81e91f50-d340-4dc1-ad3b-1b958cf40ab1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3516397159 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_burst_write.3516397159 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_burst_write/latest |
Test location | /workspace/coverage/default/48.kmac_entropy_refresh.2679075377 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 27705364626 ps |
CPU time | 382.66 seconds |
Started | Jan 21 06:39:32 PM PST 24 |
Finished | Jan 21 06:45:56 PM PST 24 |
Peak memory | 253184 kb |
Host | smart-71df2da8-dc82-487b-af51-ade0fff636f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2679075377 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_entropy_refresh.2679075377 +enable_masking=1 + sw_key_masked=0 |
Directory | /workspace/48.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/48.kmac_error.482429426 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 90932845447 ps |
CPU time | 464.55 seconds |
Started | Jan 21 06:10:04 PM PST 24 |
Finished | Jan 21 06:17:55 PM PST 24 |
Peak memory | 268132 kb |
Host | smart-c5319e8a-102e-434c-bad9-04ccddbfee9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=482429426 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_error.482429426 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_error/latest |
Test location | /workspace/coverage/default/48.kmac_key_error.2357234566 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 625945828 ps |
CPU time | 2.48 seconds |
Started | Jan 21 06:49:09 PM PST 24 |
Finished | Jan 21 06:49:13 PM PST 24 |
Peak memory | 218676 kb |
Host | smart-fd309005-cbe4-4b5b-83d0-c8759fb303f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2357234566 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_key_error.2357234566 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_key_error/latest |
Test location | /workspace/coverage/default/48.kmac_lc_escalation.1821949237 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 790440251 ps |
CPU time | 29.12 seconds |
Started | Jan 21 06:10:20 PM PST 24 |
Finished | Jan 21 06:10:50 PM PST 24 |
Peak memory | 242448 kb |
Host | smart-d1bb73db-69df-4900-b8f9-fdcc83d0a75a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1821949237 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_lc_escalation.1821949237 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/48.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/48.kmac_long_msg_and_output.2517341492 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 7170119754 ps |
CPU time | 105.22 seconds |
Started | Jan 21 06:09:35 PM PST 24 |
Finished | Jan 21 06:11:23 PM PST 24 |
Peak memory | 235372 kb |
Host | smart-4bfe314a-04ca-4f4f-9d8f-372133068496 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2517341492 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_long_msg_a nd_output.2517341492 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/48.kmac_sideload.65468925 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 18712615756 ps |
CPU time | 517.28 seconds |
Started | Jan 21 07:29:56 PM PST 24 |
Finished | Jan 21 07:38:34 PM PST 24 |
Peak memory | 257720 kb |
Host | smart-22bddf06-89cf-493f-a8bf-819371e5856b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=65468925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_sideload.65468925 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_sideload/latest |
Test location | /workspace/coverage/default/48.kmac_smoke.3129763224 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 16466811877 ps |
CPU time | 84.81 seconds |
Started | Jan 21 06:09:33 PM PST 24 |
Finished | Jan 21 06:11:01 PM PST 24 |
Peak memory | 227180 kb |
Host | smart-ba53651e-841b-494d-95ac-fe3cb8685c6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3129763224 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_smoke.3129763224 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_smoke/latest |
Test location | /workspace/coverage/default/48.kmac_stress_all.1498742694 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 25358051452 ps |
CPU time | 2390.51 seconds |
Started | Jan 21 06:10:17 PM PST 24 |
Finished | Jan 21 06:50:10 PM PST 24 |
Peak memory | 424716 kb |
Host | smart-5df893e1-dc5d-46b7-b482-900e8e14d9c8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1498742694 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_stress_all.1498742694 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_stress_all/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_kmac.2353449197 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 106167932 ps |
CPU time | 6.75 seconds |
Started | Jan 21 06:10:02 PM PST 24 |
Finished | Jan 21 06:10:10 PM PST 24 |
Peak memory | 220368 kb |
Host | smart-276a4c0b-eb7e-4d1f-af37-6ece3ffb3fea |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2353449197 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 48.kmac_test_vectors_kmac.2353449197 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_kmac_xof.4007201031 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 204237723 ps |
CPU time | 6.67 seconds |
Started | Jan 21 06:10:02 PM PST 24 |
Finished | Jan 21 06:10:11 PM PST 24 |
Peak memory | 218960 kb |
Host | smart-a2f53b36-bea1-4512-bd63-7ea7f88604d4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4007201031 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_kmac_xof.4007201031 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_224.2141470061 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 96686094878 ps |
CPU time | 2502.48 seconds |
Started | Jan 21 07:00:30 PM PST 24 |
Finished | Jan 21 07:42:14 PM PST 24 |
Peak memory | 397268 kb |
Host | smart-8eec45ef-000c-47f6-b12a-b2d7008006ee |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2141470061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_224.2141470061 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_256.937928054 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 93078098693 ps |
CPU time | 2149.6 seconds |
Started | Jan 21 06:24:45 PM PST 24 |
Finished | Jan 21 07:00:36 PM PST 24 |
Peak memory | 394388 kb |
Host | smart-843e5c67-2e84-4512-92c4-2deed235c037 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=937928054 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_256.937928054 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_384.1713310410 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 99369763217 ps |
CPU time | 1980.4 seconds |
Started | Jan 21 06:09:56 PM PST 24 |
Finished | Jan 21 06:42:59 PM PST 24 |
Peak memory | 341788 kb |
Host | smart-384c7de8-46bc-42d4-b5d8-dd1af344394f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1713310410 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_384.1713310410 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_512.1228730426 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 35390042166 ps |
CPU time | 1386.53 seconds |
Started | Jan 21 06:09:56 PM PST 24 |
Finished | Jan 21 06:33:05 PM PST 24 |
Peak memory | 306944 kb |
Host | smart-12349cc3-f4d6-4d15-b710-9739f22166a0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1228730426 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_512.1228730426 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_shake_128.344375199 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 713807271839 ps |
CPU time | 6269.79 seconds |
Started | Jan 21 06:34:03 PM PST 24 |
Finished | Jan 21 08:18:37 PM PST 24 |
Peak memory | 649260 kb |
Host | smart-c63b9e8b-607a-4def-94de-c10ccd2e98e4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=344375199 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_128.344375199 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_shake_256.4112757105 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 587960725923 ps |
CPU time | 5293.69 seconds |
Started | Jan 21 06:09:56 PM PST 24 |
Finished | Jan 21 07:38:13 PM PST 24 |
Peak memory | 559120 kb |
Host | smart-f861a1c1-80b7-4da3-b4c6-827ce83d6b3a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4112757105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_256.4112757105 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/49.kmac_alert_test.2700632434 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 82557273 ps |
CPU time | 0.82 seconds |
Started | Jan 21 06:11:15 PM PST 24 |
Finished | Jan 21 06:11:16 PM PST 24 |
Peak memory | 218536 kb |
Host | smart-5e64d672-45c0-4564-9937-ac747cb1e238 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2700632434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_alert_test.2700632434 +enable _masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_alert_test/latest |
Test location | /workspace/coverage/default/49.kmac_burst_write.2620580781 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 4517593046 ps |
CPU time | 204.38 seconds |
Started | Jan 21 07:48:18 PM PST 24 |
Finished | Jan 21 07:51:44 PM PST 24 |
Peak memory | 238648 kb |
Host | smart-771116aa-8ffb-4bef-a50f-6e2f29535e28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2620580781 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_burst_write.2620580781 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_burst_write/latest |
Test location | /workspace/coverage/default/49.kmac_error.850227306 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 4512045267 ps |
CPU time | 361.21 seconds |
Started | Jan 21 07:17:07 PM PST 24 |
Finished | Jan 21 07:23:12 PM PST 24 |
Peak memory | 265048 kb |
Host | smart-0bd5a8d4-8f35-484e-87e6-0c5ab944da5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=850227306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_error.850227306 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_error/latest |
Test location | /workspace/coverage/default/49.kmac_key_error.3008985531 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 462115274 ps |
CPU time | 3.45 seconds |
Started | Jan 21 06:11:00 PM PST 24 |
Finished | Jan 21 06:11:05 PM PST 24 |
Peak memory | 218820 kb |
Host | smart-31646be2-b1fc-454b-905f-e878f8b33ce3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3008985531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_key_error.3008985531 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_key_error/latest |
Test location | /workspace/coverage/default/49.kmac_lc_escalation.2408877542 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 55976679 ps |
CPU time | 1.28 seconds |
Started | Jan 21 07:29:40 PM PST 24 |
Finished | Jan 21 07:29:43 PM PST 24 |
Peak memory | 219828 kb |
Host | smart-7d12383c-2fd9-48f0-b229-f11a997e2492 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2408877542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_lc_escalation.2408877542 +enable_masking=1 +sw_k ey_masked=0 |
Directory | /workspace/49.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/49.kmac_long_msg_and_output.1631004326 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 43136067847 ps |
CPU time | 939.85 seconds |
Started | Jan 21 07:25:05 PM PST 24 |
Finished | Jan 21 07:40:46 PM PST 24 |
Peak memory | 293788 kb |
Host | smart-9870f07a-6568-4a47-a8ac-79eefa6464d7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1631004326 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_long_msg_a nd_output.1631004326 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/49.kmac_sideload.2327871607 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 10620643261 ps |
CPU time | 401.79 seconds |
Started | Jan 21 06:10:24 PM PST 24 |
Finished | Jan 21 06:17:07 PM PST 24 |
Peak memory | 251428 kb |
Host | smart-fb42f7b0-e80b-4668-8be3-030db3462829 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2327871607 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_sideload.2327871607 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_sideload/latest |
Test location | /workspace/coverage/default/49.kmac_smoke.1105527047 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 2912207628 ps |
CPU time | 32.71 seconds |
Started | Jan 21 06:10:25 PM PST 24 |
Finished | Jan 21 06:10:59 PM PST 24 |
Peak memory | 224748 kb |
Host | smart-fb180ed8-8d58-4f9e-8fa7-fa33c02548a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1105527047 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_smoke.1105527047 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_smoke/latest |
Test location | /workspace/coverage/default/49.kmac_stress_all.1199065881 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 69191159856 ps |
CPU time | 500.25 seconds |
Started | Jan 21 06:40:24 PM PST 24 |
Finished | Jan 21 06:48:46 PM PST 24 |
Peak memory | 272216 kb |
Host | smart-892351b9-4e5f-4200-b706-5406e3e96fbb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1199065881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all.1199065881 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_stress_all/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_kmac.744090416 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 265452620 ps |
CPU time | 6.66 seconds |
Started | Jan 21 06:10:59 PM PST 24 |
Finished | Jan 21 06:11:07 PM PST 24 |
Peak memory | 220152 kb |
Host | smart-355fb944-c6e2-43f1-adf7-d6ba51ed9245 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=744090416 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 49.kmac_test_vectors_kmac.744090416 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_kmac_xof.1045160162 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 746000394 ps |
CPU time | 7.02 seconds |
Started | Jan 21 06:40:01 PM PST 24 |
Finished | Jan 21 06:40:10 PM PST 24 |
Peak memory | 218932 kb |
Host | smart-c29c0fec-acce-45f4-9d15-2a862e3badde |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1045160162 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_kmac_xof.1045160162 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_224.1390018998 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 69520688583 ps |
CPU time | 2311.39 seconds |
Started | Jan 21 07:36:28 PM PST 24 |
Finished | Jan 21 08:15:43 PM PST 24 |
Peak memory | 404344 kb |
Host | smart-675e2a07-34bf-4732-a48f-db829ad62b76 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1390018998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_224.1390018998 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_256.2627371595 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 80259913643 ps |
CPU time | 2140.96 seconds |
Started | Jan 21 06:10:44 PM PST 24 |
Finished | Jan 21 06:46:26 PM PST 24 |
Peak memory | 392488 kb |
Host | smart-a48f0541-07b0-4402-94e7-b59df4185ced |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2627371595 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_256.2627371595 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_384.788155216 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 69808430620 ps |
CPU time | 1785.42 seconds |
Started | Jan 21 06:37:08 PM PST 24 |
Finished | Jan 21 07:06:54 PM PST 24 |
Peak memory | 340584 kb |
Host | smart-81766c06-da6c-4a47-b5a1-0f9f43c24a18 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=788155216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_384.788155216 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_512.2676225101 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 40263831604 ps |
CPU time | 1470.52 seconds |
Started | Jan 21 06:10:45 PM PST 24 |
Finished | Jan 21 06:35:17 PM PST 24 |
Peak memory | 302592 kb |
Host | smart-9c629eb6-ea0e-46e5-919e-f3ce115043a3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2676225101 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_512.2676225101 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_shake_128.2332654911 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 663091629928 ps |
CPU time | 5709.47 seconds |
Started | Jan 21 06:34:49 PM PST 24 |
Finished | Jan 21 08:10:00 PM PST 24 |
Peak memory | 653168 kb |
Host | smart-93357661-8ace-4c1d-bd11-1b2bed3dd920 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2332654911 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_128.2332654911 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_shake_256.3122543223 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 250418849117 ps |
CPU time | 5803.2 seconds |
Started | Jan 21 06:10:51 PM PST 24 |
Finished | Jan 21 07:47:35 PM PST 24 |
Peak memory | 582696 kb |
Host | smart-35773ef1-56bf-44e0-8e30-6300627ec316 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3122543223 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_256.3122543223 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/5.kmac_alert_test.4293843262 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 17519871 ps |
CPU time | 0.97 seconds |
Started | Jan 21 05:20:01 PM PST 24 |
Finished | Jan 21 05:20:02 PM PST 24 |
Peak memory | 219712 kb |
Host | smart-c684cf2d-5d76-4414-b314-026ac8248e42 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4293843262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_alert_test.4293843262 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_alert_test/latest |
Test location | /workspace/coverage/default/5.kmac_app.2273126520 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 2912367900 ps |
CPU time | 36.82 seconds |
Started | Jan 21 05:19:29 PM PST 24 |
Finished | Jan 21 05:20:06 PM PST 24 |
Peak memory | 235208 kb |
Host | smart-672e3fb4-d50c-48bf-8f6d-ff00c063a6dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2273126520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app.2273126520 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_app/latest |
Test location | /workspace/coverage/default/5.kmac_app_with_partial_data.3987582944 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 24372479662 ps |
CPU time | 485.07 seconds |
Started | Jan 21 05:19:31 PM PST 24 |
Finished | Jan 21 05:27:36 PM PST 24 |
Peak memory | 251564 kb |
Host | smart-2a8e4ca1-9d59-4f79-b993-abc0963f9273 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3987582944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app_with_partial_data.3987582944 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/5.kmac_burst_write.72436390 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 5661936783 ps |
CPU time | 157.96 seconds |
Started | Jan 21 05:19:17 PM PST 24 |
Finished | Jan 21 05:21:56 PM PST 24 |
Peak memory | 227680 kb |
Host | smart-25b3d8ad-8764-452d-9c40-d8c7f6a9fc11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=72436390 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_burst_write.72436390 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_burst_write/latest |
Test location | /workspace/coverage/default/5.kmac_edn_timeout_error.115880446 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 346134657 ps |
CPU time | 13.18 seconds |
Started | Jan 21 06:32:14 PM PST 24 |
Finished | Jan 21 06:32:30 PM PST 24 |
Peak memory | 225316 kb |
Host | smart-81f9308f-dedc-4905-954a-44cf80ee9d57 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=115880446 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_edn_timeout_error.115880446 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/5.kmac_entropy_mode_error.2729575539 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 19801713 ps |
CPU time | 1.15 seconds |
Started | Jan 21 05:19:47 PM PST 24 |
Finished | Jan 21 05:19:49 PM PST 24 |
Peak memory | 218556 kb |
Host | smart-12360c8a-301f-430f-8ffd-55f6c83c4298 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2729575539 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_mode_error.2729575539 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/5.kmac_entropy_ready_error.3341472243 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 10080366191 ps |
CPU time | 34.31 seconds |
Started | Jan 21 05:59:44 PM PST 24 |
Finished | Jan 21 06:00:19 PM PST 24 |
Peak memory | 218832 kb |
Host | smart-698692fc-389a-4b7b-9fc1-cc05bffde3c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3341472243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_ready_error.3341472243 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/5.kmac_entropy_refresh.3963731444 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 125017815733 ps |
CPU time | 492.47 seconds |
Started | Jan 21 05:19:38 PM PST 24 |
Finished | Jan 21 05:27:51 PM PST 24 |
Peak memory | 254820 kb |
Host | smart-f8527ac7-3504-432c-90c1-b694b2a93180 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3963731444 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_refresh.3963731444 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/5.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/5.kmac_error.2167641990 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 18322585429 ps |
CPU time | 457.87 seconds |
Started | Jan 21 05:19:45 PM PST 24 |
Finished | Jan 21 05:27:24 PM PST 24 |
Peak memory | 266588 kb |
Host | smart-7b252467-7773-4af9-8cde-f098d0cd9427 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2167641990 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_error.2167641990 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_error/latest |
Test location | /workspace/coverage/default/5.kmac_key_error.2847908725 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 1070732066 ps |
CPU time | 2.37 seconds |
Started | Jan 21 05:19:37 PM PST 24 |
Finished | Jan 21 05:19:40 PM PST 24 |
Peak memory | 218784 kb |
Host | smart-1f74bbf0-d9a3-4918-ac20-4b38a11f3f29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2847908725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_key_error.2847908725 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_key_error/latest |
Test location | /workspace/coverage/default/5.kmac_lc_escalation.3365611445 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 174477960 ps |
CPU time | 1.48 seconds |
Started | Jan 21 05:19:49 PM PST 24 |
Finished | Jan 21 05:19:51 PM PST 24 |
Peak memory | 220120 kb |
Host | smart-5caaba2b-c15f-4f94-991c-b8bd9f93c6a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3365611445 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_lc_escalation.3365611445 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/5.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/5.kmac_long_msg_and_output.3609003610 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 83040000256 ps |
CPU time | 3007.81 seconds |
Started | Jan 21 05:19:05 PM PST 24 |
Finished | Jan 21 06:09:14 PM PST 24 |
Peak memory | 441892 kb |
Host | smart-77dd5610-ccdd-4b6a-b5e0-ef71723e77a7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3609003610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_long_msg_an d_output.3609003610 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/5.kmac_mubi.99690523 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 2861551678 ps |
CPU time | 203.45 seconds |
Started | Jan 21 05:19:39 PM PST 24 |
Finished | Jan 21 05:23:03 PM PST 24 |
Peak memory | 241400 kb |
Host | smart-7bb54961-d5ee-4458-9b05-95dde00b010c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=99690523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_mubi.99690523 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_mubi/latest |
Test location | /workspace/coverage/default/5.kmac_sideload.3752182323 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 30793925567 ps |
CPU time | 278.23 seconds |
Started | Jan 21 05:31:18 PM PST 24 |
Finished | Jan 21 05:35:57 PM PST 24 |
Peak memory | 244028 kb |
Host | smart-b259934d-d48e-4352-8be3-5e3a7b63d22f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3752182323 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_sideload.3752182323 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_sideload/latest |
Test location | /workspace/coverage/default/5.kmac_smoke.950426398 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 6124414281 ps |
CPU time | 41.74 seconds |
Started | Jan 21 06:43:13 PM PST 24 |
Finished | Jan 21 06:43:56 PM PST 24 |
Peak memory | 227152 kb |
Host | smart-63534e7b-754d-4bac-87d1-89f239c0ad6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=950426398 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_smoke.950426398 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_smoke/latest |
Test location | /workspace/coverage/default/5.kmac_stress_all.4234071038 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 16633573210 ps |
CPU time | 1122.72 seconds |
Started | Jan 21 05:19:55 PM PST 24 |
Finished | Jan 21 05:38:38 PM PST 24 |
Peak memory | 317508 kb |
Host | smart-0cb7ea25-4df8-4ba9-8fd0-b870b6ef871a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=4234071038 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all.4234071038 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_stress_all/latest |
Test location | /workspace/coverage/default/5.kmac_stress_all_with_rand_reset.960000741 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 92511994455 ps |
CPU time | 1440.16 seconds |
Started | Jan 21 05:20:04 PM PST 24 |
Finished | Jan 21 05:44:05 PM PST 24 |
Peak memory | 314724 kb |
Host | smart-0d465bea-99d3-4ff1-8b48-ae2550e336bd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=960000741 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all_with_rand_reset.960000741 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_kmac.2419624165 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 502003085 ps |
CPU time | 7.04 seconds |
Started | Jan 21 07:26:04 PM PST 24 |
Finished | Jan 21 07:26:12 PM PST 24 |
Peak memory | 218964 kb |
Host | smart-d53dc905-7dec-4e8e-af62-70532c99de17 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2419624165 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 5.kmac_test_vectors_kmac.2419624165 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_kmac_xof.50393901 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 461586033 ps |
CPU time | 6.39 seconds |
Started | Jan 21 06:00:57 PM PST 24 |
Finished | Jan 21 06:01:05 PM PST 24 |
Peak memory | 218952 kb |
Host | smart-a4a9c103-8eac-4889-ac79-884889b1f535 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=50393901 -assert nopostproc +UVM_TESTNAME=kmac_base_t est +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 5.kmac_test_vectors_kmac_xof.50393901 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_224.3939512114 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 80345284849 ps |
CPU time | 2299.31 seconds |
Started | Jan 21 05:19:18 PM PST 24 |
Finished | Jan 21 05:57:38 PM PST 24 |
Peak memory | 392408 kb |
Host | smart-40fe8e30-e0e6-4b43-b961-5d1a7c51eb96 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3939512114 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_224.3939512114 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_256.997167443 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 1291013407762 ps |
CPU time | 2581.63 seconds |
Started | Jan 21 05:19:18 PM PST 24 |
Finished | Jan 21 06:02:21 PM PST 24 |
Peak memory | 383072 kb |
Host | smart-1aabad66-4961-49b6-959e-a5044098db6d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=997167443 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_256.997167443 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_384.213651503 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 196640927867 ps |
CPU time | 1939.8 seconds |
Started | Jan 21 05:19:23 PM PST 24 |
Finished | Jan 21 05:51:43 PM PST 24 |
Peak memory | 339196 kb |
Host | smart-97625f1c-d387-42b7-9b15-4447a2dbc6eb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=213651503 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_384.213651503 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_512.4234948749 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 134356916844 ps |
CPU time | 1342.62 seconds |
Started | Jan 21 07:01:39 PM PST 24 |
Finished | Jan 21 07:24:04 PM PST 24 |
Peak memory | 299924 kb |
Host | smart-3b50b73e-6cb3-421f-85df-6f599a3565dd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4234948749 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_512.4234948749 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_shake_128.3686959062 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 527956853361 ps |
CPU time | 6628.78 seconds |
Started | Jan 21 05:19:24 PM PST 24 |
Finished | Jan 21 07:09:55 PM PST 24 |
Peak memory | 661600 kb |
Host | smart-aca94f64-b84c-40be-9138-3b9cca16b95d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3686959062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_128.3686959062 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_shake_256.2910965317 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 108415551186 ps |
CPU time | 5223.86 seconds |
Started | Jan 21 05:19:22 PM PST 24 |
Finished | Jan 21 06:46:27 PM PST 24 |
Peak memory | 580768 kb |
Host | smart-2f42486c-158c-4292-a56b-8ecb89aae0c2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2910965317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_256.2910965317 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/6.kmac_alert_test.482290784 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 56668488 ps |
CPU time | 0.89 seconds |
Started | Jan 21 05:20:59 PM PST 24 |
Finished | Jan 21 05:21:01 PM PST 24 |
Peak memory | 218464 kb |
Host | smart-ffb71e6d-3777-46cd-b298-8b0b992aed8a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=482290784 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_alert_test.482290784 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_alert_test/latest |
Test location | /workspace/coverage/default/6.kmac_app.2869089335 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 3409467001 ps |
CPU time | 44.81 seconds |
Started | Jan 21 05:20:27 PM PST 24 |
Finished | Jan 21 05:21:12 PM PST 24 |
Peak memory | 229276 kb |
Host | smart-bd510bc0-d329-4fee-8e3c-276dd8b51f9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2869089335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app.2869089335 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_app/latest |
Test location | /workspace/coverage/default/6.kmac_app_with_partial_data.1620624368 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 10920525921 ps |
CPU time | 292.65 seconds |
Started | Jan 21 05:20:30 PM PST 24 |
Finished | Jan 21 05:25:24 PM PST 24 |
Peak memory | 247256 kb |
Host | smart-0870e08a-3dee-41aa-8ffa-0edddff1159e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1620624368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app_with_partial_data.1620624368 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/6.kmac_burst_write.1040777895 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 49642341643 ps |
CPU time | 1291.45 seconds |
Started | Jan 21 06:01:04 PM PST 24 |
Finished | Jan 21 06:22:37 PM PST 24 |
Peak memory | 243532 kb |
Host | smart-17cb5100-b31f-4950-808a-6a056985b94d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1040777895 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_burst_write.1040777895 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_burst_write/latest |
Test location | /workspace/coverage/default/6.kmac_edn_timeout_error.3014547163 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 435879395 ps |
CPU time | 34.65 seconds |
Started | Jan 21 05:36:00 PM PST 24 |
Finished | Jan 21 05:36:35 PM PST 24 |
Peak memory | 243204 kb |
Host | smart-f7104feb-85fe-4417-ab28-49a19ffaba60 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3014547163 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_edn_timeout_error.3014547163 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/6.kmac_entropy_mode_error.4256207091 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 35688368 ps |
CPU time | 1.44 seconds |
Started | Jan 21 05:20:56 PM PST 24 |
Finished | Jan 21 05:20:59 PM PST 24 |
Peak memory | 218804 kb |
Host | smart-ebbfcd37-bf7d-4d6c-9140-6ea566e8845c |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=4256207091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_mode_error.4256207091 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/6.kmac_entropy_ready_error.3872479468 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 5606923106 ps |
CPU time | 31.7 seconds |
Started | Jan 21 05:20:44 PM PST 24 |
Finished | Jan 21 05:21:17 PM PST 24 |
Peak memory | 227172 kb |
Host | smart-d11aa01c-9a2f-4ed9-97f5-d9542730a12a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3872479468 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_ready_error.3872479468 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/6.kmac_entropy_refresh.1334091381 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 905677183 ps |
CPU time | 39.22 seconds |
Started | Jan 21 05:20:31 PM PST 24 |
Finished | Jan 21 05:21:11 PM PST 24 |
Peak memory | 243404 kb |
Host | smart-700357ea-a46e-4859-9aac-87807309c896 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1334091381 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_refresh.1334091381 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/6.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/6.kmac_error.2655609060 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 33592490027 ps |
CPU time | 300.51 seconds |
Started | Jan 21 05:20:38 PM PST 24 |
Finished | Jan 21 05:25:39 PM PST 24 |
Peak memory | 254860 kb |
Host | smart-779e0df6-5536-4ccf-ab4e-6dc26e74f116 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2655609060 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_error.2655609060 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_error/latest |
Test location | /workspace/coverage/default/6.kmac_key_error.1733802617 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 537577320 ps |
CPU time | 3.68 seconds |
Started | Jan 21 05:20:47 PM PST 24 |
Finished | Jan 21 05:20:51 PM PST 24 |
Peak memory | 218788 kb |
Host | smart-5a40f2b8-049a-417f-80dd-142938f367b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1733802617 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_key_error.1733802617 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_key_error/latest |
Test location | /workspace/coverage/default/6.kmac_lc_escalation.956724189 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 33827474 ps |
CPU time | 1.48 seconds |
Started | Jan 21 05:59:13 PM PST 24 |
Finished | Jan 21 05:59:15 PM PST 24 |
Peak memory | 219764 kb |
Host | smart-d03307f6-929b-493c-adaa-c8ebc80f3416 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=956724189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_lc_escalation.956724189 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/6.kmac_long_msg_and_output.3808207820 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 77685988905 ps |
CPU time | 3139.36 seconds |
Started | Jan 21 05:37:56 PM PST 24 |
Finished | Jan 21 06:30:17 PM PST 24 |
Peak memory | 437060 kb |
Host | smart-9d273e71-e061-4df6-bcda-aa23bad523ff |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3808207820 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_long_msg_an d_output.3808207820 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/6.kmac_mubi.3624730420 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 21838617923 ps |
CPU time | 228.47 seconds |
Started | Jan 21 05:20:45 PM PST 24 |
Finished | Jan 21 05:24:34 PM PST 24 |
Peak memory | 241780 kb |
Host | smart-6e57ecd2-9fcd-43e2-a9b8-7da63735b260 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3624730420 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_mubi.3624730420 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_mubi/latest |
Test location | /workspace/coverage/default/6.kmac_sideload.1158225626 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 12394691327 ps |
CPU time | 436.1 seconds |
Started | Jan 21 05:37:00 PM PST 24 |
Finished | Jan 21 05:44:20 PM PST 24 |
Peak memory | 254316 kb |
Host | smart-f1d24a9a-2150-47ff-ade6-66b5a62ecc45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1158225626 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_sideload.1158225626 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_sideload/latest |
Test location | /workspace/coverage/default/6.kmac_smoke.4157969015 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 7493719818 ps |
CPU time | 98.14 seconds |
Started | Jan 21 06:13:50 PM PST 24 |
Finished | Jan 21 06:15:30 PM PST 24 |
Peak memory | 227040 kb |
Host | smart-c01cb64c-6301-4ed6-aff0-42aa9dfd3c3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4157969015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_smoke.4157969015 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_smoke/latest |
Test location | /workspace/coverage/default/6.kmac_stress_all.2292145029 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 15378850128 ps |
CPU time | 231.24 seconds |
Started | Jan 21 05:20:46 PM PST 24 |
Finished | Jan 21 05:24:38 PM PST 24 |
Peak memory | 254124 kb |
Host | smart-b9b214d6-a351-4c95-83a0-a5fe242ad089 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2292145029 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all.2292145029 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_stress_all/latest |
Test location | /workspace/coverage/default/6.kmac_stress_all_with_rand_reset.189541926 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 34878606653 ps |
CPU time | 1523.64 seconds |
Started | Jan 21 05:20:56 PM PST 24 |
Finished | Jan 21 05:46:21 PM PST 24 |
Peak memory | 355308 kb |
Host | smart-a5fbc7e7-f447-4b05-b44f-f805c9772b1b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=189541926 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all_with_rand_reset.189541926 +enab le_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_kmac.4041103856 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 449979001 ps |
CPU time | 6.94 seconds |
Started | Jan 21 06:01:32 PM PST 24 |
Finished | Jan 21 06:01:40 PM PST 24 |
Peak memory | 220276 kb |
Host | smart-6788aa87-b208-45f8-bf63-a8ca96780e85 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4041103856 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 6.kmac_test_vectors_kmac.4041103856 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_kmac_xof.2966483566 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 140235478 ps |
CPU time | 6.08 seconds |
Started | Jan 21 05:42:28 PM PST 24 |
Finished | Jan 21 05:42:35 PM PST 24 |
Peak memory | 220464 kb |
Host | smart-eb691b05-cbef-452b-a2dc-ff4a2ab4d3bb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2966483566 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_kmac_xof.2966483566 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_224.1417410802 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 91428404154 ps |
CPU time | 2344.49 seconds |
Started | Jan 21 05:20:16 PM PST 24 |
Finished | Jan 21 05:59:22 PM PST 24 |
Peak memory | 393380 kb |
Host | smart-f1f5d18a-ade0-4e43-8672-707474e0c182 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1417410802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_224.1417410802 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_256.2677751877 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 22837583920 ps |
CPU time | 2230.11 seconds |
Started | Jan 21 05:20:07 PM PST 24 |
Finished | Jan 21 05:57:18 PM PST 24 |
Peak memory | 386048 kb |
Host | smart-5ac4f0f9-b919-4332-8bb4-82d7c9136a4c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2677751877 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_256.2677751877 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_384.3878491414 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 247048842311 ps |
CPU time | 1944.65 seconds |
Started | Jan 21 05:20:20 PM PST 24 |
Finished | Jan 21 05:52:46 PM PST 24 |
Peak memory | 337012 kb |
Host | smart-7baf98fc-ca1c-4176-ad3c-c07349f06046 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3878491414 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_384.3878491414 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_512.763781178 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 37590276298 ps |
CPU time | 1369.44 seconds |
Started | Jan 21 07:32:29 PM PST 24 |
Finished | Jan 21 07:55:28 PM PST 24 |
Peak memory | 302304 kb |
Host | smart-f474efdf-29cf-492c-b6a3-13289be7ddba |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=763781178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_512.763781178 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_shake_128.2600381369 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 353475596948 ps |
CPU time | 6296.21 seconds |
Started | Jan 21 06:01:19 PM PST 24 |
Finished | Jan 21 07:46:17 PM PST 24 |
Peak memory | 651796 kb |
Host | smart-bc428e00-d2ce-42b8-8a27-15367a860ae8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2600381369 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_128.2600381369 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_shake_256.1641779654 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 1059124307794 ps |
CPU time | 5365.97 seconds |
Started | Jan 21 05:20:21 PM PST 24 |
Finished | Jan 21 06:49:48 PM PST 24 |
Peak memory | 581732 kb |
Host | smart-3360b182-f65f-4749-ac67-fa495e74fa60 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1641779654 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_256.1641779654 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/7.kmac_alert_test.52582769 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 17820044 ps |
CPU time | 0.89 seconds |
Started | Jan 21 05:21:59 PM PST 24 |
Finished | Jan 21 05:22:04 PM PST 24 |
Peak memory | 218548 kb |
Host | smart-e9b18c3e-a262-490f-86e4-4547d6ce8ff0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=52582769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_alert_test.52582769 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_alert_test/latest |
Test location | /workspace/coverage/default/7.kmac_app.2730201241 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 6248283827 ps |
CPU time | 485.25 seconds |
Started | Jan 21 05:31:39 PM PST 24 |
Finished | Jan 21 05:39:51 PM PST 24 |
Peak memory | 256388 kb |
Host | smart-fe14608b-d1ce-4158-b5bd-5860018ae4b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2730201241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app.2730201241 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_app/latest |
Test location | /workspace/coverage/default/7.kmac_app_with_partial_data.1374299247 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 30114165201 ps |
CPU time | 186.34 seconds |
Started | Jan 21 06:40:39 PM PST 24 |
Finished | Jan 21 06:43:46 PM PST 24 |
Peak memory | 239584 kb |
Host | smart-1be3d732-f3c2-4829-a518-baca41a8a05e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1374299247 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app_with_partial_data.1374299247 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/7.kmac_burst_write.2280754138 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 8018333757 ps |
CPU time | 335.43 seconds |
Started | Jan 21 05:34:44 PM PST 24 |
Finished | Jan 21 05:40:20 PM PST 24 |
Peak memory | 232648 kb |
Host | smart-26620bc9-f8af-417f-bc74-9bf3477073de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2280754138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_burst_write.2280754138 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_burst_write/latest |
Test location | /workspace/coverage/default/7.kmac_edn_timeout_error.1722708578 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 1143436982 ps |
CPU time | 28.16 seconds |
Started | Jan 21 05:21:46 PM PST 24 |
Finished | Jan 21 05:22:23 PM PST 24 |
Peak memory | 226900 kb |
Host | smart-76cae51c-f6ef-4713-aeb0-f9998601cabf |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1722708578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_edn_timeout_error.1722708578 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/7.kmac_entropy_mode_error.3990987823 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 37817209 ps |
CPU time | 1.06 seconds |
Started | Jan 21 05:21:48 PM PST 24 |
Finished | Jan 21 05:21:56 PM PST 24 |
Peak memory | 218592 kb |
Host | smart-cffaf806-1e26-4b24-b6f9-a0da5d2d5af7 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3990987823 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_mode_error.3990987823 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/7.kmac_entropy_ready_error.2620302025 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 15422681492 ps |
CPU time | 80.01 seconds |
Started | Jan 21 05:21:47 PM PST 24 |
Finished | Jan 21 05:23:15 PM PST 24 |
Peak memory | 221288 kb |
Host | smart-6217ef17-934a-4990-8ec3-352c776fadae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2620302025 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_ready_error.2620302025 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/7.kmac_entropy_refresh.3896734293 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 14268310383 ps |
CPU time | 199.99 seconds |
Started | Jan 21 05:21:42 PM PST 24 |
Finished | Jan 21 05:25:16 PM PST 24 |
Peak memory | 243536 kb |
Host | smart-2ed6eea7-e950-40c0-947b-87d1c2babafd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3896734293 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_refresh.3896734293 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/7.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/7.kmac_key_error.189397619 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 1212349277 ps |
CPU time | 5.7 seconds |
Started | Jan 21 05:21:42 PM PST 24 |
Finished | Jan 21 05:22:01 PM PST 24 |
Peak memory | 218748 kb |
Host | smart-66efb988-c72d-4776-aa03-dd2df29a6b81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=189397619 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_key_error.189397619 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_key_error/latest |
Test location | /workspace/coverage/default/7.kmac_lc_escalation.3026124264 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 39022654 ps |
CPU time | 1.42 seconds |
Started | Jan 21 05:21:55 PM PST 24 |
Finished | Jan 21 05:22:03 PM PST 24 |
Peak memory | 220052 kb |
Host | smart-067dc0c3-311b-4f70-891d-502ba3e1ad95 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3026124264 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_lc_escalation.3026124264 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/7.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/7.kmac_long_msg_and_output.1928179077 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 42909003568 ps |
CPU time | 362.28 seconds |
Started | Jan 21 05:21:07 PM PST 24 |
Finished | Jan 21 05:27:12 PM PST 24 |
Peak memory | 247460 kb |
Host | smart-0debbd9c-7449-4406-8057-6ef849409630 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1928179077 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_long_msg_an d_output.1928179077 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/7.kmac_mubi.363201658 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 5783149997 ps |
CPU time | 397.09 seconds |
Started | Jan 21 05:21:44 PM PST 24 |
Finished | Jan 21 05:28:32 PM PST 24 |
Peak memory | 254136 kb |
Host | smart-a166812f-5748-4e9d-b2c2-fde7af6816b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=363201658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_mubi.363201658 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_mubi/latest |
Test location | /workspace/coverage/default/7.kmac_sideload.1904921643 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 20777482524 ps |
CPU time | 571.01 seconds |
Started | Jan 21 06:28:01 PM PST 24 |
Finished | Jan 21 06:37:34 PM PST 24 |
Peak memory | 256860 kb |
Host | smart-05168c9d-8519-4b13-86e4-371bdbc86279 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1904921643 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_sideload.1904921643 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_sideload/latest |
Test location | /workspace/coverage/default/7.kmac_smoke.3326159336 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 1535996593 ps |
CPU time | 19.5 seconds |
Started | Jan 21 05:21:00 PM PST 24 |
Finished | Jan 21 05:21:21 PM PST 24 |
Peak memory | 224524 kb |
Host | smart-296533d3-23b4-4143-ba44-f36ce0314b48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3326159336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_smoke.3326159336 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_smoke/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_kmac.2782656193 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 907498332 ps |
CPU time | 6.36 seconds |
Started | Jan 21 05:21:38 PM PST 24 |
Finished | Jan 21 05:21:46 PM PST 24 |
Peak memory | 220300 kb |
Host | smart-4a7a8681-fb9e-4323-bcc0-1690376f07cd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2782656193 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 7.kmac_test_vectors_kmac.2782656193 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_kmac_xof.589817277 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 447053061 ps |
CPU time | 6.49 seconds |
Started | Jan 21 05:21:39 PM PST 24 |
Finished | Jan 21 05:22:00 PM PST 24 |
Peak memory | 220228 kb |
Host | smart-80daec5a-d2c8-4cf6-9df6-635e18966186 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=589817277 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 7.kmac_test_vectors_kmac_xof.589817277 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_224.1451506290 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 401721304920 ps |
CPU time | 2722.01 seconds |
Started | Jan 21 05:21:06 PM PST 24 |
Finished | Jan 21 06:06:31 PM PST 24 |
Peak memory | 396628 kb |
Host | smart-aafc6ea0-6fca-46c1-8726-35d581cf520d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1451506290 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_224.1451506290 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_256.1258737522 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 19962851773 ps |
CPU time | 2111.04 seconds |
Started | Jan 21 05:21:23 PM PST 24 |
Finished | Jan 21 05:56:39 PM PST 24 |
Peak memory | 386760 kb |
Host | smart-d3c0814e-43ce-4d5c-bd0a-6dd86e0b89d5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1258737522 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_256.1258737522 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_384.537002122 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 290741597441 ps |
CPU time | 2003.44 seconds |
Started | Jan 21 05:21:22 PM PST 24 |
Finished | Jan 21 05:54:51 PM PST 24 |
Peak memory | 339816 kb |
Host | smart-1a98cd80-7a49-46e9-88f3-c136c182d051 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=537002122 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_384.537002122 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_512.1254789019 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 50441513827 ps |
CPU time | 1552.05 seconds |
Started | Jan 21 05:21:35 PM PST 24 |
Finished | Jan 21 05:47:29 PM PST 24 |
Peak memory | 299924 kb |
Host | smart-eb8dc196-73e4-4334-94d9-d20b39000012 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1254789019 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_512.1254789019 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_shake_128.620318671 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 180259646752 ps |
CPU time | 6379.75 seconds |
Started | Jan 21 05:32:24 PM PST 24 |
Finished | Jan 21 07:18:47 PM PST 24 |
Peak memory | 648844 kb |
Host | smart-b2525100-e8b5-43c9-b826-6b2baa40df67 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=620318671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_128.620318671 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_shake_256.2484299791 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 226464358180 ps |
CPU time | 5833.98 seconds |
Started | Jan 21 05:27:35 PM PST 24 |
Finished | Jan 21 07:04:51 PM PST 24 |
Peak memory | 571944 kb |
Host | smart-6710c588-1277-4398-8725-39cd36969732 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2484299791 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_256.2484299791 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/8.kmac_alert_test.4269484732 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 11665285 ps |
CPU time | 0.85 seconds |
Started | Jan 21 05:22:52 PM PST 24 |
Finished | Jan 21 05:22:54 PM PST 24 |
Peak memory | 218684 kb |
Host | smart-9507f3c4-3bb2-4dbc-a9a6-7b3492a80a31 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4269484732 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_alert_test.4269484732 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_alert_test/latest |
Test location | /workspace/coverage/default/8.kmac_app.2166719004 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 1288189925 ps |
CPU time | 27.72 seconds |
Started | Jan 21 06:29:06 PM PST 24 |
Finished | Jan 21 06:29:34 PM PST 24 |
Peak memory | 225332 kb |
Host | smart-15f3628d-809d-4398-89c9-d53885fe384e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2166719004 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app.2166719004 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_app/latest |
Test location | /workspace/coverage/default/8.kmac_app_with_partial_data.238190522 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 38812620316 ps |
CPU time | 107.11 seconds |
Started | Jan 21 05:26:24 PM PST 24 |
Finished | Jan 21 05:28:17 PM PST 24 |
Peak memory | 234768 kb |
Host | smart-0978734a-0682-4189-a7a2-ca2e510b4003 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=238190522 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app_with_partial_data.238190522 +enable_ma sking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/8.kmac_burst_write.3552548716 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 10057538737 ps |
CPU time | 1077.05 seconds |
Started | Jan 21 05:22:10 PM PST 24 |
Finished | Jan 21 05:40:08 PM PST 24 |
Peak memory | 243564 kb |
Host | smart-742b91e5-ff17-4bab-ac49-2de549717820 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3552548716 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_burst_write.3552548716 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_burst_write/latest |
Test location | /workspace/coverage/default/8.kmac_edn_timeout_error.777032427 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 55024185 ps |
CPU time | 1.64 seconds |
Started | Jan 21 05:22:39 PM PST 24 |
Finished | Jan 21 05:22:42 PM PST 24 |
Peak memory | 218736 kb |
Host | smart-347e3bb1-c81a-4e0b-b06c-fd5afef4a3da |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=777032427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_edn_timeout_error.777032427 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/8.kmac_entropy_mode_error.3843554953 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 25566845 ps |
CPU time | 1.24 seconds |
Started | Jan 21 05:22:41 PM PST 24 |
Finished | Jan 21 05:22:43 PM PST 24 |
Peak memory | 218712 kb |
Host | smart-4bf3206e-886e-441e-94ec-2003ce5dffab |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3843554953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_mode_error.3843554953 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/8.kmac_entropy_ready_error.393189379 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 5592808706 ps |
CPU time | 69.51 seconds |
Started | Jan 21 05:22:39 PM PST 24 |
Finished | Jan 21 05:23:50 PM PST 24 |
Peak memory | 220940 kb |
Host | smart-76e39c92-f321-4a2f-93a3-68e6a5301083 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=393189379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_ready_error.393189379 +enable_maskin g=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/8.kmac_entropy_refresh.117568094 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 31008245670 ps |
CPU time | 440.1 seconds |
Started | Jan 21 06:43:24 PM PST 24 |
Finished | Jan 21 06:50:47 PM PST 24 |
Peak memory | 252172 kb |
Host | smart-5ae0bc81-187b-4325-8645-588fa3c0a1f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=117568094 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_refresh.117568094 +enable_masking=1 +sw_ key_masked=0 |
Directory | /workspace/8.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/8.kmac_error.3940597508 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 16695024738 ps |
CPU time | 327.75 seconds |
Started | Jan 21 05:22:35 PM PST 24 |
Finished | Jan 21 05:28:04 PM PST 24 |
Peak memory | 256676 kb |
Host | smart-592cf7e8-1b92-4094-882a-7c65c4f37b8a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3940597508 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_error.3940597508 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_error/latest |
Test location | /workspace/coverage/default/8.kmac_key_error.2000047324 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 2999026648 ps |
CPU time | 7.66 seconds |
Started | Jan 21 05:22:37 PM PST 24 |
Finished | Jan 21 05:22:46 PM PST 24 |
Peak memory | 218764 kb |
Host | smart-db4d1685-5cfa-4600-ab55-4df7d8de92b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2000047324 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_key_error.2000047324 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_key_error/latest |
Test location | /workspace/coverage/default/8.kmac_long_msg_and_output.2714235882 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 15448190495 ps |
CPU time | 610.14 seconds |
Started | Jan 21 06:16:31 PM PST 24 |
Finished | Jan 21 06:26:42 PM PST 24 |
Peak memory | 265624 kb |
Host | smart-3d98ca7b-9255-4eb4-99d8-3abf6d762ef7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2714235882 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_long_msg_an d_output.2714235882 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/8.kmac_mubi.220679496 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 1208436954 ps |
CPU time | 35.55 seconds |
Started | Jan 21 05:22:36 PM PST 24 |
Finished | Jan 21 05:23:13 PM PST 24 |
Peak memory | 243600 kb |
Host | smart-84cd61f2-9e71-4dcd-98e1-569458dd0022 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=220679496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_mubi.220679496 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_mubi/latest |
Test location | /workspace/coverage/default/8.kmac_sideload.2084804804 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 10192246721 ps |
CPU time | 268.93 seconds |
Started | Jan 21 05:22:09 PM PST 24 |
Finished | Jan 21 05:26:40 PM PST 24 |
Peak memory | 243180 kb |
Host | smart-497b19b9-147c-47d9-a22b-239558c92236 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2084804804 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_sideload.2084804804 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_sideload/latest |
Test location | /workspace/coverage/default/8.kmac_smoke.549661692 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 729012679 ps |
CPU time | 9.08 seconds |
Started | Jan 21 05:22:00 PM PST 24 |
Finished | Jan 21 05:22:12 PM PST 24 |
Peak memory | 224660 kb |
Host | smart-90e1e42a-185c-41d7-b20b-9b270b980de7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=549661692 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_smoke.549661692 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_smoke/latest |
Test location | /workspace/coverage/default/8.kmac_stress_all.1625589321 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 188045478346 ps |
CPU time | 1240.68 seconds |
Started | Jan 21 05:22:50 PM PST 24 |
Finished | Jan 21 05:43:32 PM PST 24 |
Peak memory | 329656 kb |
Host | smart-eaa52862-3d6e-4cd3-8a4b-f6dc811acf9b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1625589321 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_stress_all.1625589321 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_stress_all/latest |
Test location | /workspace/coverage/default/8.kmac_stress_all_with_rand_reset.2427152369 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 95407606825 ps |
CPU time | 1744.15 seconds |
Started | Jan 21 05:22:45 PM PST 24 |
Finished | Jan 21 05:51:50 PM PST 24 |
Peak memory | 287240 kb |
Host | smart-afbf806e-1d6f-485a-9892-ef81b53e7bf0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2427152369 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_stress_all_with_rand_reset.2427152369 +en able_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_kmac.2606602021 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 935569225 ps |
CPU time | 6.56 seconds |
Started | Jan 21 06:50:27 PM PST 24 |
Finished | Jan 21 06:50:34 PM PST 24 |
Peak memory | 219012 kb |
Host | smart-e1403434-544f-425e-b7ce-b169508ff7e3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2606602021 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 8.kmac_test_vectors_kmac.2606602021 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_kmac_xof.3488338049 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 819279387 ps |
CPU time | 7.48 seconds |
Started | Jan 21 05:22:32 PM PST 24 |
Finished | Jan 21 05:22:41 PM PST 24 |
Peak memory | 218852 kb |
Host | smart-105bfc50-738b-4ac9-ab97-68d37d667f24 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3488338049 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_kmac_xof.3488338049 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_224.1129696889 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 23255105638 ps |
CPU time | 2262.62 seconds |
Started | Jan 21 06:40:28 PM PST 24 |
Finished | Jan 21 07:18:13 PM PST 24 |
Peak memory | 382820 kb |
Host | smart-a8fe7856-2f71-4b9b-80d1-327659e8bb26 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1129696889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_224.1129696889 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_256.1694815525 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 38613027108 ps |
CPU time | 2337.4 seconds |
Started | Jan 21 05:22:23 PM PST 24 |
Finished | Jan 21 06:01:22 PM PST 24 |
Peak memory | 392100 kb |
Host | smart-82e3e3e8-59e2-4920-a39b-1372f87b48e7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1694815525 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_256.1694815525 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_384.1802676134 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 53817690496 ps |
CPU time | 1814.35 seconds |
Started | Jan 21 05:22:15 PM PST 24 |
Finished | Jan 21 05:52:30 PM PST 24 |
Peak memory | 336844 kb |
Host | smart-9bcba05c-1983-403c-bdb1-c8effd5712d9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1802676134 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_384.1802676134 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_512.1617269708 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 35077681135 ps |
CPU time | 1468.31 seconds |
Started | Jan 21 05:22:24 PM PST 24 |
Finished | Jan 21 05:46:53 PM PST 24 |
Peak memory | 303124 kb |
Host | smart-c24b0a1c-c8c8-4ecb-8e1e-1684dffa0272 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1617269708 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_512.1617269708 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_shake_128.3243411856 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 698449265910 ps |
CPU time | 5644.35 seconds |
Started | Jan 21 06:26:13 PM PST 24 |
Finished | Jan 21 08:00:20 PM PST 24 |
Peak memory | 642168 kb |
Host | smart-312b62f4-f88d-4b9d-816a-eee4621b2b95 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3243411856 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_128.3243411856 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_shake_256.1125428240 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 1364690706211 ps |
CPU time | 5840.76 seconds |
Started | Jan 21 05:22:24 PM PST 24 |
Finished | Jan 21 06:59:47 PM PST 24 |
Peak memory | 572804 kb |
Host | smart-d3d364d5-06a1-43bd-830b-32c3208f5b7f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1125428240 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_256.1125428240 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/9.kmac_alert_test.3217244378 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 43212422 ps |
CPU time | 0.87 seconds |
Started | Jan 21 05:23:24 PM PST 24 |
Finished | Jan 21 05:23:26 PM PST 24 |
Peak memory | 219808 kb |
Host | smart-c2698fac-68ec-40f8-8a2c-c7ed1c842bb4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3217244378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_alert_test.3217244378 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_alert_test/latest |
Test location | /workspace/coverage/default/9.kmac_app.2645749462 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 10840388179 ps |
CPU time | 394.13 seconds |
Started | Jan 21 05:23:01 PM PST 24 |
Finished | Jan 21 05:29:36 PM PST 24 |
Peak memory | 252412 kb |
Host | smart-f29fbed1-9834-4d0e-96ba-397ab8644969 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2645749462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app.2645749462 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_app/latest |
Test location | /workspace/coverage/default/9.kmac_app_with_partial_data.1766997767 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 35214000479 ps |
CPU time | 218.88 seconds |
Started | Jan 21 05:22:59 PM PST 24 |
Finished | Jan 21 05:26:38 PM PST 24 |
Peak memory | 242124 kb |
Host | smart-39368e6f-be6c-43a5-b88b-1d278407f4f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1766997767 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app_with_partial_data.1766997767 +enable_ masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/9.kmac_burst_write.633165292 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 17072725008 ps |
CPU time | 707.85 seconds |
Started | Jan 21 05:22:49 PM PST 24 |
Finished | Jan 21 05:34:38 PM PST 24 |
Peak memory | 234076 kb |
Host | smart-b9dc703e-c299-42ec-8b23-f19e6faa52a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=633165292 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_burst_write.633165292 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_burst_write/latest |
Test location | /workspace/coverage/default/9.kmac_edn_timeout_error.1346027758 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 20308042 ps |
CPU time | 1.04 seconds |
Started | Jan 21 05:23:14 PM PST 24 |
Finished | Jan 21 05:23:16 PM PST 24 |
Peak memory | 218536 kb |
Host | smart-6b48458e-acac-4c26-a069-6d9336573a10 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1346027758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_edn_timeout_error.1346027758 +enabl e_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/9.kmac_entropy_mode_error.3260473583 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 1048013696 ps |
CPU time | 27.5 seconds |
Started | Jan 21 06:49:48 PM PST 24 |
Finished | Jan 21 06:50:20 PM PST 24 |
Peak memory | 227408 kb |
Host | smart-3ca8f814-3978-4240-97a5-14c464ec9424 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3260473583 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_mode_error.3260473583 +ena ble_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/9.kmac_entropy_ready_error.1282231173 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 3747296929 ps |
CPU time | 15.84 seconds |
Started | Jan 21 05:23:15 PM PST 24 |
Finished | Jan 21 05:23:32 PM PST 24 |
Peak memory | 218908 kb |
Host | smart-d708dc9f-934a-4506-8325-0a1a55be3435 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1282231173 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_ready_error.1282231173 +enable_mask ing=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/9.kmac_entropy_refresh.2570797509 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 2381986053 ps |
CPU time | 47.4 seconds |
Started | Jan 21 05:23:07 PM PST 24 |
Finished | Jan 21 05:23:55 PM PST 24 |
Peak memory | 228492 kb |
Host | smart-e5db689a-2685-4859-8fbb-8e7823daa358 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2570797509 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_refresh.2570797509 +enable_masking=1 +s w_key_masked=0 |
Directory | /workspace/9.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/9.kmac_error.1388471385 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 31904971772 ps |
CPU time | 523.42 seconds |
Started | Jan 21 05:23:24 PM PST 24 |
Finished | Jan 21 05:32:09 PM PST 24 |
Peak memory | 270456 kb |
Host | smart-901f44fa-6312-4a68-9129-edecbdb8c454 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1388471385 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_error.1388471385 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_error/latest |
Test location | /workspace/coverage/default/9.kmac_key_error.1600569894 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 2614007425 ps |
CPU time | 2.22 seconds |
Started | Jan 21 05:23:05 PM PST 24 |
Finished | Jan 21 05:23:08 PM PST 24 |
Peak memory | 218764 kb |
Host | smart-badf4849-b162-43da-8557-398185d16faa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1600569894 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_key_error.1600569894 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_key_error/latest |
Test location | /workspace/coverage/default/9.kmac_lc_escalation.3858781184 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 88716838 ps |
CPU time | 1.53 seconds |
Started | Jan 21 06:16:34 PM PST 24 |
Finished | Jan 21 06:16:37 PM PST 24 |
Peak memory | 219912 kb |
Host | smart-f9246c5d-560b-4fce-8fb9-21a72e57b4f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3858781184 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_lc_escalation.3858781184 +enable_masking=1 +sw_ke y_masked=0 |
Directory | /workspace/9.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/9.kmac_long_msg_and_output.4225742871 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 3927256181 ps |
CPU time | 483.23 seconds |
Started | Jan 21 05:22:49 PM PST 24 |
Finished | Jan 21 05:30:54 PM PST 24 |
Peak memory | 260060 kb |
Host | smart-20046723-1715-4d84-9c1f-0f9febb031c1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4225742871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_long_msg_an d_output.4225742871 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/9.kmac_mubi.42271472 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 3472018175 ps |
CPU time | 82.95 seconds |
Started | Jan 21 05:23:09 PM PST 24 |
Finished | Jan 21 05:24:32 PM PST 24 |
Peak memory | 240432 kb |
Host | smart-f27d4e21-2dff-4aa3-a8c5-adddbbb82a34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=42271472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_mubi.42271472 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_mubi/latest |
Test location | /workspace/coverage/default/9.kmac_sideload.2668520294 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 16276902379 ps |
CPU time | 449.28 seconds |
Started | Jan 21 05:39:48 PM PST 24 |
Finished | Jan 21 05:47:18 PM PST 24 |
Peak memory | 250860 kb |
Host | smart-1d2a9450-9cd6-414a-9958-bd103291ff00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2668520294 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_sideload.2668520294 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_sideload/latest |
Test location | /workspace/coverage/default/9.kmac_smoke.683671886 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 2834220321 ps |
CPU time | 21.76 seconds |
Started | Jan 21 05:22:55 PM PST 24 |
Finished | Jan 21 05:23:18 PM PST 24 |
Peak memory | 227184 kb |
Host | smart-b339d0de-29de-4bf3-940d-569375891c01 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=683671886 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_smoke.683671886 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_smoke/latest |
Test location | /workspace/coverage/default/9.kmac_stress_all.2572511262 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 287857558630 ps |
CPU time | 2152.77 seconds |
Started | Jan 21 05:23:23 PM PST 24 |
Finished | Jan 21 05:59:17 PM PST 24 |
Peak memory | 358268 kb |
Host | smart-bbf9c82d-3f3c-4217-8b8b-cfa70407aa59 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2572511262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all.2572511262 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_stress_all/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_kmac.1131562915 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 1026671492 ps |
CPU time | 7.37 seconds |
Started | Jan 21 05:23:01 PM PST 24 |
Finished | Jan 21 05:23:09 PM PST 24 |
Peak memory | 218856 kb |
Host | smart-d077edc1-c66b-41ff-b2c9-a824808660d9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1131562915 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 9.kmac_test_vectors_kmac.1131562915 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_kmac_xof.320301970 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 653906670 ps |
CPU time | 6.98 seconds |
Started | Jan 21 05:23:01 PM PST 24 |
Finished | Jan 21 05:23:09 PM PST 24 |
Peak memory | 220240 kb |
Host | smart-cfbd3f8f-c16f-4892-9976-1449a9c4d356 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=320301970 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 9.kmac_test_vectors_kmac_xof.320301970 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_224.859941655 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 364804244907 ps |
CPU time | 2839.31 seconds |
Started | Jan 21 05:22:54 PM PST 24 |
Finished | Jan 21 06:10:15 PM PST 24 |
Peak memory | 401856 kb |
Host | smart-e94e08b7-6054-42ad-a12a-ace15e44dd30 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=859941655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_224.859941655 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_256.1576476762 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 19272783002 ps |
CPU time | 2337.27 seconds |
Started | Jan 21 05:22:49 PM PST 24 |
Finished | Jan 21 06:01:47 PM PST 24 |
Peak memory | 390576 kb |
Host | smart-fe27cdcd-985b-487d-895d-2b6217bb8d1d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1576476762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_256.1576476762 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_384.3942940084 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 15827332967 ps |
CPU time | 1761.04 seconds |
Started | Jan 21 06:28:51 PM PST 24 |
Finished | Jan 21 06:58:13 PM PST 24 |
Peak memory | 343468 kb |
Host | smart-1929a974-125e-43cf-9588-0736877c6dad |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3942940084 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_384.3942940084 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_512.3222618962 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 35299608174 ps |
CPU time | 1374.4 seconds |
Started | Jan 21 05:42:09 PM PST 24 |
Finished | Jan 21 06:05:13 PM PST 24 |
Peak memory | 304416 kb |
Host | smart-b499d77c-610c-48eb-959a-eb3388349d3f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3222618962 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_512.3222618962 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_shake_128.3049686788 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 422935812489 ps |
CPU time | 5905.64 seconds |
Started | Jan 21 05:22:56 PM PST 24 |
Finished | Jan 21 07:01:23 PM PST 24 |
Peak memory | 649064 kb |
Host | smart-bb88df6e-e29c-4897-9d8c-c204407d5d9f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3049686788 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_128.3049686788 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_shake_256.1464145495 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 474102403873 ps |
CPU time | 5511.95 seconds |
Started | Jan 21 05:23:01 PM PST 24 |
Finished | Jan 21 06:54:55 PM PST 24 |
Peak memory | 582004 kb |
Host | smart-fd65345f-ff05-4848-ac13-d9c201b5b0b1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1464145495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_256.1464145495 +enable_masking=1 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_shake_256/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |