Summary for Variable cp_intr
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 
3 | 
0 | 
3 | 
100.00 | 
User Defined Bins for cp_intr
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| all_values[0] | 
269 | 
1 | 
 | 
 | 
T125 | 
4 | 
 | 
T126 | 
7 | 
 | 
T158 | 
4 | 
| all_values[1] | 
269 | 
1 | 
 | 
 | 
T125 | 
4 | 
 | 
T126 | 
7 | 
 | 
T158 | 
4 | 
| all_values[2] | 
269 | 
1 | 
 | 
 | 
T125 | 
4 | 
 | 
T126 | 
7 | 
 | 
T158 | 
4 | 
Summary for Variable cp_intr_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_intr_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
438 | 
1 | 
 | 
 | 
T125 | 
4 | 
 | 
T126 | 
9 | 
 | 
T158 | 
8 | 
| auto[1] | 
369 | 
1 | 
 | 
 | 
T125 | 
8 | 
 | 
T126 | 
12 | 
 | 
T158 | 
4 | 
Summary for Variable cp_intr_state
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_intr_state
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
347 | 
1 | 
 | 
 | 
T125 | 
5 | 
 | 
T126 | 
6 | 
 | 
T158 | 
6 | 
| auto[1] | 
460 | 
1 | 
 | 
 | 
T125 | 
7 | 
 | 
T126 | 
15 | 
 | 
T158 | 
6 | 
Summary for Variable cp_intr_test
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_intr_test
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
460 | 
1 | 
 | 
 | 
T125 | 
8 | 
 | 
T126 | 
9 | 
 | 
T158 | 
8 | 
| auto[1] | 
347 | 
1 | 
 | 
 | 
T125 | 
4 | 
 | 
T126 | 
12 | 
 | 
T158 | 
4 | 
Summary for Cross intr_test_cg_cc
Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| TOTAL | 
18 | 
2 | 
16 | 
88.89  | 
2 | 
| Automatically Generated Cross Bins | 
18 | 
2 | 
16 | 
88.89  | 
2 | 
| User Defined Cross Bins | 
0 | 
0 | 
0 | 
 | 
 | 
Automatically Generated Cross Bins for intr_test_cg_cc
Element holes
| cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | NUMBER | STATUS | 
| [all_values[1]] | 
[auto[0]] | 
* | 
[auto[1]] | 
-- | 
-- | 
2 | 
 | 
Covered bins
| cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| all_values[0] | 
auto[0] | 
auto[0] | 
auto[0] | 
35 | 
1 | 
 | 
 | 
T158 | 
1 | 
 | 
T166 | 
2 | 
 | 
T167 | 
2 | 
| all_values[0] | 
auto[0] | 
auto[0] | 
auto[1] | 
34 | 
1 | 
 | 
 | 
T126 | 
2 | 
 | 
T158 | 
1 | 
 | 
T159 | 
1 | 
| all_values[0] | 
auto[0] | 
auto[1] | 
auto[0] | 
40 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T126 | 
1 | 
 | 
T159 | 
1 | 
| all_values[0] | 
auto[0] | 
auto[1] | 
auto[1] | 
32 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T161 | 
1 | 
 | 
T166 | 
1 | 
| all_values[0] | 
auto[1] | 
auto[0] | 
auto[1] | 
71 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T126 | 
2 | 
 | 
T158 | 
2 | 
| all_values[0] | 
auto[1] | 
auto[1] | 
auto[1] | 
57 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T126 | 
2 | 
 | 
T159 | 
1 | 
| all_values[1] | 
auto[0] | 
auto[0] | 
auto[0] | 
92 | 
1 | 
 | 
 | 
T158 | 
3 | 
 | 
T160 | 
3 | 
 | 
T161 | 
2 | 
| all_values[1] | 
auto[0] | 
auto[1] | 
auto[0] | 
65 | 
1 | 
 | 
 | 
T125 | 
3 | 
 | 
T126 | 
2 | 
 | 
T159 | 
1 | 
| all_values[1] | 
auto[1] | 
auto[0] | 
auto[1] | 
52 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T126 | 
2 | 
 | 
T159 | 
1 | 
| all_values[1] | 
auto[1] | 
auto[1] | 
auto[1] | 
60 | 
1 | 
 | 
 | 
T126 | 
3 | 
 | 
T158 | 
1 | 
 | 
T159 | 
2 | 
| all_values[2] | 
auto[0] | 
auto[0] | 
auto[0] | 
66 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T126 | 
1 | 
 | 
T158 | 
1 | 
| all_values[2] | 
auto[0] | 
auto[0] | 
auto[1] | 
24 | 
1 | 
 | 
 | 
T126 | 
1 | 
 | 
T160 | 
1 | 
 | 
T166 | 
1 | 
| all_values[2] | 
auto[0] | 
auto[1] | 
auto[0] | 
49 | 
1 | 
 | 
 | 
T126 | 
2 | 
 | 
T158 | 
1 | 
 | 
T160 | 
1 | 
| all_values[2] | 
auto[0] | 
auto[1] | 
auto[1] | 
23 | 
1 | 
 | 
 | 
T125 | 
2 | 
 | 
T158 | 
1 | 
 | 
T166 | 
1 | 
| all_values[2] | 
auto[1] | 
auto[0] | 
auto[1] | 
64 | 
1 | 
 | 
 | 
T125 | 
1 | 
 | 
T126 | 
1 | 
 | 
T159 | 
2 | 
| all_values[2] | 
auto[1] | 
auto[1] | 
auto[1] | 
43 | 
1 | 
 | 
 | 
T126 | 
2 | 
 | 
T158 | 
1 | 
 | 
T160 | 
1 | 
User Defined Cross Bins for intr_test_cg_cc
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| test_1_state_0 | 
0 | 
Illegal |