Tests
dashboard | hierarchy | modlist | groups | tests | asserts
Total Coverage Summary 
SCORELINECONDTOGGLEFSMBRANCHASSERTGROUP
95.46 96.58 92.46 100.00 88.64 94.67 98.84 97.02


Total test records in report: 1273
tests.html | tests1.html | tests2.html | tests3.html | tests4.html | tests5.html | tests6.html | tests7.html | tests8.html | tests9.html | tests10.html | tests11.html | tests12.html | tests13.html | tests14.html | tests15.html | tests16.html | tests17.html | tests18.html | tests19.html | tests20.html | tests21.html | tests22.html | tests23.html | tests24.html | tests25.html | tests26.html

T1251 /workspace/coverage/cover_reg_top/45.kmac_intr_test.1580860237 Dec 27 12:49:00 PM PST 23 Dec 27 12:49:05 PM PST 23 58052669 ps
T1252 /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors_with_csr_rw.1002108928 Dec 27 12:48:19 PM PST 23 Dec 27 12:48:29 PM PST 23 46843727 ps
T1253 /workspace/coverage/cover_reg_top/12.kmac_csr_rw.1944636687 Dec 27 12:48:48 PM PST 23 Dec 27 12:48:51 PM PST 23 63384175 ps
T1254 /workspace/coverage/cover_reg_top/25.kmac_intr_test.1117623219 Dec 27 12:48:27 PM PST 23 Dec 27 12:48:32 PM PST 23 17384711 ps
T1255 /workspace/coverage/cover_reg_top/17.kmac_csr_mem_rw_with_rand_reset.761711827 Dec 27 12:48:34 PM PST 23 Dec 27 12:48:39 PM PST 23 67892958 ps
T1256 /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors.4129513738 Dec 27 12:48:30 PM PST 23 Dec 27 12:48:35 PM PST 23 79847570 ps
T1257 /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors.4051943595 Dec 27 12:48:45 PM PST 23 Dec 27 12:48:49 PM PST 23 104907110 ps
T1258 /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors_with_csr_rw.703008500 Dec 27 12:48:50 PM PST 23 Dec 27 12:48:55 PM PST 23 196495023 ps
T1259 /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors_with_csr_rw.964633566 Dec 27 12:48:17 PM PST 23 Dec 27 12:48:26 PM PST 23 188147402 ps
T1260 /workspace/coverage/cover_reg_top/46.kmac_intr_test.2619104367 Dec 27 12:49:11 PM PST 23 Dec 27 12:49:16 PM PST 23 97889547 ps
T1261 /workspace/coverage/cover_reg_top/2.kmac_tl_intg_err.4096474145 Dec 27 12:48:16 PM PST 23 Dec 27 12:48:28 PM PST 23 199243116 ps
T1262 /workspace/coverage/cover_reg_top/11.kmac_csr_mem_rw_with_rand_reset.465060742 Dec 27 12:48:18 PM PST 23 Dec 27 12:48:27 PM PST 23 52924923 ps
T1263 /workspace/coverage/cover_reg_top/21.kmac_intr_test.685066406 Dec 27 12:48:48 PM PST 23 Dec 27 12:48:52 PM PST 23 23153407 ps
T1264 /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.1156111749 Dec 27 12:48:28 PM PST 23 Dec 27 12:48:34 PM PST 23 58717452 ps
T1265 /workspace/coverage/cover_reg_top/38.kmac_intr_test.4057002447 Dec 27 12:48:41 PM PST 23 Dec 27 12:48:44 PM PST 23 16005629 ps
T1266 /workspace/coverage/cover_reg_top/0.kmac_csr_bit_bash.1111079934 Dec 27 12:48:21 PM PST 23 Dec 27 12:48:36 PM PST 23 166275892 ps
T1267 /workspace/coverage/cover_reg_top/10.kmac_tl_errors.957288728 Dec 27 12:48:37 PM PST 23 Dec 27 12:48:44 PM PST 23 350195678 ps
T1268 /workspace/coverage/cover_reg_top/0.kmac_csr_rw.2693922741 Dec 27 12:48:12 PM PST 23 Dec 27 12:48:20 PM PST 23 83302104 ps
T1269 /workspace/coverage/cover_reg_top/8.kmac_csr_mem_rw_with_rand_reset.4195124713 Dec 27 12:48:16 PM PST 23 Dec 27 12:48:25 PM PST 23 241415833 ps
T1270 /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors.3722175079 Dec 27 12:48:55 PM PST 23 Dec 27 12:49:09 PM PST 23 339833961 ps
T1271 /workspace/coverage/cover_reg_top/4.kmac_csr_bit_bash.2055665889 Dec 27 12:48:31 PM PST 23 Dec 27 12:48:55 PM PST 23 5369650971 ps
T1272 /workspace/coverage/cover_reg_top/18.kmac_csr_rw.1136007407 Dec 27 12:48:49 PM PST 23 Dec 27 12:48:52 PM PST 23 24198532 ps
T1273 /workspace/coverage/cover_reg_top/34.kmac_intr_test.4012017655 Dec 27 12:49:06 PM PST 23 Dec 27 12:49:10 PM PST 23 36805259 ps


Test location /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors_with_csr_rw.2158172046
Short name T1
Test name
Test status
Simulation time 52121122 ps
CPU time 1.6 seconds
Started Dec 27 12:48:17 PM PST 23
Finished Dec 27 12:48:30 PM PST 23
Peak memory 215748 kb
Host smart-6b9fb181-0845-44f0-b014-2e0e1cab02fc
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2158172046 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac
_shadow_reg_errors_with_csr_rw.2158172046 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/default/40.kmac_stress_all.2767487789
Short name T13
Test name
Test status
Simulation time 159647294958 ps
CPU time 311.21 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 01:23:40 PM PST 23
Peak memory 283384 kb
Host smart-f82f4f8d-4a9f-4b87-ac82-1088d96d38bf
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2767487789 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all.2767487789 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_stress_all/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_tl_intg_err.2212598335
Short name T51
Test name
Test status
Simulation time 140140376 ps
CPU time 4.37 seconds
Started Dec 27 12:48:27 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 215384 kb
Host smart-a3bac3fe-ed07-4181-bd22-182d93780572
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2212598335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_intg_err.2212
598335 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/26.kmac_intr_test.683607750
Short name T148
Test name
Test status
Simulation time 69914246 ps
CPU time 0.77 seconds
Started Dec 27 12:48:53 PM PST 23
Finished Dec 27 12:48:55 PM PST 23
Peak memory 206908 kb
Host smart-fad55dc0-d278-4ec4-aed1-f949b16629e5
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=683607750 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.kmac_intr_test.683607750 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/26.kmac_intr_test/latest


Test location /workspace/coverage/default/7.kmac_stress_all_with_rand_reset.362652452
Short name T95
Test name
Test status
Simulation time 26779782052 ps
CPU time 549.45 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:25:16 PM PST 23
Peak memory 273140 kb
Host smart-150e56a2-45ae-4bfd-9413-8557aca7e319
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=362652452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_stress_all_with_rand_reset.362652452 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors.1345600571
Short name T99
Test name
Test status
Simulation time 42240643 ps
CPU time 1.18 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 215760 kb
Host smart-f66b21d9-cb37-49c2-8fbb-8814e3ec3730
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1345600571 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_shadow_reg_
errors.1345600571 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/default/49.kmac_error.3942602297
Short name T31
Test name
Test status
Simulation time 46573744471 ps
CPU time 357.02 seconds
Started Dec 27 01:18:30 PM PST 23
Finished Dec 27 01:24:28 PM PST 23
Peak memory 264880 kb
Host smart-3ad7cbe4-d138-4605-a26e-afe3cac361ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3942602297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_error.3942602297 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_error/latest


Test location /workspace/coverage/default/0.kmac_sec_cm.3791265820
Short name T11
Test name
Test status
Simulation time 3020823112 ps
CPU time 48.35 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:16:55 PM PST 23
Peak memory 249364 kb
Host smart-5e4071f2-4ff0-4f95-aafd-0ea9853deec8
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3791265820 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sec_cm.3791265820 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/0.kmac_sec_cm/latest


Test location /workspace/coverage/default/7.kmac_lc_escalation.136235541
Short name T7
Test name
Test status
Simulation time 26813240 ps
CPU time 1.29 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:16:08 PM PST 23
Peak memory 217192 kb
Host smart-1c8a11e2-eb95-4792-965e-f6ba6a3e0da8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=136235541 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_lc_escalation.136235541 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_lc_escalation/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors_with_csr_rw.1610936407
Short name T1148
Test name
Test status
Simulation time 173831863 ps
CPU time 2.4 seconds
Started Dec 27 12:48:19 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 223728 kb
Host smart-5e636de1-8eb2-4604-942e-689da7cc67db
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1610936407 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac
_shadow_reg_errors_with_csr_rw.1610936407 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_shake_128.3178575086
Short name T6
Test name
Test status
Simulation time 1063916545204 ps
CPU time 5207.44 seconds
Started Dec 27 01:18:35 PM PST 23
Finished Dec 27 02:45:24 PM PST 23
Peak memory 646152 kb
Host smart-5bea1580-7d1c-4a05-a385-6030fe3ecf51
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3178575086 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_128.3178575086 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/11.kmac_key_error.2316160051
Short name T59
Test name
Test status
Simulation time 1074080677 ps
CPU time 3.24 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:32 PM PST 23
Peak memory 207156 kb
Host smart-79009406-1a0a-476f-8f0d-c6f3d7a0697e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2316160051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_key_error.2316160051 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_key_error/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_mem_partial_access.3896354930
Short name T90
Test name
Test status
Simulation time 24352943 ps
CPU time 1.01 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 215500 kb
Host smart-360374f8-ab4e-4996-ac90-14433a9812b1
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3896354930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_partia
l_access.3896354930 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/30.kmac_intr_test.3223888315
Short name T55
Test name
Test status
Simulation time 142540034 ps
CPU time 0.76 seconds
Started Dec 27 12:48:54 PM PST 23
Finished Dec 27 12:48:58 PM PST 23
Peak memory 206984 kb
Host smart-0e191a09-7f4f-4c54-9075-df30fd983ed7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3223888315 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.kmac_intr_test.3223888315 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_intr_test/latest


Test location /workspace/coverage/default/31.kmac_burst_write.2471447683
Short name T17
Test name
Test status
Simulation time 23398033639 ps
CPU time 577.15 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:26:49 PM PST 23
Peak memory 231544 kb
Host smart-1f3c98a6-ccc0-4c4c-8462-8aaa5e75b5e9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2471447683 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_burst_write.2471447683 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_burst_write/latest


Test location /workspace/coverage/default/20.kmac_stress_all.3904855260
Short name T108
Test name
Test status
Simulation time 30123624661 ps
CPU time 595.41 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:27:00 PM PST 23
Peak memory 318424 kb
Host smart-1a1ab4f4-1178-474d-a786-4c7f8ff0183a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3904855260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all.3904855260 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_stress_all/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors_with_csr_rw.261357930
Short name T101
Test name
Test status
Simulation time 272521928 ps
CPU time 1.77 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:28 PM PST 23
Peak memory 215696 kb
Host smart-4a6fef22-82ec-4435-b46a-c58edfbf10a7
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=261357930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_
shadow_reg_errors_with_csr_rw.261357930 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_tl_intg_err.4038098706
Short name T142
Test name
Test status
Simulation time 545799081 ps
CPU time 5.07 seconds
Started Dec 27 12:48:15 PM PST 23
Finished Dec 27 12:48:32 PM PST 23
Peak memory 215416 kb
Host smart-a529f8ef-8f37-4e44-94c8-8ce3a25cbddc
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4038098706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_intg_err.40380
98706 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/25.kmac_stress_all_with_rand_reset.914805604
Short name T77
Test name
Test status
Simulation time 51560277359 ps
CPU time 1878.68 seconds
Started Dec 27 01:17:18 PM PST 23
Finished Dec 27 01:48:39 PM PST 23
Peak memory 408220 kb
Host smart-d4d0d8ac-30aa-4a5e-9f5c-37bef72cd578
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=914805604 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all_with_rand_reset.914805604 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_intr_test.137749917
Short name T150
Test name
Test status
Simulation time 29039743 ps
CPU time 0.75 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 207040 kb
Host smart-50fca50f-4f44-4d89-99f8-46abc27fe8d2
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=137749917 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_intr_test.137749917 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/10.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_tl_intg_err.1441175175
Short name T111
Test name
Test status
Simulation time 377424286 ps
CPU time 5.08 seconds
Started Dec 27 12:48:28 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 215576 kb
Host smart-c4e45d73-c6a0-41d5-ad06-39c6921a5946
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1441175175 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_intg_err.1441
175175 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_384.882007297
Short name T138
Test name
Test status
Simulation time 26700486553 ps
CPU time 1099.74 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:36:47 PM PST 23
Peak memory 339900 kb
Host smart-1c9d3764-2825-42e7-9304-58fe8a6df8fa
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=882007297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_384.882007297 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/35.kmac_key_error.1768191434
Short name T27
Test name
Test status
Simulation time 1637323917 ps
CPU time 4.55 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 01:17:37 PM PST 23
Peak memory 207268 kb
Host smart-f5872aeb-7056-417d-b6d3-06cc5cb02687
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1768191434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_key_error.1768191434 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_key_error/latest


Test location /workspace/coverage/default/14.kmac_alert_test.386113507
Short name T217
Test name
Test status
Simulation time 34327518 ps
CPU time 0.73 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:17:13 PM PST 23
Peak memory 205108 kb
Host smart-6a59e4e2-fc02-450b-bd2f-3da8d516a7ac
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=386113507 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_alert_test.386113507 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/14.kmac_alert_test/latest


Test location /workspace/coverage/default/23.kmac_stress_all.2899232950
Short name T38
Test name
Test status
Simulation time 17458489462 ps
CPU time 1339.17 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:39:35 PM PST 23
Peak memory 426896 kb
Host smart-e7e145b5-7cd7-4e2b-9a60-c2c0fbbe5dfb
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2899232950 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all.2899232950 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_stress_all/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_mem_partial_access.1920193963
Short name T123
Test name
Test status
Simulation time 25788482 ps
CPU time 1.33 seconds
Started Dec 27 12:48:24 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 215408 kb
Host smart-24143a94-0f3c-4449-b103-ee95cf21bea2
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1920193963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_partia
l_access.1920193963 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_tl_intg_err.3095531962
Short name T146
Test name
Test status
Simulation time 1131278582 ps
CPU time 3.31 seconds
Started Dec 27 12:48:21 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 217920 kb
Host smart-d869504b-0140-4cd2-85be-a75f4286be9f
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3095531962 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_intg_err.30955
31962 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_shake_256.2787926761
Short name T222
Test name
Test status
Simulation time 302799353493 ps
CPU time 3824.82 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 02:20:32 PM PST 23
Peak memory 561132 kb
Host smart-a75e1136-e875-4310-ad7f-44b33ba6c415
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2787926761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_256.2787926761 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/0.kmac_lc_escalation.1646394474
Short name T54
Test name
Test status
Simulation time 250757721 ps
CPU time 4.2 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:16:02 PM PST 23
Peak memory 220812 kb
Host smart-86318ffb-fa43-47c3-a1a9-1a62e4d5ec36
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1646394474 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_lc_escalation.1646394474 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/0.kmac_lc_escalation/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_mem_rw_with_rand_reset.702852494
Short name T94
Test name
Test status
Simulation time 126803942 ps
CPU time 1.95 seconds
Started Dec 27 12:48:20 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 223588 kb
Host smart-5d57a8f6-4c92-4e1b-80e0-36ea9f4d37f4
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=702852494 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 1.kmac_csr_mem_rw_with_rand_reset.702852494 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_aliasing.1120189846
Short name T1241
Test name
Test status
Simulation time 1824400524 ps
CPU time 9.31 seconds
Started Dec 27 12:48:21 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 207216 kb
Host smart-c70fc563-8833-4a2a-8f02-7acd1a2ad072
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1120189846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_aliasing.1120189
846 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_bit_bash.1111079934
Short name T1266
Test name
Test status
Simulation time 166275892 ps
CPU time 8.32 seconds
Started Dec 27 12:48:21 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 207268 kb
Host smart-434ad7ad-5d96-4ea4-85f0-648fc73de0c5
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1111079934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_bit_bash.1111079
934 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_hw_reset.867808278
Short name T168
Test name
Test status
Simulation time 17244347 ps
CPU time 0.92 seconds
Started Dec 27 12:48:29 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 206944 kb
Host smart-2e06c61c-d022-479b-b077-db6a0df0d75e
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=867808278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_hw_reset.86780827
8 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_mem_rw_with_rand_reset.44699453
Short name T1225
Test name
Test status
Simulation time 76823069 ps
CPU time 1.3 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 215436 kb
Host smart-17f0640b-727b-4c1e-b09c-7119b445f840
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=44699453 -assert nopostproc +UVM_TESTNAME=k
mac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /
dev/null -cm_name 0.kmac_csr_mem_rw_with_rand_reset.44699453 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_rw.2693922741
Short name T1268
Test name
Test status
Simulation time 83302104 ps
CPU time 0.93 seconds
Started Dec 27 12:48:12 PM PST 23
Finished Dec 27 12:48:20 PM PST 23
Peak memory 215252 kb
Host smart-29598ce2-7846-461b-9aca-c3bc61caf4fc
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2693922741 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_rw.2693922741 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_intr_test.4290732728
Short name T2
Test name
Test status
Simulation time 20974861 ps
CPU time 0.76 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 207104 kb
Host smart-55ecdc28-093b-40dd-b13e-3d9b86e50250
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4290732728 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_intr_test.4290732728 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_mem_walk.2652387155
Short name T164
Test name
Test status
Simulation time 16097382 ps
CPU time 0.72 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:30 PM PST 23
Peak memory 206996 kb
Host smart-d9aff5f8-6394-4914-8dde-b86a29ea4d9c
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2652387155 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_walk.2652387155
+enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_same_csr_outstanding.3561721408
Short name T1160
Test name
Test status
Simulation time 48842409 ps
CPU time 1.5 seconds
Started Dec 27 12:48:11 PM PST 23
Finished Dec 27 12:48:20 PM PST 23
Peak memory 207300 kb
Host smart-72a4e5c9-e43e-4e66-9667-237aec3cb675
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3561721408 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_same_csr
_outstanding.3561721408 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors.3047124336
Short name T1173
Test name
Test status
Simulation time 41074230 ps
CPU time 0.95 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:26 PM PST 23
Peak memory 207132 kb
Host smart-a64657f3-8bc0-4591-a3f0-c9fddb76da12
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047124336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_shadow_reg_
errors.3047124336 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors_with_csr_rw.2781867971
Short name T1205
Test name
Test status
Simulation time 486385309 ps
CPU time 1.96 seconds
Started Dec 27 12:48:27 PM PST 23
Finished Dec 27 12:48:33 PM PST 23
Peak memory 223076 kb
Host smart-aed00bbc-a86d-452a-ac61-1ee3de0e2bea
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2781867971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac
_shadow_reg_errors_with_csr_rw.2781867971 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_tl_errors.2278357706
Short name T1206
Test name
Test status
Simulation time 44534033 ps
CPU time 1.48 seconds
Started Dec 27 12:48:10 PM PST 23
Finished Dec 27 12:48:19 PM PST 23
Peak memory 215600 kb
Host smart-a67b47e7-f879-4342-bd00-ac63f0bebd15
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2278357706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_errors.2278357706 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_aliasing.2479707109
Short name T1237
Test name
Test status
Simulation time 1869577427 ps
CPU time 5.97 seconds
Started Dec 27 12:48:40 PM PST 23
Finished Dec 27 12:48:49 PM PST 23
Peak memory 207236 kb
Host smart-7bb37438-5c4f-47ca-8647-a1cb7330ec3d
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2479707109 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_aliasing.2479707
109 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_bit_bash.523364379
Short name T165
Test name
Test status
Simulation time 1069169052 ps
CPU time 19.43 seconds
Started Dec 27 12:48:16 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 207184 kb
Host smart-b1031987-d64e-4d24-854c-d14682eca48a
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=523364379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_bit_bash.52336437
9 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_hw_reset.2811918446
Short name T1146
Test name
Test status
Simulation time 71632752 ps
CPU time 0.97 seconds
Started Dec 27 12:48:20 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 207032 kb
Host smart-c43c1d0a-09db-4dd0-8419-b2f2aae486f8
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2811918446 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_hw_reset.2811918
446 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_rw.4130132800
Short name T81
Test name
Test status
Simulation time 17829686 ps
CPU time 0.92 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 207072 kb
Host smart-fc6aa5a2-cbe2-4d37-a5f9-5c8926dddae5
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4130132800 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_rw.4130132800 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_intr_test.3320770282
Short name T1232
Test name
Test status
Simulation time 21140072 ps
CPU time 0.77 seconds
Started Dec 27 12:48:22 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 207040 kb
Host smart-f428ac79-4ce6-4ce9-b5b6-06591cd835d7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3320770282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_intr_test.3320770282 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_mem_partial_access.2299626370
Short name T121
Test name
Test status
Simulation time 20543277 ps
CPU time 1.36 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 215408 kb
Host smart-cc1e94a8-53b5-4071-941c-60e4e60a485b
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2299626370 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_partia
l_access.2299626370 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_mem_walk.1246361289
Short name T161
Test name
Test status
Simulation time 14191159 ps
CPU time 0.77 seconds
Started Dec 27 12:48:05 PM PST 23
Finished Dec 27 12:48:14 PM PST 23
Peak memory 207012 kb
Host smart-604e6b8b-5e08-48e3-9d86-e06693403519
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1246361289 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_walk.1246361289
+enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_same_csr_outstanding.2460821805
Short name T1176
Test name
Test status
Simulation time 60687645 ps
CPU time 1.6 seconds
Started Dec 27 12:48:34 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 215584 kb
Host smart-66b1d199-0e79-4fc6-aac7-8e96b4e3408e
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2460821805 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_same_csr
_outstanding.2460821805 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors.3508108757
Short name T1152
Test name
Test status
Simulation time 23573414 ps
CPU time 0.98 seconds
Started Dec 27 12:48:15 PM PST 23
Finished Dec 27 12:48:24 PM PST 23
Peak memory 215540 kb
Host smart-47328ae1-8415-4a09-8d0d-3e90d8890a39
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3508108757 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_shadow_reg_
errors.3508108757 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors_with_csr_rw.2268414773
Short name T98
Test name
Test status
Simulation time 179569566 ps
CPU time 2.85 seconds
Started Dec 27 12:48:25 PM PST 23
Finished Dec 27 12:48:33 PM PST 23
Peak memory 215740 kb
Host smart-6181bc57-962e-4240-bbed-58b55ec4d3a9
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2268414773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac
_shadow_reg_errors_with_csr_rw.2268414773 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_tl_errors.293997401
Short name T1178
Test name
Test status
Simulation time 315976341 ps
CPU time 2.27 seconds
Started Dec 27 12:48:40 PM PST 23
Finished Dec 27 12:48:45 PM PST 23
Peak memory 223688 kb
Host smart-63c85b92-f68c-4e19-b0d9-5e53cd16af40
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=293997401 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_errors.293997401 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/1.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_csr_mem_rw_with_rand_reset.3366644557
Short name T1218
Test name
Test status
Simulation time 22438687 ps
CPU time 1.27 seconds
Started Dec 27 12:49:01 PM PST 23
Finished Dec 27 12:49:06 PM PST 23
Peak memory 215492 kb
Host smart-0ea7a8ec-852c-4451-b720-abb97697fdc0
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3366644557 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 10.kmac_csr_mem_rw_with_rand_reset.3366644557 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_csr_rw.639651280
Short name T1224
Test name
Test status
Simulation time 39587512 ps
CPU time 0.98 seconds
Started Dec 27 12:48:45 PM PST 23
Finished Dec 27 12:48:48 PM PST 23
Peak memory 206988 kb
Host smart-a36b73ef-b4fa-4bb0-86e0-658cf85a347f
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=639651280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_csr_rw.639651280 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/10.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_same_csr_outstanding.2035931762
Short name T1245
Test name
Test status
Simulation time 432862538 ps
CPU time 2.49 seconds
Started Dec 27 12:48:47 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 215520 kb
Host smart-f761c2a2-4db3-410c-b647-0adbf5f4c6d3
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2035931762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_same_cs
r_outstanding.2035931762 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors.3587706995
Short name T1170
Test name
Test status
Simulation time 54776346 ps
CPU time 1.08 seconds
Started Dec 27 12:48:28 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 215824 kb
Host smart-0f77b984-fcb1-4beb-a34d-c58d8ddf2159
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3587706995 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_shadow_reg
_errors.3587706995 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors_with_csr_rw.703008500
Short name T1258
Test name
Test status
Simulation time 196495023 ps
CPU time 2.76 seconds
Started Dec 27 12:48:50 PM PST 23
Finished Dec 27 12:48:55 PM PST 23
Peak memory 223164 kb
Host smart-aadbed7d-3ede-40b7-a950-a8146cbb8e8a
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=703008500 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac
_shadow_reg_errors_with_csr_rw.703008500 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_tl_errors.957288728
Short name T1267
Test name
Test status
Simulation time 350195678 ps
CPU time 2.77 seconds
Started Dec 27 12:48:37 PM PST 23
Finished Dec 27 12:48:44 PM PST 23
Peak memory 215520 kb
Host smart-1b53fc7c-f92a-4461-b6eb-42548da41e27
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=957288728 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_errors.957288728 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/10.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_tl_intg_err.3442502066
Short name T110
Test name
Test status
Simulation time 1393438286 ps
CPU time 5.8 seconds
Started Dec 27 12:48:44 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 215424 kb
Host smart-e5f79eb6-84b8-4ea9-b174-e79b2783d827
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3442502066 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_intg_err.3442
502066 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_csr_mem_rw_with_rand_reset.465060742
Short name T1262
Test name
Test status
Simulation time 52924923 ps
CPU time 1.58 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 215496 kb
Host smart-e860d57b-d5ed-4c66-9b94-fde632e35517
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=465060742 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 11.kmac_csr_mem_rw_with_rand_reset.465060742 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_csr_rw.2626158895
Short name T1192
Test name
Test status
Simulation time 29252348 ps
CPU time 1.05 seconds
Started Dec 27 12:48:17 PM PST 23
Finished Dec 27 12:48:25 PM PST 23
Peak memory 207200 kb
Host smart-34c96f04-3061-45b0-8ab5-32c39856a0b1
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2626158895 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_csr_rw.2626158895 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_intr_test.2887835008
Short name T1151
Test name
Test status
Simulation time 14296368 ps
CPU time 0.74 seconds
Started Dec 27 12:48:24 PM PST 23
Finished Dec 27 12:48:30 PM PST 23
Peak memory 207032 kb
Host smart-a67ec281-5037-44f8-b9f7-5ad4ef68cad5
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2887835008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_intr_test.2887835008 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_same_csr_outstanding.148163542
Short name T1240
Test name
Test status
Simulation time 43385416 ps
CPU time 2.15 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 215528 kb
Host smart-497b0305-163b-41db-a5c9-86a4cdfe4437
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=148163542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_same_csr
_outstanding.148163542 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors.4051943595
Short name T1257
Test name
Test status
Simulation time 104907110 ps
CPU time 1.08 seconds
Started Dec 27 12:48:45 PM PST 23
Finished Dec 27 12:48:49 PM PST 23
Peak memory 215812 kb
Host smart-4dcab5de-6281-4f08-89b4-fece5736c16d
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4051943595 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_shadow_reg
_errors.4051943595 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors_with_csr_rw.3020832848
Short name T1194
Test name
Test status
Simulation time 61702859 ps
CPU time 1.86 seconds
Started Dec 27 12:48:37 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 223820 kb
Host smart-1bc30944-8456-44f9-8420-e689d3781d54
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3020832848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kma
c_shadow_reg_errors_with_csr_rw.3020832848 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_tl_errors.669535593
Short name T1213
Test name
Test status
Simulation time 199838713 ps
CPU time 1.82 seconds
Started Dec 27 12:48:22 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 215568 kb
Host smart-63690f99-eb03-4867-bdc3-dd759e440428
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=669535593 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_errors.669535593 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/11.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_tl_intg_err.2985223658
Short name T112
Test name
Test status
Simulation time 115834854 ps
CPU time 2.37 seconds
Started Dec 27 12:48:21 PM PST 23
Finished Dec 27 12:48:30 PM PST 23
Peak memory 215400 kb
Host smart-40995d41-1ede-4452-b6fa-e78a976838ba
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2985223658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_intg_err.2985
223658 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_csr_mem_rw_with_rand_reset.2220609718
Short name T1189
Test name
Test status
Simulation time 32226945 ps
CPU time 1.25 seconds
Started Dec 27 12:48:59 PM PST 23
Finished Dec 27 12:49:04 PM PST 23
Peak memory 215456 kb
Host smart-704f6e2a-bdda-46e4-8af6-a17d36388517
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2220609718 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 12.kmac_csr_mem_rw_with_rand_reset.2220609718 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_csr_rw.1944636687
Short name T1253
Test name
Test status
Simulation time 63384175 ps
CPU time 0.98 seconds
Started Dec 27 12:48:48 PM PST 23
Finished Dec 27 12:48:51 PM PST 23
Peak memory 207032 kb
Host smart-a96ad3da-5381-4f22-bc8b-cb2d293a81f5
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1944636687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_csr_rw.1944636687 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_intr_test.1315944864
Short name T1231
Test name
Test status
Simulation time 16323960 ps
CPU time 0.82 seconds
Started Dec 27 12:48:25 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 207036 kb
Host smart-d81c4a6b-5b82-4406-bb07-e27deb655681
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1315944864 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_intr_test.1315944864 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_same_csr_outstanding.2205591833
Short name T128
Test name
Test status
Simulation time 503503637 ps
CPU time 2.68 seconds
Started Dec 27 12:48:43 PM PST 23
Finished Dec 27 12:48:48 PM PST 23
Peak memory 215516 kb
Host smart-79f07e21-7cbd-49fd-8264-332c4ff7c808
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2205591833 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_same_cs
r_outstanding.2205591833 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors.665057918
Short name T1217
Test name
Test status
Simulation time 194365929 ps
CPU time 1.3 seconds
Started Dec 27 12:48:17 PM PST 23
Finished Dec 27 12:48:25 PM PST 23
Peak memory 215852 kb
Host smart-6e6fe202-fd0f-4387-930b-9efd88302b43
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=665057918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_shadow_reg_
errors.665057918 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors_with_csr_rw.1002108928
Short name T1252
Test name
Test status
Simulation time 46843727 ps
CPU time 2.48 seconds
Started Dec 27 12:48:19 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 215816 kb
Host smart-8c6f1e9e-118f-4232-92b6-885226618daf
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1002108928 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kma
c_shadow_reg_errors_with_csr_rw.1002108928 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_tl_errors.963321656
Short name T84
Test name
Test status
Simulation time 43411646 ps
CPU time 1.54 seconds
Started Dec 27 12:48:15 PM PST 23
Finished Dec 27 12:48:24 PM PST 23
Peak memory 215584 kb
Host smart-bc68c25e-90b2-4d00-b3e2-89d3b740ce11
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=963321656 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_errors.963321656 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/12.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_tl_intg_err.1938775741
Short name T143
Test name
Test status
Simulation time 187336979 ps
CPU time 4.04 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 215488 kb
Host smart-cee02c89-3055-4ce7-bb78-1f4277ccf137
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1938775741 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_intg_err.1938
775741 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_csr_mem_rw_with_rand_reset.1272815958
Short name T178
Test name
Test status
Simulation time 25359571 ps
CPU time 1.29 seconds
Started Dec 27 12:48:47 PM PST 23
Finished Dec 27 12:48:50 PM PST 23
Peak memory 215476 kb
Host smart-41bbec69-33e6-4485-98d5-cef3b85a66d7
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1272815958 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 13.kmac_csr_mem_rw_with_rand_reset.1272815958 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_csr_rw.62958610
Short name T1149
Test name
Test status
Simulation time 30145974 ps
CPU time 1.22 seconds
Started Dec 27 12:48:15 PM PST 23
Finished Dec 27 12:48:23 PM PST 23
Peak memory 207152 kb
Host smart-424637e5-1a42-4fbe-beac-d00f4ffde7d0
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=62958610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_csr_rw.62958610 +enable_mas
king=0 +sw_key_masked=0
Directory /workspace/13.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_intr_test.1765198060
Short name T1200
Test name
Test status
Simulation time 52128490 ps
CPU time 0.78 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 207044 kb
Host smart-a902b171-4784-4765-94ca-c15d794c1b98
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1765198060 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_intr_test.1765198060 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_same_csr_outstanding.3958567664
Short name T117
Test name
Test status
Simulation time 182391899 ps
CPU time 2.46 seconds
Started Dec 27 12:48:45 PM PST 23
Finished Dec 27 12:48:50 PM PST 23
Peak memory 215416 kb
Host smart-7f3c8ace-0747-40ec-a493-20ef152b3786
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3958567664 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_same_cs
r_outstanding.3958567664 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors.156542916
Short name T129
Test name
Test status
Simulation time 59801866 ps
CPU time 1.38 seconds
Started Dec 27 12:48:20 PM PST 23
Finished Dec 27 12:48:28 PM PST 23
Peak memory 215768 kb
Host smart-e0d41075-402d-470d-a7a3-0a8c56658023
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=156542916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_shadow_reg_
errors.156542916 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors_with_csr_rw.167900693
Short name T1154
Test name
Test status
Simulation time 73313356 ps
CPU time 1.52 seconds
Started Dec 27 12:49:00 PM PST 23
Finished Dec 27 12:49:06 PM PST 23
Peak memory 215540 kb
Host smart-bba47535-dad5-4ad7-bc59-953b3856f6c1
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=167900693 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac
_shadow_reg_errors_with_csr_rw.167900693 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_tl_errors.82958707
Short name T1202
Test name
Test status
Simulation time 126614892 ps
CPU time 1.76 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 215624 kb
Host smart-076ac9f9-c9f5-42b0-ade5-c6ec1e59b059
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=82958707 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -
cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_errors.82958707 +enable_mas
king=0 +sw_key_masked=0
Directory /workspace/13.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_tl_intg_err.3625208849
Short name T145
Test name
Test status
Simulation time 201881446 ps
CPU time 4.99 seconds
Started Dec 27 12:48:29 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 207116 kb
Host smart-401ed119-b323-405b-b9dd-fd5014ca6d15
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3625208849 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_intg_err.3625
208849 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_csr_mem_rw_with_rand_reset.1192484535
Short name T93
Test name
Test status
Simulation time 61689403 ps
CPU time 1.29 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 215516 kb
Host smart-38c97437-fee1-43e1-a09c-25b98671e33d
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1192484535 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 14.kmac_csr_mem_rw_with_rand_reset.1192484535 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_csr_rw.718374573
Short name T1207
Test name
Test status
Simulation time 24730201 ps
CPU time 0.95 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 207172 kb
Host smart-2465c63e-11bc-4715-85c9-61a9cef36479
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=718374573 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_csr_rw.718374573 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/14.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_intr_test.2322058207
Short name T1214
Test name
Test status
Simulation time 32686020 ps
CPU time 0.74 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 207088 kb
Host smart-c4f3d102-3fcc-478e-a5c1-4e3b2b29cc13
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2322058207 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_intr_test.2322058207 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_same_csr_outstanding.661676975
Short name T1209
Test name
Test status
Simulation time 86617345 ps
CPU time 1.72 seconds
Started Dec 27 12:50:33 PM PST 23
Finished Dec 27 12:50:41 PM PST 23
Peak memory 207336 kb
Host smart-87f82069-3db6-4589-a6d4-7b0e2136d002
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=661676975 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_same_csr
_outstanding.661676975 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors.1636480024
Short name T173
Test name
Test status
Simulation time 37727127 ps
CPU time 1.25 seconds
Started Dec 27 12:48:37 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 215692 kb
Host smart-3d0956ea-89a1-4e9a-80cc-10fc04b1e68c
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1636480024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_shadow_reg
_errors.1636480024 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors_with_csr_rw.3189694210
Short name T1239
Test name
Test status
Simulation time 49393016 ps
CPU time 1.51 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 215536 kb
Host smart-08f2d550-995e-4862-87b2-b7c66dd36e8d
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3189694210 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kma
c_shadow_reg_errors_with_csr_rw.3189694210 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_tl_errors.567370291
Short name T1195
Test name
Test status
Simulation time 225454831 ps
CPU time 1.5 seconds
Started Dec 27 12:48:27 PM PST 23
Finished Dec 27 12:48:33 PM PST 23
Peak memory 215496 kb
Host smart-e8fa89cb-abbe-4eef-8d26-77b5a30d088a
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=567370291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_errors.567370291 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/14.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_csr_mem_rw_with_rand_reset.1562284169
Short name T1158
Test name
Test status
Simulation time 30873834 ps
CPU time 1.72 seconds
Started Dec 27 12:48:47 PM PST 23
Finished Dec 27 12:48:50 PM PST 23
Peak memory 223608 kb
Host smart-b194c920-5ae7-40e3-92af-0fa3d4a92619
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1562284169 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 15.kmac_csr_mem_rw_with_rand_reset.1562284169 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_csr_rw.1580499979
Short name T115
Test name
Test status
Simulation time 42378116 ps
CPU time 0.88 seconds
Started Dec 27 12:48:28 PM PST 23
Finished Dec 27 12:48:33 PM PST 23
Peak memory 207228 kb
Host smart-c08439ff-ddc8-4651-8d88-bd87ea662be7
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1580499979 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_csr_rw.1580499979 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_intr_test.3426001386
Short name T1222
Test name
Test status
Simulation time 16188501 ps
CPU time 0.81 seconds
Started Dec 27 12:48:48 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 207032 kb
Host smart-e5c29503-bd3c-45c5-a97e-20e4fe4eae0d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3426001386 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_intr_test.3426001386 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_same_csr_outstanding.3510038879
Short name T126
Test name
Test status
Simulation time 157968391 ps
CPU time 2.47 seconds
Started Dec 27 12:48:44 PM PST 23
Finished Dec 27 12:48:48 PM PST 23
Peak memory 215416 kb
Host smart-8b5f4ccb-685e-41e3-b63c-30985d677495
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3510038879 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_same_cs
r_outstanding.3510038879 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors.3500417926
Short name T1246
Test name
Test status
Simulation time 46036481 ps
CPU time 1.03 seconds
Started Dec 27 12:48:40 PM PST 23
Finished Dec 27 12:48:44 PM PST 23
Peak memory 215696 kb
Host smart-0501d24e-d3d2-49b5-a101-013905b0b6d6
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3500417926 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_shadow_reg
_errors.3500417926 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors_with_csr_rw.1099820424
Short name T104
Test name
Test status
Simulation time 434592010 ps
CPU time 2.75 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 223840 kb
Host smart-cc42690a-f5c7-4d71-b3fc-69ce7f62bca8
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1099820424 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kma
c_shadow_reg_errors_with_csr_rw.1099820424 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_tl_errors.1855245129
Short name T1187
Test name
Test status
Simulation time 116724979 ps
CPU time 2.91 seconds
Started Dec 27 12:48:23 PM PST 23
Finished Dec 27 12:48:32 PM PST 23
Peak memory 215540 kb
Host smart-c453cfd4-8075-4bbc-a18e-f8e2a93c128a
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1855245129 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_errors.1855245129 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_tl_intg_err.2658028323
Short name T1242
Test name
Test status
Simulation time 269573754 ps
CPU time 3.08 seconds
Started Dec 27 12:48:32 PM PST 23
Finished Dec 27 12:48:39 PM PST 23
Peak memory 215388 kb
Host smart-3ad318be-37e6-4943-9780-4d5a41913966
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2658028323 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_intg_err.2658
028323 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_csr_mem_rw_with_rand_reset.66190022
Short name T131
Test name
Test status
Simulation time 35383218 ps
CPU time 1.27 seconds
Started Dec 27 12:48:14 PM PST 23
Finished Dec 27 12:48:23 PM PST 23
Peak memory 215412 kb
Host smart-50864de7-a9f6-475f-b18a-723937ecaec4
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=66190022 -assert nopostproc +UVM_TESTNAME=k
mac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /
dev/null -cm_name 16.kmac_csr_mem_rw_with_rand_reset.66190022 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_csr_rw.3462668779
Short name T120
Test name
Test status
Simulation time 27024117 ps
CPU time 1.1 seconds
Started Dec 27 12:48:19 PM PST 23
Finished Dec 27 12:48:28 PM PST 23
Peak memory 207268 kb
Host smart-fe49a591-50a9-4884-8ac7-cf02b5db003b
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3462668779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_csr_rw.3462668779 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_intr_test.3893224970
Short name T1190
Test name
Test status
Simulation time 44317441 ps
CPU time 0.74 seconds
Started Dec 27 12:48:57 PM PST 23
Finished Dec 27 12:49:01 PM PST 23
Peak memory 207060 kb
Host smart-543f608d-a82e-4852-a84a-6291087e6597
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3893224970 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_intr_test.3893224970 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_same_csr_outstanding.885526908
Short name T1155
Test name
Test status
Simulation time 778972308 ps
CPU time 1.77 seconds
Started Dec 27 12:48:50 PM PST 23
Finished Dec 27 12:48:55 PM PST 23
Peak memory 215428 kb
Host smart-5eae605b-a223-4f65-95c0-1a54d2840a45
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=885526908 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_same_csr
_outstanding.885526908 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors.1431391617
Short name T1219
Test name
Test status
Simulation time 52444196 ps
CPU time 1.35 seconds
Started Dec 27 12:48:50 PM PST 23
Finished Dec 27 12:48:54 PM PST 23
Peak memory 215776 kb
Host smart-8ed1e830-690a-4c29-9b5d-3a991812f5a5
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1431391617 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_shadow_reg
_errors.1431391617 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors_with_csr_rw.2372886355
Short name T1221
Test name
Test status
Simulation time 403611379 ps
CPU time 2.91 seconds
Started Dec 27 12:48:49 PM PST 23
Finished Dec 27 12:48:54 PM PST 23
Peak memory 215864 kb
Host smart-61b1d78b-d445-4b4b-b5a2-8b2fba0b8e3f
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2372886355 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kma
c_shadow_reg_errors_with_csr_rw.2372886355 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_tl_errors.1314166016
Short name T1203
Test name
Test status
Simulation time 107856274 ps
CPU time 3.02 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:39 PM PST 23
Peak memory 215460 kb
Host smart-408dd610-b7a9-4df9-8976-ca067c2bd008
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1314166016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_errors.1314166016 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_tl_intg_err.1882454793
Short name T152
Test name
Test status
Simulation time 424522476 ps
CPU time 2.68 seconds
Started Dec 27 12:48:20 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 217892 kb
Host smart-4aa18a65-5d07-490c-92a8-f2aa013973f1
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1882454793 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_intg_err.1882
454793 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_csr_mem_rw_with_rand_reset.761711827
Short name T1255
Test name
Test status
Simulation time 67892958 ps
CPU time 1.51 seconds
Started Dec 27 12:48:34 PM PST 23
Finished Dec 27 12:48:39 PM PST 23
Peak memory 215488 kb
Host smart-2fa9935e-e88b-44ae-a353-e8e594bbbd76
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=761711827 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 17.kmac_csr_mem_rw_with_rand_reset.761711827 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_csr_rw.2048911031
Short name T170
Test name
Test status
Simulation time 14937564 ps
CPU time 0.93 seconds
Started Dec 27 12:48:45 PM PST 23
Finished Dec 27 12:48:48 PM PST 23
Peak memory 206984 kb
Host smart-f5863b48-ef5c-47d4-be71-c19e317b24da
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2048911031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_csr_rw.2048911031 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_intr_test.458193174
Short name T1197
Test name
Test status
Simulation time 16065448 ps
CPU time 0.78 seconds
Started Dec 27 12:49:05 PM PST 23
Finished Dec 27 12:49:14 PM PST 23
Peak memory 207000 kb
Host smart-f0f48cc4-ebff-4887-85e5-4614d90e0846
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=458193174 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_intr_test.458193174 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/17.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_same_csr_outstanding.2032344480
Short name T1201
Test name
Test status
Simulation time 386907221 ps
CPU time 2.79 seconds
Started Dec 27 12:48:41 PM PST 23
Finished Dec 27 12:48:46 PM PST 23
Peak memory 215628 kb
Host smart-f7ec32c5-c9c7-4422-9762-e2b1a3d4d54b
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2032344480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_same_cs
r_outstanding.2032344480 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors.4129513738
Short name T1256
Test name
Test status
Simulation time 79847570 ps
CPU time 1.08 seconds
Started Dec 27 12:48:30 PM PST 23
Finished Dec 27 12:48:35 PM PST 23
Peak memory 215760 kb
Host smart-585c906e-82d1-4f84-9aee-f686f54f6b57
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4129513738 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_shadow_reg
_errors.4129513738 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors_with_csr_rw.3424777038
Short name T50
Test name
Test status
Simulation time 53931333 ps
CPU time 1.72 seconds
Started Dec 27 12:48:30 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 215744 kb
Host smart-0b34fcd1-ed24-4c2b-8015-764e46008be4
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3424777038 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kma
c_shadow_reg_errors_with_csr_rw.3424777038 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_tl_errors.2429751530
Short name T1150
Test name
Test status
Simulation time 239684330 ps
CPU time 3.08 seconds
Started Dec 27 12:49:01 PM PST 23
Finished Dec 27 12:49:08 PM PST 23
Peak memory 215624 kb
Host smart-0282fae8-7279-4e37-97b1-dd90f5b9a082
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2429751530 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_errors.2429751530 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_csr_mem_rw_with_rand_reset.695812198
Short name T1193
Test name
Test status
Simulation time 57761308 ps
CPU time 1.31 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 215432 kb
Host smart-6b2a3208-5cfc-4cdc-a21b-bc5358d259e4
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=695812198 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 18.kmac_csr_mem_rw_with_rand_reset.695812198 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_csr_rw.1136007407
Short name T1272
Test name
Test status
Simulation time 24198532 ps
CPU time 0.95 seconds
Started Dec 27 12:48:49 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 207088 kb
Host smart-0a48f559-f7c6-4d97-9df8-8b412f2d289b
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1136007407 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_csr_rw.1136007407 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_intr_test.3458562779
Short name T166
Test name
Test status
Simulation time 24393462 ps
CPU time 0.75 seconds
Started Dec 27 12:49:02 PM PST 23
Finished Dec 27 12:49:06 PM PST 23
Peak memory 207076 kb
Host smart-814dbe0c-0aae-4310-93c4-00dc7df99e70
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3458562779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_intr_test.3458562779 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_same_csr_outstanding.969738257
Short name T1186
Test name
Test status
Simulation time 269913850 ps
CPU time 2.85 seconds
Started Dec 27 12:48:59 PM PST 23
Finished Dec 27 12:49:05 PM PST 23
Peak memory 215580 kb
Host smart-9c87131c-9b50-4be2-bf9f-74f5d33b9e84
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=969738257 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_same_csr
_outstanding.969738257 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors.1235797669
Short name T102
Test name
Test status
Simulation time 72684568 ps
CPU time 1.03 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 215812 kb
Host smart-bc922966-e6e7-4a98-899a-d728c9379d70
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1235797669 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_shadow_reg
_errors.1235797669 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors_with_csr_rw.170045083
Short name T83
Test name
Test status
Simulation time 33200385 ps
CPU time 1.6 seconds
Started Dec 27 12:48:30 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 215600 kb
Host smart-11d78602-8149-40de-9a0b-5f2af0c90716
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=170045083 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac
_shadow_reg_errors_with_csr_rw.170045083 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_tl_errors.3919405116
Short name T1247
Test name
Test status
Simulation time 30715702 ps
CPU time 1.11 seconds
Started Dec 27 12:48:39 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 207424 kb
Host smart-42f8d9ea-7f94-4398-8e92-6e04c4edf1f7
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3919405116 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_errors.3919405116 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_tl_intg_err.2878140043
Short name T114
Test name
Test status
Simulation time 760222352 ps
CPU time 4.58 seconds
Started Dec 27 12:49:01 PM PST 23
Finished Dec 27 12:49:09 PM PST 23
Peak memory 215284 kb
Host smart-2f581868-47e5-4da7-9707-b16520c239bd
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2878140043 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_intg_err.2878
140043 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_csr_mem_rw_with_rand_reset.3051899884
Short name T1182
Test name
Test status
Simulation time 65968345 ps
CPU time 1.45 seconds
Started Dec 27 12:48:58 PM PST 23
Finished Dec 27 12:49:02 PM PST 23
Peak memory 215500 kb
Host smart-46e5bf9e-55cd-4bc5-952f-ea9ac5e15010
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3051899884 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 19.kmac_csr_mem_rw_with_rand_reset.3051899884 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_csr_rw.1165727533
Short name T1145
Test name
Test status
Simulation time 65547951 ps
CPU time 1.12 seconds
Started Dec 27 12:49:17 PM PST 23
Finished Dec 27 12:49:31 PM PST 23
Peak memory 207288 kb
Host smart-43e32bdd-17e6-4dca-8884-b70370c63d61
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1165727533 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_csr_rw.1165727533 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_intr_test.3018108689
Short name T1249
Test name
Test status
Simulation time 13032708 ps
CPU time 0.76 seconds
Started Dec 27 12:49:07 PM PST 23
Finished Dec 27 12:49:12 PM PST 23
Peak memory 207100 kb
Host smart-91cf945d-64e1-404b-aeb2-58d9ebdc7f74
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3018108689 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_intr_test.3018108689 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_same_csr_outstanding.2935211055
Short name T1230
Test name
Test status
Simulation time 82841175 ps
CPU time 1.43 seconds
Started Dec 27 12:49:02 PM PST 23
Finished Dec 27 12:49:06 PM PST 23
Peak memory 215532 kb
Host smart-d7fe1ee7-f233-47a6-927b-ec2a368a17db
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2935211055 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_same_cs
r_outstanding.2935211055 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors.2817906802
Short name T176
Test name
Test status
Simulation time 34709254 ps
CPU time 1.22 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 215812 kb
Host smart-8f254ad0-2bce-4125-ac4a-8179e959f6d6
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2817906802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_shadow_reg
_errors.2817906802 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors_with_csr_rw.1255978328
Short name T1175
Test name
Test status
Simulation time 237536426 ps
CPU time 1.74 seconds
Started Dec 27 12:48:56 PM PST 23
Finished Dec 27 12:49:00 PM PST 23
Peak memory 215364 kb
Host smart-2fab508f-b690-4973-8016-014c3d27d401
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1255978328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kma
c_shadow_reg_errors_with_csr_rw.1255978328 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_tl_errors.3991013412
Short name T1220
Test name
Test status
Simulation time 347887754 ps
CPU time 2.55 seconds
Started Dec 27 12:48:45 PM PST 23
Finished Dec 27 12:48:50 PM PST 23
Peak memory 215496 kb
Host smart-afc1af8f-3d20-433f-a58c-f5e9b85c9a31
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3991013412 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_errors.3991013412 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_tl_intg_err.1561792673
Short name T147
Test name
Test status
Simulation time 430015435 ps
CPU time 5.26 seconds
Started Dec 27 12:48:57 PM PST 23
Finished Dec 27 12:49:04 PM PST 23
Peak memory 207192 kb
Host smart-584a1c42-05b9-473a-8ea3-91d35e7d5983
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1561792673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_intg_err.1561
792673 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_aliasing.1041572755
Short name T125
Test name
Test status
Simulation time 5244786903 ps
CPU time 7.16 seconds
Started Dec 27 12:48:29 PM PST 23
Finished Dec 27 12:48:41 PM PST 23
Peak memory 215564 kb
Host smart-92a78dc4-7400-4842-845f-37cee323cdfd
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1041572755 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_aliasing.1041572
755 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_bit_bash.1804024158
Short name T1169
Test name
Test status
Simulation time 753731682 ps
CPU time 10.71 seconds
Started Dec 27 12:48:20 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 207260 kb
Host smart-2798ea70-e23d-432a-9070-424a564b14ad
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1804024158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_bit_bash.1804024
158 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_hw_reset.538857852
Short name T1183
Test name
Test status
Simulation time 105408736 ps
CPU time 1.13 seconds
Started Dec 27 12:48:34 PM PST 23
Finished Dec 27 12:48:39 PM PST 23
Peak memory 207168 kb
Host smart-0450815d-6f79-4c54-90c4-a29fff6677c1
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=538857852 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_hw_reset.53885785
2 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_mem_rw_with_rand_reset.11719537
Short name T92
Test name
Test status
Simulation time 101744751 ps
CPU time 1.61 seconds
Started Dec 27 12:48:13 PM PST 23
Finished Dec 27 12:48:23 PM PST 23
Peak memory 215480 kb
Host smart-008efdd5-66f3-42d4-9cc3-153c342d1dbd
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=11719537 -assert nopostproc +UVM_TESTNAME=k
mac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /
dev/null -cm_name 2.kmac_csr_mem_rw_with_rand_reset.11719537 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_rw.146708728
Short name T1196
Test name
Test status
Simulation time 65307120 ps
CPU time 1.13 seconds
Started Dec 27 12:48:15 PM PST 23
Finished Dec 27 12:48:23 PM PST 23
Peak memory 207240 kb
Host smart-e9d215eb-e7ef-41fd-9d90-d83f805cf560
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=146708728 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_rw.146708728 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_intr_test.3980114156
Short name T1184
Test name
Test status
Simulation time 37106138 ps
CPU time 0.74 seconds
Started Dec 27 12:48:42 PM PST 23
Finished Dec 27 12:48:46 PM PST 23
Peak memory 206996 kb
Host smart-cd98dc13-4ff5-4c85-acc4-ed9aac99594d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3980114156 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_intr_test.3980114156 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_mem_partial_access.1411978442
Short name T122
Test name
Test status
Simulation time 67145853 ps
CPU time 1.4 seconds
Started Dec 27 12:48:10 PM PST 23
Finished Dec 27 12:48:19 PM PST 23
Peak memory 215424 kb
Host smart-3e3191bc-e4e3-4055-a3b6-6f15766354b4
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1411978442 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_partia
l_access.1411978442 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_mem_walk.1556105023
Short name T1147
Test name
Test status
Simulation time 32496681 ps
CPU time 0.73 seconds
Started Dec 27 12:48:44 PM PST 23
Finished Dec 27 12:48:47 PM PST 23
Peak memory 207004 kb
Host smart-32d81365-3258-4092-8900-995beb58d5e2
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1556105023 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_walk.1556105023
+enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_same_csr_outstanding.2520477574
Short name T127
Test name
Test status
Simulation time 226894597 ps
CPU time 2.55 seconds
Started Dec 27 12:48:29 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 215500 kb
Host smart-dba428cb-0e56-4039-beb7-127f32802443
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2520477574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_same_csr
_outstanding.2520477574 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.1156111749
Short name T1264
Test name
Test status
Simulation time 58717452 ps
CPU time 1.34 seconds
Started Dec 27 12:48:28 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 215800 kb
Host smart-15734e16-39b4-4c3f-b24a-3ba217eb0537
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1156111749 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_shadow_reg_
errors.1156111749 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_tl_errors.3915475385
Short name T3
Test name
Test status
Simulation time 67375431 ps
CPU time 2.27 seconds
Started Dec 27 12:48:27 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 215628 kb
Host smart-aabe4f65-128c-4a6c-a690-4dbd5fe30a73
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3915475385 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_errors.3915475385 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_tl_intg_err.4096474145
Short name T1261
Test name
Test status
Simulation time 199243116 ps
CPU time 4.92 seconds
Started Dec 27 12:48:16 PM PST 23
Finished Dec 27 12:48:28 PM PST 23
Peak memory 207148 kb
Host smart-175d20c4-91c8-410d-b03a-4af757e58924
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4096474145 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_intg_err.40964
74145 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/20.kmac_intr_test.321644622
Short name T1166
Test name
Test status
Simulation time 14896295 ps
CPU time 0.72 seconds
Started Dec 27 12:48:34 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 207012 kb
Host smart-49ea3e02-4b74-4cac-96f3-e5bfd66456d9
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=321644622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.kmac_intr_test.321644622 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/20.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/21.kmac_intr_test.685066406
Short name T1263
Test name
Test status
Simulation time 23153407 ps
CPU time 0.86 seconds
Started Dec 27 12:48:48 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 207056 kb
Host smart-675129f6-dfd2-4a0f-8183-9e9b2aaf54be
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=685066406 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.kmac_intr_test.685066406 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/21.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/22.kmac_intr_test.1032045535
Short name T1188
Test name
Test status
Simulation time 53247907 ps
CPU time 0.74 seconds
Started Dec 27 12:48:36 PM PST 23
Finished Dec 27 12:48:42 PM PST 23
Peak memory 206880 kb
Host smart-400c1229-4906-4c8b-91da-1d786c7c8d8e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1032045535 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.kmac_intr_test.1032045535 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/23.kmac_intr_test.2660219545
Short name T171
Test name
Test status
Simulation time 12052595 ps
CPU time 0.75 seconds
Started Dec 27 12:48:49 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 207092 kb
Host smart-806764df-31f1-4f6f-b4cc-81f1cb394040
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2660219545 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.kmac_intr_test.2660219545 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/24.kmac_intr_test.2596820260
Short name T1179
Test name
Test status
Simulation time 11176566 ps
CPU time 0.74 seconds
Started Dec 27 12:48:35 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 207020 kb
Host smart-d557bdd2-9a64-4106-8b44-c29e5cb5325f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2596820260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.kmac_intr_test.2596820260 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/25.kmac_intr_test.1117623219
Short name T1254
Test name
Test status
Simulation time 17384711 ps
CPU time 0.74 seconds
Started Dec 27 12:48:27 PM PST 23
Finished Dec 27 12:48:32 PM PST 23
Peak memory 207040 kb
Host smart-1d4fdac5-bb7a-4989-9cc6-c812327f421f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1117623219 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.kmac_intr_test.1117623219 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/27.kmac_intr_test.1987531037
Short name T130
Test name
Test status
Simulation time 17393175 ps
CPU time 0.79 seconds
Started Dec 27 12:48:30 PM PST 23
Finished Dec 27 12:48:35 PM PST 23
Peak memory 206992 kb
Host smart-28eb7bc5-68a3-4f80-831b-749d573a3cc9
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1987531037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.kmac_intr_test.1987531037 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/28.kmac_intr_test.2465540576
Short name T1215
Test name
Test status
Simulation time 14619857 ps
CPU time 0.75 seconds
Started Dec 27 12:48:54 PM PST 23
Finished Dec 27 12:48:58 PM PST 23
Peak memory 206932 kb
Host smart-77059a36-5533-45dc-ae46-21fa2abafebd
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2465540576 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.kmac_intr_test.2465540576 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/29.kmac_intr_test.2003512462
Short name T1208
Test name
Test status
Simulation time 12952048 ps
CPU time 0.72 seconds
Started Dec 27 12:48:29 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 206980 kb
Host smart-9b2ad4f7-7b05-4c83-91bd-668a9ca545ce
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2003512462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.kmac_intr_test.2003512462 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_aliasing.1474423061
Short name T85
Test name
Test status
Simulation time 560603939 ps
CPU time 5.79 seconds
Started Dec 27 12:48:16 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 207252 kb
Host smart-769302c2-80c1-4899-9f06-c405d15e78bd
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1474423061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_aliasing.1474423
061 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_bit_bash.3793431820
Short name T1198
Test name
Test status
Simulation time 1063190176 ps
CPU time 10.11 seconds
Started Dec 27 12:48:14 PM PST 23
Finished Dec 27 12:48:32 PM PST 23
Peak memory 207164 kb
Host smart-3643f896-5cc5-4126-8346-f712ec212851
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3793431820 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_bit_bash.3793431
820 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_hw_reset.2857613762
Short name T1168
Test name
Test status
Simulation time 35862080 ps
CPU time 1.13 seconds
Started Dec 27 12:48:21 PM PST 23
Finished Dec 27 12:48:29 PM PST 23
Peak memory 207232 kb
Host smart-39442dfd-be81-48fb-83bc-7ced56454f78
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2857613762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_hw_reset.2857613
762 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_mem_rw_with_rand_reset.3357220343
Short name T86
Test name
Test status
Simulation time 74354824 ps
CPU time 1.56 seconds
Started Dec 27 12:48:14 PM PST 23
Finished Dec 27 12:48:23 PM PST 23
Peak memory 215560 kb
Host smart-c3386af5-822c-41ae-b2c6-6e8498ce534a
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3357220343 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 3.kmac_csr_mem_rw_with_rand_reset.3357220343 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_rw.3371142493
Short name T116
Test name
Test status
Simulation time 29723730 ps
CPU time 1.08 seconds
Started Dec 27 12:48:41 PM PST 23
Finished Dec 27 12:48:44 PM PST 23
Peak memory 215508 kb
Host smart-ce297ba3-7656-4ac9-beeb-78de1df18533
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3371142493 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_rw.3371142493 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_intr_test.3116738801
Short name T1191
Test name
Test status
Simulation time 24645764 ps
CPU time 0.78 seconds
Started Dec 27 12:48:15 PM PST 23
Finished Dec 27 12:48:23 PM PST 23
Peak memory 206976 kb
Host smart-714eb693-20ff-402a-b8d8-701bea770d12
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3116738801 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_intr_test.3116738801 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_mem_walk.728554723
Short name T162
Test name
Test status
Simulation time 12428544 ps
CPU time 0.72 seconds
Started Dec 27 12:48:42 PM PST 23
Finished Dec 27 12:48:45 PM PST 23
Peak memory 207044 kb
Host smart-f6e640bc-5a5a-4702-8ddb-961ac56d2bab
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=728554723 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_walk.728554723 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_same_csr_outstanding.259440551
Short name T1159
Test name
Test status
Simulation time 237017927 ps
CPU time 2.67 seconds
Started Dec 27 12:48:11 PM PST 23
Finished Dec 27 12:48:21 PM PST 23
Peak memory 215456 kb
Host smart-fb6cd346-efaa-463c-97b2-764cd8ad2233
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=259440551 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_same_csr_
outstanding.259440551 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors.1504567047
Short name T1216
Test name
Test status
Simulation time 36090916 ps
CPU time 1.29 seconds
Started Dec 27 12:48:08 PM PST 23
Finished Dec 27 12:48:17 PM PST 23
Peak memory 215736 kb
Host smart-1794c0e0-e590-46eb-b577-83f5a67fd56e
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1504567047 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_shadow_reg_
errors.1504567047 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_tl_errors.3547272078
Short name T1185
Test name
Test status
Simulation time 406558287 ps
CPU time 2.75 seconds
Started Dec 27 12:48:24 PM PST 23
Finished Dec 27 12:48:32 PM PST 23
Peak memory 215600 kb
Host smart-f3deefb2-01f7-4570-a597-2b780b741a88
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3547272078 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_errors.3547272078 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_tl_intg_err.454173446
Short name T154
Test name
Test status
Simulation time 253298297 ps
CPU time 5.11 seconds
Started Dec 27 12:48:45 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 207216 kb
Host smart-218d1dc2-908e-4277-b5c9-9c2dcc48df23
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=454173446 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_intg_err.454173
446 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/31.kmac_intr_test.3478794084
Short name T1212
Test name
Test status
Simulation time 17363358 ps
CPU time 0.76 seconds
Started Dec 27 12:48:51 PM PST 23
Finished Dec 27 12:48:55 PM PST 23
Peak memory 207060 kb
Host smart-c9c1ce4b-e8c7-49a4-acef-04108053fe8b
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3478794084 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.kmac_intr_test.3478794084 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/32.kmac_intr_test.4002958939
Short name T89
Test name
Test status
Simulation time 13251333 ps
CPU time 0.76 seconds
Started Dec 27 12:49:08 PM PST 23
Finished Dec 27 12:49:13 PM PST 23
Peak memory 207048 kb
Host smart-a58e91ff-a80e-4b1c-a8ae-a167e8ca5c13
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4002958939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.kmac_intr_test.4002958939 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/33.kmac_intr_test.3865750920
Short name T149
Test name
Test status
Simulation time 24398206 ps
CPU time 0.74 seconds
Started Dec 27 12:48:59 PM PST 23
Finished Dec 27 12:49:03 PM PST 23
Peak memory 206976 kb
Host smart-44f2f5b2-5eac-4283-99e9-8a8c70861e2c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3865750920 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.kmac_intr_test.3865750920 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/34.kmac_intr_test.4012017655
Short name T1273
Test name
Test status
Simulation time 36805259 ps
CPU time 0.75 seconds
Started Dec 27 12:49:06 PM PST 23
Finished Dec 27 12:49:10 PM PST 23
Peak memory 207012 kb
Host smart-5b6f3506-0059-46c0-bf1c-f44ddd88ba84
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4012017655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.kmac_intr_test.4012017655 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/35.kmac_intr_test.2447633063
Short name T1156
Test name
Test status
Simulation time 20626706 ps
CPU time 0.7 seconds
Started Dec 27 12:48:55 PM PST 23
Finished Dec 27 12:48:58 PM PST 23
Peak memory 207020 kb
Host smart-9f37bbec-24d6-4366-9322-c022ff2e2132
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2447633063 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.kmac_intr_test.2447633063 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/36.kmac_intr_test.2860323560
Short name T1171
Test name
Test status
Simulation time 51295871 ps
CPU time 0.74 seconds
Started Dec 27 12:48:57 PM PST 23
Finished Dec 27 12:49:00 PM PST 23
Peak memory 206984 kb
Host smart-d86681e4-ca23-43b4-b8c8-a73cdee8af10
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2860323560 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.kmac_intr_test.2860323560 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/37.kmac_intr_test.2955337172
Short name T1177
Test name
Test status
Simulation time 123050531 ps
CPU time 0.76 seconds
Started Dec 27 12:48:59 PM PST 23
Finished Dec 27 12:49:03 PM PST 23
Peak memory 206948 kb
Host smart-0be7d955-28a7-4b02-9cad-aab3bea867e8
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2955337172 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.kmac_intr_test.2955337172 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/38.kmac_intr_test.4057002447
Short name T1265
Test name
Test status
Simulation time 16005629 ps
CPU time 0.72 seconds
Started Dec 27 12:48:41 PM PST 23
Finished Dec 27 12:48:44 PM PST 23
Peak memory 206932 kb
Host smart-1444bbf5-e41a-4246-9f18-532a6b9aa199
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4057002447 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.kmac_intr_test.4057002447 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/39.kmac_intr_test.519678874
Short name T1236
Test name
Test status
Simulation time 16002551 ps
CPU time 0.72 seconds
Started Dec 27 12:48:56 PM PST 23
Finished Dec 27 12:48:59 PM PST 23
Peak memory 207036 kb
Host smart-37a524a7-d73d-4eb9-a25e-dde7625372ad
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=519678874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.kmac_intr_test.519678874 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/39.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_aliasing.4263036914
Short name T1233
Test name
Test status
Simulation time 877406736 ps
CPU time 5.82 seconds
Started Dec 27 12:48:26 PM PST 23
Finished Dec 27 12:48:36 PM PST 23
Peak memory 207284 kb
Host smart-c71480cc-470f-442f-9bc7-a1ab4264e396
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4263036914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_aliasing.4263036
914 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_bit_bash.2055665889
Short name T1271
Test name
Test status
Simulation time 5369650971 ps
CPU time 20.35 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:55 PM PST 23
Peak memory 207356 kb
Host smart-333add2b-0865-45a2-9b39-44b2eafd3083
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2055665889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_bit_bash.2055665
889 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_hw_reset.4023048259
Short name T1180
Test name
Test status
Simulation time 125562840 ps
CPU time 0.88 seconds
Started Dec 27 12:48:49 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 206980 kb
Host smart-021b6c9d-b7c0-49a3-9d14-094f01a88f4e
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4023048259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_hw_reset.4023048
259 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_mem_rw_with_rand_reset.543368417
Short name T1181
Test name
Test status
Simulation time 54300274 ps
CPU time 1.72 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 223648 kb
Host smart-ee9e5b4f-6853-410d-84a6-419cc6101037
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=543368417 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 4.kmac_csr_mem_rw_with_rand_reset.543368417 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_rw.2408170464
Short name T167
Test name
Test status
Simulation time 43096349 ps
CPU time 0.96 seconds
Started Dec 27 12:48:33 PM PST 23
Finished Dec 27 12:48:38 PM PST 23
Peak memory 207188 kb
Host smart-80c53a1b-377f-45e5-9a71-f3af8ddf7be6
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2408170464 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_rw.2408170464 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_intr_test.386617699
Short name T175
Test name
Test status
Simulation time 33256601 ps
CPU time 0.73 seconds
Started Dec 27 12:48:40 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 206996 kb
Host smart-e811c4c9-5a69-4203-ab79-bfc61423de95
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=386617699 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_intr_test.386617699 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/4.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_mem_partial_access.1817662946
Short name T124
Test name
Test status
Simulation time 21556921 ps
CPU time 1.31 seconds
Started Dec 27 12:48:37 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 215416 kb
Host smart-ed376810-f408-46a1-be65-7c53fce00703
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1817662946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_partia
l_access.1817662946 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_mem_walk.280965147
Short name T119
Test name
Test status
Simulation time 14902718 ps
CPU time 0.7 seconds
Started Dec 27 12:48:10 PM PST 23
Finished Dec 27 12:48:18 PM PST 23
Peak memory 207072 kb
Host smart-4daea4ba-8efd-4ff0-a56c-68d552d0bb0d
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=280965147 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_walk.280965147 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_same_csr_outstanding.47898254
Short name T1248
Test name
Test status
Simulation time 59653693 ps
CPU time 1.68 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 215408 kb
Host smart-1e5682f5-da37-4ec8-a75a-e5588db9443b
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=47898254 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_same_csr_o
utstanding.47898254 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors.4186507217
Short name T1210
Test name
Test status
Simulation time 64207810 ps
CPU time 1.5 seconds
Started Dec 27 12:48:37 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 215708 kb
Host smart-c9b2870e-0f09-4dd5-b61c-46da92d29967
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4186507217 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_shadow_reg_
errors.4186507217 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_tl_errors.1026497776
Short name T1250
Test name
Test status
Simulation time 196085349 ps
CPU time 1.74 seconds
Started Dec 27 12:48:53 PM PST 23
Finished Dec 27 12:48:58 PM PST 23
Peak memory 215644 kb
Host smart-d97ac534-9aee-417c-b861-7b6a5dea685a
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1026497776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_errors.1026497776 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_tl_intg_err.2353289691
Short name T113
Test name
Test status
Simulation time 356792865 ps
CPU time 4.05 seconds
Started Dec 27 12:48:09 PM PST 23
Finished Dec 27 12:48:21 PM PST 23
Peak memory 217940 kb
Host smart-bdd43502-f6ad-40af-a16f-397911a85563
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2353289691 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_intg_err.23532
89691 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/40.kmac_intr_test.2206213153
Short name T1164
Test name
Test status
Simulation time 12024714 ps
CPU time 0.73 seconds
Started Dec 27 12:48:49 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 207028 kb
Host smart-c886e382-f01f-4100-baa7-fcc276d915c6
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2206213153 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.kmac_intr_test.2206213153 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/41.kmac_intr_test.767798699
Short name T1211
Test name
Test status
Simulation time 13795020 ps
CPU time 0.73 seconds
Started Dec 27 12:48:56 PM PST 23
Finished Dec 27 12:48:59 PM PST 23
Peak memory 206912 kb
Host smart-0621bb9f-e203-4644-bd34-c8384c1f0899
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=767798699 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.kmac_intr_test.767798699 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/41.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/42.kmac_intr_test.2581183785
Short name T177
Test name
Test status
Simulation time 18197156 ps
CPU time 0.77 seconds
Started Dec 27 12:48:30 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 207016 kb
Host smart-91f7b912-42c0-48e7-81a6-95857643b707
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2581183785 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.kmac_intr_test.2581183785 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/43.kmac_intr_test.1119576642
Short name T57
Test name
Test status
Simulation time 23212441 ps
CPU time 0.78 seconds
Started Dec 27 12:49:16 PM PST 23
Finished Dec 27 12:49:24 PM PST 23
Peak memory 207048 kb
Host smart-c53e2b9f-bc53-48ce-b025-ecf0ee4797b4
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1119576642 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.kmac_intr_test.1119576642 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/44.kmac_intr_test.2078125085
Short name T58
Test name
Test status
Simulation time 17799994 ps
CPU time 0.78 seconds
Started Dec 27 12:48:43 PM PST 23
Finished Dec 27 12:48:46 PM PST 23
Peak memory 207052 kb
Host smart-1225f7b8-6578-46aa-bd9c-8f9da2ce6142
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2078125085 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.kmac_intr_test.2078125085 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/45.kmac_intr_test.1580860237
Short name T1251
Test name
Test status
Simulation time 58052669 ps
CPU time 0.75 seconds
Started Dec 27 12:49:00 PM PST 23
Finished Dec 27 12:49:05 PM PST 23
Peak memory 207008 kb
Host smart-64c51e4c-38cb-4f9c-8c5e-d05770004879
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1580860237 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.kmac_intr_test.1580860237 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/46.kmac_intr_test.2619104367
Short name T1260
Test name
Test status
Simulation time 97889547 ps
CPU time 0.73 seconds
Started Dec 27 12:49:11 PM PST 23
Finished Dec 27 12:49:16 PM PST 23
Peak memory 207072 kb
Host smart-9b3fc86c-7c07-4380-8f47-88bc03d9d66d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2619104367 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.kmac_intr_test.2619104367 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/47.kmac_intr_test.184902904
Short name T1157
Test name
Test status
Simulation time 15434277 ps
CPU time 0.78 seconds
Started Dec 27 12:48:25 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 207000 kb
Host smart-56b1e03c-af8e-4d40-a22e-65aaba3c1bd1
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=184902904 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.kmac_intr_test.184902904 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/47.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/48.kmac_intr_test.3587335993
Short name T1238
Test name
Test status
Simulation time 60512845 ps
CPU time 0.76 seconds
Started Dec 27 12:48:59 PM PST 23
Finished Dec 27 12:49:03 PM PST 23
Peak memory 206936 kb
Host smart-fa0a3490-af7c-49ae-a2b5-9814fa39d104
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3587335993 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.kmac_intr_test.3587335993 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/49.kmac_intr_test.991345972
Short name T163
Test name
Test status
Simulation time 28167447 ps
CPU time 0.75 seconds
Started Dec 27 12:48:51 PM PST 23
Finished Dec 27 12:48:54 PM PST 23
Peak memory 206960 kb
Host smart-4097c94e-28e1-4665-809f-be8704309007
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=991345972 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.kmac_intr_test.991345972 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/49.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_csr_mem_rw_with_rand_reset.638802973
Short name T1227
Test name
Test status
Simulation time 25174186 ps
CPU time 1.32 seconds
Started Dec 27 12:48:23 PM PST 23
Finished Dec 27 12:48:30 PM PST 23
Peak memory 215496 kb
Host smart-df4b24de-327b-4d30-acf0-7e1ffb43dd8e
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=638802973 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 5.kmac_csr_mem_rw_with_rand_reset.638802973 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_csr_rw.4102767072
Short name T169
Test name
Test status
Simulation time 68931806 ps
CPU time 0.98 seconds
Started Dec 27 12:48:28 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 206964 kb
Host smart-c3e0dd8f-9616-41db-8d92-e69705c4012a
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4102767072 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_csr_rw.4102767072 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_intr_test.1371883904
Short name T1167
Test name
Test status
Simulation time 41539330 ps
CPU time 0.77 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:26 PM PST 23
Peak memory 207024 kb
Host smart-b913c893-2894-4ca6-bca8-9bcb1fa73059
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1371883904 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_intr_test.1371883904 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_same_csr_outstanding.2037141906
Short name T1161
Test name
Test status
Simulation time 55589923 ps
CPU time 1.62 seconds
Started Dec 27 12:48:24 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 215428 kb
Host smart-19a43da7-0a9b-4e7e-915d-5bfcac7ea4ac
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2037141906 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_same_csr
_outstanding.2037141906 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors.11805854
Short name T100
Test name
Test status
Simulation time 112433690 ps
CPU time 1.12 seconds
Started Dec 27 12:48:14 PM PST 23
Finished Dec 27 12:48:22 PM PST 23
Peak memory 215836 kb
Host smart-92aafb25-6551-48a7-b74f-fe751b5bd43c
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=11805854 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_shadow_reg_er
rors.11805854 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors_with_csr_rw.3179943404
Short name T1244
Test name
Test status
Simulation time 47976247 ps
CPU time 2.48 seconds
Started Dec 27 12:48:38 PM PST 23
Finished Dec 27 12:48:45 PM PST 23
Peak memory 215956 kb
Host smart-0631cfbf-a1bd-4895-bcff-d1db25e1a0d0
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3179943404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac
_shadow_reg_errors_with_csr_rw.3179943404 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_tl_errors.4145028157
Short name T1204
Test name
Test status
Simulation time 98976892 ps
CPU time 2.83 seconds
Started Dec 27 12:48:17 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 215584 kb
Host smart-acf676bf-15e9-4ae9-a21c-93b13a14ddfe
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4145028157 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_errors.4145028157 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_tl_intg_err.3419131560
Short name T1223
Test name
Test status
Simulation time 811038421 ps
CPU time 4.99 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:40 PM PST 23
Peak memory 215512 kb
Host smart-43d702d5-5ae3-40a3-a4ae-bf5096c1d9a6
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3419131560 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_intg_err.34191
31560 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_csr_mem_rw_with_rand_reset.3342218862
Short name T91
Test name
Test status
Simulation time 82835605 ps
CPU time 1.28 seconds
Started Dec 27 12:48:29 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 215484 kb
Host smart-52637e2c-21b8-4b5f-acf5-69dbec240f14
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3342218862 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 6.kmac_csr_mem_rw_with_rand_reset.3342218862 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_csr_rw.4070307727
Short name T1199
Test name
Test status
Simulation time 18974761 ps
CPU time 1.02 seconds
Started Dec 27 12:48:12 PM PST 23
Finished Dec 27 12:48:21 PM PST 23
Peak memory 207264 kb
Host smart-2e348948-912c-408e-a13e-355ae60b7c93
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4070307727 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_csr_rw.4070307727 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_intr_test.1166741128
Short name T56
Test name
Test status
Simulation time 22834450 ps
CPU time 0.74 seconds
Started Dec 27 12:48:26 PM PST 23
Finished Dec 27 12:48:31 PM PST 23
Peak memory 207064 kb
Host smart-211bc361-6c6a-4899-8e83-b1d1355b4ab4
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1166741128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_intr_test.1166741128 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_same_csr_outstanding.1909767907
Short name T1163
Test name
Test status
Simulation time 43768266 ps
CPU time 2.19 seconds
Started Dec 27 12:48:36 PM PST 23
Finished Dec 27 12:48:43 PM PST 23
Peak memory 215336 kb
Host smart-a8463567-44d5-41d1-a3c6-76aa4ba11881
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1909767907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_same_csr
_outstanding.1909767907 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors.2510877206
Short name T1165
Test name
Test status
Simulation time 18834013 ps
CPU time 1.01 seconds
Started Dec 27 12:48:32 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 207540 kb
Host smart-f0a40776-676e-4d8b-b8fb-fa0f3d503fe5
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2510877206 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_shadow_reg_
errors.2510877206 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_tl_errors.649009842
Short name T1235
Test name
Test status
Simulation time 33411861 ps
CPU time 1.71 seconds
Started Dec 27 12:48:06 PM PST 23
Finished Dec 27 12:48:16 PM PST 23
Peak memory 215532 kb
Host smart-a54e1a90-f32f-4489-92b0-c991e592d31f
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=649009842 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_errors.649009842 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/6.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_tl_intg_err.1135613519
Short name T144
Test name
Test status
Simulation time 61489738 ps
CPU time 2.41 seconds
Started Dec 27 12:48:19 PM PST 23
Finished Dec 27 12:48:28 PM PST 23
Peak memory 215352 kb
Host smart-4beff266-ea1b-49a3-83c4-6af245d09983
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1135613519 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_intg_err.11356
13519 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_csr_mem_rw_with_rand_reset.3176454101
Short name T53
Test name
Test status
Simulation time 20506345 ps
CPU time 1.17 seconds
Started Dec 27 12:48:23 PM PST 23
Finished Dec 27 12:48:30 PM PST 23
Peak memory 215500 kb
Host smart-5e80e85a-9a9a-4c4d-9a98-63e6be49a7af
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3176454101 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 7.kmac_csr_mem_rw_with_rand_reset.3176454101 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_csr_rw.1221914567
Short name T1226
Test name
Test status
Simulation time 90086805 ps
CPU time 1.08 seconds
Started Dec 27 12:48:14 PM PST 23
Finished Dec 27 12:48:22 PM PST 23
Peak memory 215432 kb
Host smart-be7528d1-0064-4505-821e-e7f0ded584c2
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1221914567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_csr_rw.1221914567 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_intr_test.3642171181
Short name T1162
Test name
Test status
Simulation time 15043016 ps
CPU time 0.8 seconds
Started Dec 27 12:48:46 PM PST 23
Finished Dec 27 12:48:48 PM PST 23
Peak memory 207052 kb
Host smart-9e2ab29d-75fc-4040-b9bc-1fdcff5d1370
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3642171181 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_intr_test.3642171181 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_same_csr_outstanding.272366313
Short name T1228
Test name
Test status
Simulation time 227966140 ps
CPU time 1.76 seconds
Started Dec 27 12:48:47 PM PST 23
Finished Dec 27 12:48:51 PM PST 23
Peak memory 215436 kb
Host smart-36f02e08-6113-456d-86f4-f7f018b36ca4
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=272366313 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_same_csr_
outstanding.272366313 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors.220706035
Short name T103
Test name
Test status
Simulation time 98499739 ps
CPU time 1.28 seconds
Started Dec 27 12:48:16 PM PST 23
Finished Dec 27 12:48:24 PM PST 23
Peak memory 215788 kb
Host smart-2e81b233-d334-40ce-9054-f87777173272
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=220706035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_shadow_reg_e
rrors.220706035 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors_with_csr_rw.964633566
Short name T1259
Test name
Test status
Simulation time 188147402 ps
CPU time 2.69 seconds
Started Dec 27 12:48:17 PM PST 23
Finished Dec 27 12:48:26 PM PST 23
Peak memory 223896 kb
Host smart-94d60b9f-45a6-4042-8f3f-aa30920d275b
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=964633566 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_
shadow_reg_errors_with_csr_rw.964633566 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_tl_errors.930350458
Short name T87
Test name
Test status
Simulation time 107854499 ps
CPU time 1.52 seconds
Started Dec 27 12:48:18 PM PST 23
Finished Dec 27 12:48:27 PM PST 23
Peak memory 207432 kb
Host smart-2e9281f5-b5a3-4594-8451-1d2a241d764e
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=930350458 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_errors.930350458 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/7.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_tl_intg_err.1741749933
Short name T1229
Test name
Test status
Simulation time 254474566 ps
CPU time 5.29 seconds
Started Dec 27 12:48:22 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 215540 kb
Host smart-754e34ae-1ba2-4e54-89b5-887c2e8b0a17
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1741749933 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_intg_err.17417
49933 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_csr_mem_rw_with_rand_reset.4195124713
Short name T1269
Test name
Test status
Simulation time 241415833 ps
CPU time 2.07 seconds
Started Dec 27 12:48:16 PM PST 23
Finished Dec 27 12:48:25 PM PST 23
Peak memory 223688 kb
Host smart-359289ff-5a7a-4e35-ab72-ffb5cb208ebe
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4195124713 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 8.kmac_csr_mem_rw_with_rand_reset.4195124713 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_csr_rw.183567369
Short name T118
Test name
Test status
Simulation time 201610537 ps
CPU time 0.91 seconds
Started Dec 27 12:48:34 PM PST 23
Finished Dec 27 12:48:39 PM PST 23
Peak memory 206968 kb
Host smart-3cd2dbb2-cda7-4d73-ba5c-1154191b1738
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=183567369 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_csr_rw.183567369 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/8.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_intr_test.981897819
Short name T172
Test name
Test status
Simulation time 30895859 ps
CPU time 0.72 seconds
Started Dec 27 12:48:16 PM PST 23
Finished Dec 27 12:48:24 PM PST 23
Peak memory 207048 kb
Host smart-083025cf-1af8-4806-bbc2-eba5ffb87e65
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=981897819 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_intr_test.981897819 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/8.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_same_csr_outstanding.3385225292
Short name T1234
Test name
Test status
Simulation time 254474443 ps
CPU time 1.68 seconds
Started Dec 27 12:48:30 PM PST 23
Finished Dec 27 12:48:35 PM PST 23
Peak memory 215424 kb
Host smart-594fbfc0-1dec-4617-a0d2-f835633372c6
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3385225292 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_same_csr
_outstanding.3385225292 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors_with_csr_rw.595579625
Short name T82
Test name
Test status
Simulation time 97920093 ps
CPU time 1.66 seconds
Started Dec 27 12:48:28 PM PST 23
Finished Dec 27 12:48:34 PM PST 23
Peak memory 215840 kb
Host smart-e8e1c28c-4829-41f0-96f5-278b8b74a9f7
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=595579625 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_
shadow_reg_errors_with_csr_rw.595579625 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_tl_errors.3837873417
Short name T88
Test name
Test status
Simulation time 63051089 ps
CPU time 1.58 seconds
Started Dec 27 12:48:48 PM PST 23
Finished Dec 27 12:48:52 PM PST 23
Peak memory 215584 kb
Host smart-e0a654e8-65fe-40d7-acad-fdf6087e59c6
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3837873417 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_errors.3837873417 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_tl_intg_err.2122256219
Short name T1174
Test name
Test status
Simulation time 2660746719 ps
CPU time 3.05 seconds
Started Dec 27 12:48:55 PM PST 23
Finished Dec 27 12:49:01 PM PST 23
Peak memory 215680 kb
Host smart-48335136-4cf0-4aa3-9c54-4ca1efab8aa5
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2122256219 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_intg_err.21222
56219 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.4262971817
Short name T1243
Test name
Test status
Simulation time 114759634 ps
CPU time 1.91 seconds
Started Dec 27 12:48:31 PM PST 23
Finished Dec 27 12:48:37 PM PST 23
Peak memory 223624 kb
Host smart-1938bd09-202c-4da7-9ac1-2b59f1cf3105
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4262971817 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 9.kmac_csr_mem_rw_with_rand_reset.4262971817 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_csr_rw.3422283217
Short name T52
Test name
Test status
Simulation time 33165990 ps
CPU time 1.12 seconds
Started Dec 27 12:48:55 PM PST 23
Finished Dec 27 12:48:59 PM PST 23
Peak memory 207232 kb
Host smart-65381cd7-2f7b-45ce-9bac-7d7cccc42880
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3422283217 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_csr_rw.3422283217 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_intr_test.2693770588
Short name T151
Test name
Test status
Simulation time 50089040 ps
CPU time 0.77 seconds
Started Dec 27 12:48:40 PM PST 23
Finished Dec 27 12:48:49 PM PST 23
Peak memory 207028 kb
Host smart-ca2d5361-7bf0-4d80-a8bc-3216cee6102f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2693770588 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_intr_test.2693770588 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_same_csr_outstanding.1974820701
Short name T1153
Test name
Test status
Simulation time 491819119 ps
CPU time 2.69 seconds
Started Dec 27 12:48:40 PM PST 23
Finished Dec 27 12:48:45 PM PST 23
Peak memory 207208 kb
Host smart-a8b88a61-753f-435d-a4a4-abcb2e3b1e08
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1974820701 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_same_csr
_outstanding.1974820701 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors.3722175079
Short name T1270
Test name
Test status
Simulation time 339833961 ps
CPU time 1.21 seconds
Started Dec 27 12:48:55 PM PST 23
Finished Dec 27 12:49:09 PM PST 23
Peak memory 207556 kb
Host smart-85ff6b88-c414-4e21-a660-ee40a25c9a6b
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3722175079 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_shadow_reg_
errors.3722175079 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors_with_csr_rw.4022692214
Short name T174
Test name
Test status
Simulation time 272812786 ps
CPU time 1.88 seconds
Started Dec 27 12:48:38 PM PST 23
Finished Dec 27 12:48:44 PM PST 23
Peak memory 215820 kb
Host smart-1441987a-8d3b-4be7-aff8-371863b21615
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4022692214 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac
_shadow_reg_errors_with_csr_rw.4022692214 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_tl_errors.1439180133
Short name T1172
Test name
Test status
Simulation time 96750678 ps
CPU time 1.93 seconds
Started Dec 27 12:48:44 PM PST 23
Finished Dec 27 12:48:48 PM PST 23
Peak memory 215508 kb
Host smart-3a5f4c9a-3aff-4df5-af90-b236c8f68cee
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1439180133 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_errors.1439180133 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_tl_intg_err.325391827
Short name T153
Test name
Test status
Simulation time 217251926 ps
CPU time 2.38 seconds
Started Dec 27 12:48:51 PM PST 23
Finished Dec 27 12:48:56 PM PST 23
Peak memory 215368 kb
Host smart-80fd13dd-3aec-4ef5-97f4-6b1ff7ee9e7d
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=325391827 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_intg_err.325391
827 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/0.kmac_alert_test.23111324
Short name T443
Test name
Test status
Simulation time 26414562 ps
CPU time 0.84 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:07 PM PST 23
Peak memory 205200 kb
Host smart-e70168ce-3428-42aa-82c8-00d29ec58217
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=23111324 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_alert_test.23111324 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/0.kmac_alert_test/latest


Test location /workspace/coverage/default/0.kmac_app.882453006
Short name T1021
Test name
Test status
Simulation time 208708506 ps
CPU time 7.34 seconds
Started Dec 27 01:15:54 PM PST 23
Finished Dec 27 01:16:02 PM PST 23
Peak memory 223284 kb
Host smart-50f321e0-f076-4236-bf2b-68c9e69bbbb4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=882453006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app.882453006 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_app/latest


Test location /workspace/coverage/default/0.kmac_burst_write.2476015503
Short name T361
Test name
Test status
Simulation time 10426339926 ps
CPU time 213.65 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:19:24 PM PST 23
Peak memory 224760 kb
Host smart-99b480a8-d05d-4fbd-a56f-3b00ba7d2ca0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2476015503 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_burst_write.2476015503 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_burst_write/latest


Test location /workspace/coverage/default/0.kmac_edn_timeout_error.2550234085
Short name T197
Test name
Test status
Simulation time 750797089 ps
CPU time 27 seconds
Started Dec 27 01:16:07 PM PST 23
Finished Dec 27 01:16:36 PM PST 23
Peak memory 223760 kb
Host smart-3a15446f-da7a-4b28-ad14-6c307ffbaf83
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2550234085 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_edn_timeout_error.2550234085 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/0.kmac_entropy_mode_error.479742139
Short name T1103
Test name
Test status
Simulation time 2703719337 ps
CPU time 18.04 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:16:15 PM PST 23
Peak memory 223828 kb
Host smart-69df90ad-69e0-4ea2-8344-31d7d14d1391
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=479742139 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_mode_error.479742139 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/0.kmac_entropy_ready_error.2164442634
Short name T775
Test name
Test status
Simulation time 70338539323 ps
CPU time 73.89 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:17:11 PM PST 23
Peak memory 223888 kb
Host smart-f0117c21-3fbd-4f9a-a5f4-da19fe7521c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2164442634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_ready_error.2164442634 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/0.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/0.kmac_entropy_refresh.1900666646
Short name T72
Test name
Test status
Simulation time 753443022 ps
CPU time 17.67 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:16:20 PM PST 23
Peak memory 223880 kb
Host smart-51c9dc64-6860-4d34-a7a2-d4a853009c3d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1900666646 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_refresh.1900666646 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/0.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/0.kmac_error.4556949
Short name T431
Test name
Test status
Simulation time 17806143594 ps
CPU time 185.06 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:19:04 PM PST 23
Peak memory 240336 kb
Host smart-33fffde6-32fd-4a2e-9894-a20eb1d18bc1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4556949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_error.4556949 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_error/latest


Test location /workspace/coverage/default/0.kmac_key_error.3360467802
Short name T381
Test name
Test status
Simulation time 965648458 ps
CPU time 5.43 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:11 PM PST 23
Peak memory 207272 kb
Host smart-9246ad42-4a7e-46b7-88f1-cb994e203951
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3360467802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_key_error.3360467802 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_key_error/latest


Test location /workspace/coverage/default/0.kmac_long_msg_and_output.4227451842
Short name T559
Test name
Test status
Simulation time 382636342784 ps
CPU time 2240.86 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:53:24 PM PST 23
Peak memory 422152 kb
Host smart-3cdc8d6d-887f-4c23-9f99-c83c441925fb
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4227451842 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_long_msg_an
d_output.4227451842 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/0.kmac_mubi.1813363963
Short name T700
Test name
Test status
Simulation time 48627461569 ps
CPU time 211.19 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:19:34 PM PST 23
Peak memory 240488 kb
Host smart-72876e64-95e7-4ba7-8bc6-0a29fe9b7524
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1813363963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_mubi.1813363963 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_mubi/latest


Test location /workspace/coverage/default/0.kmac_sideload.564763669
Short name T654
Test name
Test status
Simulation time 18988305503 ps
CPU time 275.99 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:20:34 PM PST 23
Peak memory 242768 kb
Host smart-2a0572d7-89c5-40b2-b125-b7f2f17e52b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=564763669 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sideload.564763669 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_sideload/latest


Test location /workspace/coverage/default/0.kmac_smoke.2275090552
Short name T293
Test name
Test status
Simulation time 5938407019 ps
CPU time 26.09 seconds
Started Dec 27 01:16:09 PM PST 23
Finished Dec 27 01:16:36 PM PST 23
Peak memory 215760 kb
Host smart-43749814-e20b-4a19-b017-fbf7fad90c0b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2275090552 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_smoke.2275090552 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_smoke/latest


Test location /workspace/coverage/default/0.kmac_stress_all.4157325976
Short name T999
Test name
Test status
Simulation time 52765002046 ps
CPU time 742.51 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:28:28 PM PST 23
Peak memory 338648 kb
Host smart-50f0c237-3c3a-4596-907b-b78f0525b201
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=4157325976 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all.4157325976 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_stress_all/latest


Test location /workspace/coverage/default/0.kmac_stress_all_with_rand_reset.428015900
Short name T339
Test name
Test status
Simulation time 16147786294 ps
CPU time 375.71 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:22:21 PM PST 23
Peak memory 273120 kb
Host smart-d39385fd-8b62-43ad-bdb3-1d349f8d0269
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=428015900 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all_with_rand_reset.428015900 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_kmac.2553042439
Short name T185
Test name
Test status
Simulation time 357919677 ps
CPU time 4.77 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:16:08 PM PST 23
Peak memory 215628 kb
Host smart-eb7f61d0-49af-403e-bd1d-b8339dab48c8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2553042439 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 0.kmac_test_vectors_kmac.2553042439 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_kmac_xof.1982801046
Short name T1034
Test name
Test status
Simulation time 253873300 ps
CPU time 3.92 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:15:57 PM PST 23
Peak memory 209100 kb
Host smart-c1d5f887-eb84-4569-8b2b-42115da360df
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1982801046 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 0.kmac_test_vectors_kmac_xof.1982801046 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_224.127809264
Short name T566
Test name
Test status
Simulation time 19551586961 ps
CPU time 1608.34 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:42:47 PM PST 23
Peak memory 398436 kb
Host smart-e4b3cc14-6922-4b58-af9d-f3b66c97832d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=127809264 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_224.127809264 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_256.1233951438
Short name T624
Test name
Test status
Simulation time 95143866186 ps
CPU time 1726.93 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:44:41 PM PST 23
Peak memory 376640 kb
Host smart-b2a5b1e5-fc71-43e7-baf9-3a6368c82bad
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1233951438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_256.1233951438 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_384.2036560456
Short name T449
Test name
Test status
Simulation time 48790793806 ps
CPU time 1260.84 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:37:05 PM PST 23
Peak memory 333960 kb
Host smart-53b39ee4-8d97-4462-a0cb-55ed67cb88ba
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2036560456 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_384.2036560456 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_512.1561675988
Short name T237
Test name
Test status
Simulation time 19374236706 ps
CPU time 789.93 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:29:09 PM PST 23
Peak memory 294752 kb
Host smart-27055153-ea00-4ed6-8ccd-e7f3ae156935
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1561675988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_512.1561675988 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_shake_128.3638634918
Short name T1099
Test name
Test status
Simulation time 1062812445729 ps
CPU time 4875.4 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 02:37:18 PM PST 23
Peak memory 643736 kb
Host smart-24e52800-74cb-46b7-bb9b-17864df322c5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3638634918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_128.3638634918 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_shake_256.2213567713
Short name T674
Test name
Test status
Simulation time 191123815548 ps
CPU time 3770.69 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 02:18:55 PM PST 23
Peak memory 564948 kb
Host smart-683fcded-8080-4337-aeee-e99ba737b393
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2213567713 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_256.2213567713 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/1.kmac_alert_test.3728529958
Short name T572
Test name
Test status
Simulation time 28526101 ps
CPU time 0.84 seconds
Started Dec 27 01:15:54 PM PST 23
Finished Dec 27 01:15:56 PM PST 23
Peak memory 205196 kb
Host smart-5fbaafd2-d7f6-40a3-a253-d257cbdbdcb4
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3728529958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_alert_test.3728529958 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_alert_test/latest


Test location /workspace/coverage/default/1.kmac_app.1917365470
Short name T308
Test name
Test status
Simulation time 25398439478 ps
CPU time 178.34 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:19:02 PM PST 23
Peak memory 236340 kb
Host smart-915bceae-42b7-4b51-a6b6-1103ffa93ca6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1917365470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app.1917365470 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_app/latest


Test location /workspace/coverage/default/1.kmac_app_with_partial_data.2315564199
Short name T758
Test name
Test status
Simulation time 41702531467 ps
CPU time 150.16 seconds
Started Dec 27 01:15:50 PM PST 23
Finished Dec 27 01:18:21 PM PST 23
Peak memory 231268 kb
Host smart-32476829-6bb4-476c-9355-1d88ee68f108
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2315564199 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app_with_partial_data.2315564199 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/1.kmac_burst_write.1625142097
Short name T876
Test name
Test status
Simulation time 8855634262 ps
CPU time 282.1 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:20:33 PM PST 23
Peak memory 226820 kb
Host smart-b8dfb342-cd2c-4d11-a11c-e5ee7b993630
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1625142097 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_burst_write.1625142097 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_burst_write/latest


Test location /workspace/coverage/default/1.kmac_edn_timeout_error.3606165906
Short name T1139
Test name
Test status
Simulation time 159645413 ps
CPU time 1.53 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:16:00 PM PST 23
Peak memory 215620 kb
Host smart-d6907ed4-289d-46fb-8205-876d6a17e1f6
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3606165906 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_edn_timeout_error.3606165906 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/1.kmac_entropy_mode_error.1191268244
Short name T913
Test name
Test status
Simulation time 1986407062 ps
CPU time 21.75 seconds
Started Dec 27 01:15:48 PM PST 23
Finished Dec 27 01:16:11 PM PST 23
Peak memory 222848 kb
Host smart-90a912dd-c840-4231-97cf-7bf485a2860e
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1191268244 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_mode_error.1191268244 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/1.kmac_entropy_ready_error.3991703761
Short name T979
Test name
Test status
Simulation time 3538426686 ps
CPU time 4.81 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:16:06 PM PST 23
Peak memory 216784 kb
Host smart-4b86bda0-8ced-4d3a-8c6d-0afd65e76bb5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3991703761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_ready_error.3991703761 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/1.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/1.kmac_entropy_refresh.1070419776
Short name T805
Test name
Test status
Simulation time 6689330779 ps
CPU time 122.3 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:17:52 PM PST 23
Peak memory 232312 kb
Host smart-249938c2-0d15-4341-b8ed-89be9a62703d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1070419776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_refresh.1070419776 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/1.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/1.kmac_error.3508071508
Short name T894
Test name
Test status
Simulation time 14142728135 ps
CPU time 248.66 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:20:09 PM PST 23
Peak memory 250812 kb
Host smart-1d50bd6d-e54e-4a53-957a-9389ec950a2c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3508071508 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_error.3508071508 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_error/latest


Test location /workspace/coverage/default/1.kmac_key_error.2902773128
Short name T587
Test name
Test status
Simulation time 192859675 ps
CPU time 1.49 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:15:54 PM PST 23
Peak memory 206824 kb
Host smart-7a4d4253-aa88-497d-b1a0-511861e33cd2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2902773128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_key_error.2902773128 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_key_error/latest


Test location /workspace/coverage/default/1.kmac_lc_escalation.188565151
Short name T786
Test name
Test status
Simulation time 49650215 ps
CPU time 1.34 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:15:55 PM PST 23
Peak memory 216632 kb
Host smart-2b2e0a67-cefc-475c-8f62-a37355fe54bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=188565151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_lc_escalation.188565151 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_lc_escalation/latest


Test location /workspace/coverage/default/1.kmac_long_msg_and_output.4253596729
Short name T847
Test name
Test status
Simulation time 109890426360 ps
CPU time 2327.03 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:54:40 PM PST 23
Peak memory 438436 kb
Host smart-57b95b22-44ef-4114-b3f3-61ff376bb255
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4253596729 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_long_msg_an
d_output.4253596729 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/1.kmac_mubi.2995953634
Short name T43
Test name
Test status
Simulation time 23580870912 ps
CPU time 277.09 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:20:35 PM PST 23
Peak memory 245532 kb
Host smart-1fe53048-6f5b-4aa5-b964-e635527ef7fb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2995953634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_mubi.2995953634 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_mubi/latest


Test location /workspace/coverage/default/1.kmac_sec_cm.4141431709
Short name T70
Test name
Test status
Simulation time 22380892432 ps
CPU time 58.23 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:17:05 PM PST 23
Peak memory 250624 kb
Host smart-8f558a2e-6477-4682-a502-33167e81a937
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4141431709 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sec_cm.4141431709 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/1.kmac_sec_cm/latest


Test location /workspace/coverage/default/1.kmac_sideload.1248246918
Short name T408
Test name
Test status
Simulation time 22242825408 ps
CPU time 203.34 seconds
Started Dec 27 01:15:48 PM PST 23
Finished Dec 27 01:19:13 PM PST 23
Peak memory 239288 kb
Host smart-dd63b3ef-443d-4c9b-9b77-8eb52b2b51e6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1248246918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sideload.1248246918 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_sideload/latest


Test location /workspace/coverage/default/1.kmac_smoke.982055769
Short name T1067
Test name
Test status
Simulation time 3904632455 ps
CPU time 22.15 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:16:20 PM PST 23
Peak memory 216012 kb
Host smart-2ad20892-8366-4c3f-8934-139480b8e8ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=982055769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_smoke.982055769 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_smoke/latest


Test location /workspace/coverage/default/1.kmac_stress_all.3048588511
Short name T389
Test name
Test status
Simulation time 30502535855 ps
CPU time 715.11 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:27:45 PM PST 23
Peak memory 298204 kb
Host smart-5a8123c2-25b7-445e-b6ca-8d84800fc98f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3048588511 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all.3048588511 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_stress_all/latest


Test location /workspace/coverage/default/1.kmac_stress_all_with_rand_reset.2193697268
Short name T491
Test name
Test status
Simulation time 17478615394 ps
CPU time 473.53 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:23:43 PM PST 23
Peak memory 287280 kb
Host smart-a16be067-f2e0-4ba8-b652-e33586845c3d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2193697268 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all_with_rand_reset.2193697268 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_kmac.505123111
Short name T412
Test name
Test status
Simulation time 638588003 ps
CPU time 4.74 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:16:03 PM PST 23
Peak memory 215624 kb
Host smart-db8008ab-550d-4f4d-95b1-03b50b1b897f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=505123111 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 1.kmac_test_vectors_kmac.505123111 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_kmac_xof.3389678422
Short name T682
Test name
Test status
Simulation time 125461499 ps
CPU time 3.7 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:15:56 PM PST 23
Peak memory 215728 kb
Host smart-e9788e90-a190-4f57-98dc-4a38a798006c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3389678422 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 1.kmac_test_vectors_kmac_xof.3389678422 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_224.213271859
Short name T980
Test name
Test status
Simulation time 18739297434 ps
CPU time 1567.4 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:42:10 PM PST 23
Peak memory 390060 kb
Host smart-13f4d993-ef38-4909-931f-2cf0077bb0a3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=213271859 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_224.213271859 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_256.2158725386
Short name T1108
Test name
Test status
Simulation time 381600493004 ps
CPU time 1888.21 seconds
Started Dec 27 01:16:08 PM PST 23
Finished Dec 27 01:47:38 PM PST 23
Peak memory 374264 kb
Host smart-b29b8767-5fdd-44cb-aa2f-f4d7cdd1f029
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2158725386 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_256.2158725386 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_384.4163131980
Short name T928
Test name
Test status
Simulation time 228167687437 ps
CPU time 1077.22 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:33:56 PM PST 23
Peak memory 335608 kb
Host smart-8726beee-3736-4fff-a0f4-2dbc433f4045
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4163131980 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_384.4163131980 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_512.1522802286
Short name T275
Test name
Test status
Simulation time 10346995041 ps
CPU time 786.03 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:29:10 PM PST 23
Peak memory 301552 kb
Host smart-c8132be7-e704-4cab-b75d-100a6de9f7c4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1522802286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_512.1522802286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_shake_128.1771540355
Short name T440
Test name
Test status
Simulation time 105034678588 ps
CPU time 3879.99 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 02:20:36 PM PST 23
Peak memory 640976 kb
Host smart-730ffaa2-7f38-4d07-8609-707cce0e8928
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1771540355 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_128.1771540355 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_shake_256.1795491291
Short name T1030
Test name
Test status
Simulation time 365284738626 ps
CPU time 3685.87 seconds
Started Dec 27 01:15:37 PM PST 23
Finished Dec 27 02:17:04 PM PST 23
Peak memory 566352 kb
Host smart-ab886be5-166d-4082-af44-aed1353740d0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1795491291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_256.1795491291 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/10.kmac_alert_test.3960766612
Short name T477
Test name
Test status
Simulation time 24808198 ps
CPU time 0.77 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:25 PM PST 23
Peak memory 205216 kb
Host smart-4e094983-f8fa-49a1-bbf7-bc9121962fb5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3960766612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_alert_test.3960766612 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_alert_test/latest


Test location /workspace/coverage/default/10.kmac_app.576052231
Short name T16
Test name
Test status
Simulation time 504580818 ps
CPU time 12.05 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:39 PM PST 23
Peak memory 223892 kb
Host smart-e6176923-975e-4b66-b1b0-60a27ee4ddfa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=576052231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_app.576052231 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_app/latest


Test location /workspace/coverage/default/10.kmac_burst_write.2338739728
Short name T780
Test name
Test status
Simulation time 6068621793 ps
CPU time 121.28 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:18:27 PM PST 23
Peak memory 222552 kb
Host smart-e99e29ef-3df9-4bbd-a978-485d251318ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2338739728 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_burst_write.2338739728 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_burst_write/latest


Test location /workspace/coverage/default/10.kmac_edn_timeout_error.3256631282
Short name T820
Test name
Test status
Simulation time 267588942 ps
CPU time 4.98 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 223708 kb
Host smart-0be099eb-00fe-4d9a-9f72-a9f722085143
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3256631282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_edn_timeout_error.3256631282 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/10.kmac_entropy_mode_error.3080386997
Short name T1110
Test name
Test status
Simulation time 5880814174 ps
CPU time 28.13 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:50 PM PST 23
Peak memory 223748 kb
Host smart-3e529c05-f5fb-46a3-a20f-450f7b6f7840
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3080386997 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_mode_error.3080386997 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/10.kmac_entropy_refresh.2766005563
Short name T940
Test name
Test status
Simulation time 12469633982 ps
CPU time 193.67 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:19:35 PM PST 23
Peak memory 239720 kb
Host smart-9c75738e-ce57-4649-b1fc-8105c43cc072
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2766005563 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_refresh.2766005563 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/10.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/10.kmac_error.2662683934
Short name T488
Test name
Test status
Simulation time 3572279144 ps
CPU time 91.42 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 01:17:50 PM PST 23
Peak memory 240288 kb
Host smart-f3ba377c-3157-429d-b965-21bbb13b9fba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2662683934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_error.2662683934 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_error/latest


Test location /workspace/coverage/default/10.kmac_key_error.2225290285
Short name T678
Test name
Test status
Simulation time 855342174 ps
CPU time 4.68 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 01:16:24 PM PST 23
Peak memory 207132 kb
Host smart-fdc06f7f-aea4-4c0a-b1a5-8f0a17634500
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2225290285 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_key_error.2225290285 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_key_error/latest


Test location /workspace/coverage/default/10.kmac_lc_escalation.1956247124
Short name T336
Test name
Test status
Simulation time 99585085 ps
CPU time 1.27 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:26 PM PST 23
Peak memory 215632 kb
Host smart-252cdc21-23e9-4f1f-9b2c-2aed60f20b1f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1956247124 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_lc_escalation.1956247124 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/10.kmac_lc_escalation/latest


Test location /workspace/coverage/default/10.kmac_long_msg_and_output.2347548185
Short name T1117
Test name
Test status
Simulation time 29680583593 ps
CPU time 650.38 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:27:11 PM PST 23
Peak memory 282716 kb
Host smart-cb151a27-e518-44b3-87c4-af12c920b494
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2347548185 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_long_msg_a
nd_output.2347548185 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/10.kmac_sideload.2383744857
Short name T662
Test name
Test status
Simulation time 4193584561 ps
CPU time 114.85 seconds
Started Dec 27 01:16:17 PM PST 23
Finished Dec 27 01:18:13 PM PST 23
Peak memory 228700 kb
Host smart-67c01af2-fb70-4f9c-a523-7c8d2e9005e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2383744857 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_sideload.2383744857 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_sideload/latest


Test location /workspace/coverage/default/10.kmac_smoke.1175438681
Short name T717
Test name
Test status
Simulation time 704266081 ps
CPU time 34.32 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:16:54 PM PST 23
Peak memory 221172 kb
Host smart-faa784fa-5bcc-4632-8598-30e82949236f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1175438681 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_smoke.1175438681 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_smoke/latest


Test location /workspace/coverage/default/10.kmac_stress_all.2132482223
Short name T901
Test name
Test status
Simulation time 3391089886 ps
CPU time 103.58 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:18:04 PM PST 23
Peak memory 235216 kb
Host smart-d1aa1394-bc82-4119-8ab3-d81b2bdbb05c
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2132482223 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all.2132482223 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_stress_all/latest


Test location /workspace/coverage/default/10.kmac_stress_all_with_rand_reset.3841680670
Short name T44
Test name
Test status
Simulation time 57716172464 ps
CPU time 1016.57 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:33:18 PM PST 23
Peak memory 289800 kb
Host smart-a2937d1b-d971-4f1d-b129-789276774945
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3841680670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all_with_rand_reset.3841680670 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_kmac.2835177757
Short name T221
Test name
Test status
Simulation time 663319487 ps
CPU time 4.68 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:16:31 PM PST 23
Peak memory 215596 kb
Host smart-232feaad-058a-4214-a7f2-f0ae14548c4a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2835177757 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 10.kmac_test_vectors_kmac.2835177757 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_kmac_xof.1806260114
Short name T878
Test name
Test status
Simulation time 65554342 ps
CPU time 3.98 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:28 PM PST 23
Peak memory 215608 kb
Host smart-7e7d0c04-d7f7-4632-ae80-31559e75a467
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1806260114 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 10.kmac_test_vectors_kmac_xof.1806260114 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_224.593920538
Short name T181
Test name
Test status
Simulation time 133697106419 ps
CPU time 1513.72 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:41:35 PM PST 23
Peak memory 389564 kb
Host smart-ca75db5c-508a-4821-9c24-d5f4343cd52b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=593920538 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_224.593920538 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_256.2394497635
Short name T888
Test name
Test status
Simulation time 218342430351 ps
CPU time 1633.2 seconds
Started Dec 27 01:16:28 PM PST 23
Finished Dec 27 01:43:42 PM PST 23
Peak memory 373320 kb
Host smart-8635ecdb-d42f-44dd-a9ce-7bf4e9973a7b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2394497635 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_256.2394497635 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_384.2843419602
Short name T533
Test name
Test status
Simulation time 14001603147 ps
CPU time 1063.48 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:34:04 PM PST 23
Peak memory 336772 kb
Host smart-419c50f2-d5f4-49e8-a8d9-c90a626b7af0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2843419602 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_384.2843419602 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_512.1557274910
Short name T742
Test name
Test status
Simulation time 36089728100 ps
CPU time 928.12 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:31:53 PM PST 23
Peak memory 296292 kb
Host smart-a80c48d4-cf6c-4317-ac52-7c099488b2da
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1557274910 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_512.1557274910 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_shake_128.2449990907
Short name T846
Test name
Test status
Simulation time 52926852351 ps
CPU time 3719.18 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 02:18:19 PM PST 23
Peak memory 649960 kb
Host smart-bf8adfed-bb8d-4e83-9498-83a0a6d2bf2f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2449990907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_128.2449990907 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_shake_256.3503381208
Short name T942
Test name
Test status
Simulation time 1116045758267 ps
CPU time 3955.28 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 02:22:15 PM PST 23
Peak memory 559660 kb
Host smart-f943c975-092b-4bc1-9b29-47b8726a532a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3503381208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_256.3503381208 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/11.kmac_alert_test.3013128768
Short name T1141
Test name
Test status
Simulation time 58732981 ps
CPU time 0.76 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:25 PM PST 23
Peak memory 205200 kb
Host smart-b34bb603-0765-401e-8dea-4dd00eb7e8ed
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3013128768 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_alert_test.3013128768 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_alert_test/latest


Test location /workspace/coverage/default/11.kmac_app.1132506750
Short name T246
Test name
Test status
Simulation time 16133378824 ps
CPU time 72.21 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:17:32 PM PST 23
Peak memory 227032 kb
Host smart-383b69af-80a8-422e-982b-221d43ca86f8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1132506750 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_app.1132506750 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_app/latest


Test location /workspace/coverage/default/11.kmac_burst_write.3025213266
Short name T512
Test name
Test status
Simulation time 180832011197 ps
CPU time 629.74 seconds
Started Dec 27 01:16:26 PM PST 23
Finished Dec 27 01:26:57 PM PST 23
Peak memory 231756 kb
Host smart-197aeee6-431f-4ee0-9f94-e1514b489c85
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3025213266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_burst_write.3025213266 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_burst_write/latest


Test location /workspace/coverage/default/11.kmac_edn_timeout_error.3236463829
Short name T186
Test name
Test status
Simulation time 954653633 ps
CPU time 7.24 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:16:33 PM PST 23
Peak memory 216512 kb
Host smart-4c21eb3a-02d0-4586-b234-2504b282295a
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3236463829 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_edn_timeout_error.3236463829 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/11.kmac_entropy_mode_error.392215252
Short name T272
Test name
Test status
Simulation time 138354171 ps
CPU time 5 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:16:55 PM PST 23
Peak memory 223680 kb
Host smart-bf13165f-bb2f-4947-a027-a2e926fefa2d
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=392215252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_mode_error.392215252 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/11.kmac_entropy_refresh.1165928289
Short name T454
Test name
Test status
Simulation time 12325915877 ps
CPU time 199.07 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:19:41 PM PST 23
Peak memory 241012 kb
Host smart-e4fef444-072a-4ba9-bac9-adb196ddd18d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1165928289 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_refresh.1165928289 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/11.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/11.kmac_error.2003537824
Short name T567
Test name
Test status
Simulation time 15219793650 ps
CPU time 265.32 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:20:52 PM PST 23
Peak memory 256156 kb
Host smart-0a613eb4-fd6e-492a-a2a7-b54d4b89599a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2003537824 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_error.2003537824 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_error/latest


Test location /workspace/coverage/default/11.kmac_lc_escalation.904113287
Short name T707
Test name
Test status
Simulation time 81311627 ps
CPU time 1.21 seconds
Started Dec 27 01:16:43 PM PST 23
Finished Dec 27 01:16:46 PM PST 23
Peak memory 215616 kb
Host smart-3306794d-93a1-4f01-8638-bb578becbaba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=904113287 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_lc_escalation.904113287 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/11.kmac_lc_escalation/latest


Test location /workspace/coverage/default/11.kmac_long_msg_and_output.1871107499
Short name T579
Test name
Test status
Simulation time 81602568779 ps
CPU time 2435.9 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:57:00 PM PST 23
Peak memory 454676 kb
Host smart-21565b7a-f2d5-4d09-8e42-10d9a1a0d0fa
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1871107499 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_long_msg_a
nd_output.1871107499 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/11.kmac_sideload.4271983908
Short name T633
Test name
Test status
Simulation time 36411191687 ps
CPU time 243.12 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:20:24 PM PST 23
Peak memory 241336 kb
Host smart-26b832e6-0699-4b43-b817-ff45ad81ce1f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4271983908 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_sideload.4271983908 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_sideload/latest


Test location /workspace/coverage/default/11.kmac_smoke.1458969404
Short name T515
Test name
Test status
Simulation time 359015358 ps
CPU time 18.04 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:43 PM PST 23
Peak memory 219236 kb
Host smart-c8b17a3d-2f36-4bed-bcc2-c039628271c6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1458969404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_smoke.1458969404 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_smoke/latest


Test location /workspace/coverage/default/11.kmac_stress_all.2859711455
Short name T266
Test name
Test status
Simulation time 240606819391 ps
CPU time 1632.33 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:43:39 PM PST 23
Peak memory 415332 kb
Host smart-cac132f4-7a41-4696-a2dc-47b137a877dd
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2859711455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_stress_all.2859711455 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_stress_all/latest


Test location /workspace/coverage/default/11.kmac_stress_all_with_rand_reset.1900679810
Short name T811
Test name
Test status
Simulation time 292714391663 ps
CPU time 1568.45 seconds
Started Dec 27 01:16:26 PM PST 23
Finished Dec 27 01:42:36 PM PST 23
Peak memory 391396 kb
Host smart-f474b722-12a4-4534-8bb5-13a93b587b02
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1900679810 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_stress_all_with_rand_reset.1900679810 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_kmac.1332984839
Short name T526
Test name
Test status
Simulation time 1653396280 ps
CPU time 4.62 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:28 PM PST 23
Peak memory 215756 kb
Host smart-354aea4f-c843-4f53-9909-e95113cb1882
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1332984839 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 11.kmac_test_vectors_kmac.1332984839 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_kmac_xof.3419228307
Short name T344
Test name
Test status
Simulation time 250403445 ps
CPU time 4.2 seconds
Started Dec 27 01:16:32 PM PST 23
Finished Dec 27 01:16:37 PM PST 23
Peak memory 215692 kb
Host smart-f77ab07e-8fd7-4310-9952-b1100e97fb37
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3419228307 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 11.kmac_test_vectors_kmac_xof.3419228307 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_224.2640709212
Short name T342
Test name
Test status
Simulation time 250221875362 ps
CPU time 1909.7 seconds
Started Dec 27 01:16:17 PM PST 23
Finished Dec 27 01:48:08 PM PST 23
Peak memory 393472 kb
Host smart-3c6a0628-5a96-46d9-8887-4c5c1a106847
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2640709212 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_224.2640709212 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_256.2386990012
Short name T548
Test name
Test status
Simulation time 18742657172 ps
CPU time 1435.85 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:40:17 PM PST 23
Peak memory 374896 kb
Host smart-a7768b47-beb7-4ac0-b6a1-086afc2a4190
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2386990012 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_256.2386990012 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_384.964577411
Short name T1128
Test name
Test status
Simulation time 50925094487 ps
CPU time 1369.41 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:39:11 PM PST 23
Peak memory 343124 kb
Host smart-0928538c-52b9-49ae-abae-cce53791c911
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=964577411 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_384.964577411 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_512.4249595710
Short name T693
Test name
Test status
Simulation time 200191333627 ps
CPU time 966.27 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:32:33 PM PST 23
Peak memory 290896 kb
Host smart-ce7d8ba9-5082-4152-bbda-55799583ce8e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4249595710 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_512.4249595710 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_shake_128.1609667368
Short name T442
Test name
Test status
Simulation time 269653020122 ps
CPU time 4881.2 seconds
Started Dec 27 01:16:28 PM PST 23
Finished Dec 27 02:37:51 PM PST 23
Peak memory 659224 kb
Host smart-797bc806-e77e-4b16-a4dd-beda730a6155
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1609667368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_128.1609667368 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_shake_256.1201615391
Short name T953
Test name
Test status
Simulation time 146114189061 ps
CPU time 3740.32 seconds
Started Dec 27 01:16:30 PM PST 23
Finished Dec 27 02:18:52 PM PST 23
Peak memory 557224 kb
Host smart-460760b6-2e41-441d-b5dc-6530e118e85e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1201615391 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_256.1201615391 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/12.kmac_alert_test.2931669368
Short name T474
Test name
Test status
Simulation time 46603488 ps
CPU time 0.79 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:25 PM PST 23
Peak memory 205168 kb
Host smart-15793826-985c-4ae5-97cd-5440be29e950
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2931669368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_alert_test.2931669368 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_alert_test/latest


Test location /workspace/coverage/default/12.kmac_app.3776693153
Short name T1015
Test name
Test status
Simulation time 4318955142 ps
CPU time 20.56 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:17:09 PM PST 23
Peak memory 219064 kb
Host smart-12022683-99c2-4b36-b80e-f5099969443e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3776693153 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_app.3776693153 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_app/latest


Test location /workspace/coverage/default/12.kmac_burst_write.1363843736
Short name T270
Test name
Test status
Simulation time 49312564768 ps
CPU time 439.48 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:24:10 PM PST 23
Peak memory 228560 kb
Host smart-4605e9eb-d37f-40e5-8091-a1dcf40c1299
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1363843736 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_burst_write.1363843736 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_burst_write/latest


Test location /workspace/coverage/default/12.kmac_edn_timeout_error.826205261
Short name T201
Test name
Test status
Simulation time 5184776151 ps
CPU time 27 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:49 PM PST 23
Peak memory 231952 kb
Host smart-ecc6c65d-cb31-4901-a269-25152601dbca
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=826205261 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_edn_timeout_error.826205261 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/12.kmac_entropy_mode_error.3121899735
Short name T1112
Test name
Test status
Simulation time 206646052 ps
CPU time 5.96 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 220156 kb
Host smart-2b62462b-f49b-4f22-8c99-f46bb7c2892b
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3121899735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_mode_error.3121899735 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/12.kmac_entropy_refresh.872861089
Short name T278
Test name
Test status
Simulation time 10571543955 ps
CPU time 207.38 seconds
Started Dec 27 01:16:16 PM PST 23
Finished Dec 27 01:19:44 PM PST 23
Peak memory 241524 kb
Host smart-e6e9a91d-0db9-4296-a9eb-21b587aedf4b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=872861089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_refresh.872861089 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/12.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/12.kmac_error.2307636597
Short name T540
Test name
Test status
Simulation time 5717122878 ps
CPU time 144.08 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:18:48 PM PST 23
Peak memory 248480 kb
Host smart-878d2229-4ef8-4d3b-aba9-e4291e492275
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2307636597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_error.2307636597 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_error/latest


Test location /workspace/coverage/default/12.kmac_key_error.3363347810
Short name T63
Test name
Test status
Simulation time 981076931 ps
CPU time 3.2 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 207372 kb
Host smart-d44fecab-aac9-46cb-8a3a-85a42ee6391b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3363347810 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_key_error.3363347810 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_key_error/latest


Test location /workspace/coverage/default/12.kmac_lc_escalation.1880755695
Short name T527
Test name
Test status
Simulation time 92102733 ps
CPU time 1.26 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:23 PM PST 23
Peak memory 216912 kb
Host smart-9086c203-c875-4851-85b0-d9d426cd26e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1880755695 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_lc_escalation.1880755695 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/12.kmac_lc_escalation/latest


Test location /workspace/coverage/default/12.kmac_long_msg_and_output.266841850
Short name T401
Test name
Test status
Simulation time 327230901308 ps
CPU time 2234.66 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:54:00 PM PST 23
Peak memory 444732 kb
Host smart-cd250b50-9ff3-4beb-9997-a2468bee7376
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=266841850 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_long_msg_an
d_output.266841850 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/12.kmac_sideload.2647099468
Short name T923
Test name
Test status
Simulation time 10468645038 ps
CPU time 274.34 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:20:57 PM PST 23
Peak memory 241200 kb
Host smart-ea990f33-4497-43fe-8195-e6b377419e6d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2647099468 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_sideload.2647099468 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_sideload/latest


Test location /workspace/coverage/default/12.kmac_smoke.1583315574
Short name T902
Test name
Test status
Simulation time 42577237179 ps
CPU time 57.51 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 220048 kb
Host smart-14c4c64a-3220-43ff-a3dd-1fc0f59b1f91
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1583315574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_smoke.1583315574 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_smoke/latest


Test location /workspace/coverage/default/12.kmac_stress_all.2047822436
Short name T867
Test name
Test status
Simulation time 49704752309 ps
CPU time 966.69 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:32:28 PM PST 23
Peak memory 338884 kb
Host smart-06b20b0f-e283-4b55-9c7b-f548232fd50b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2047822436 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_stress_all.2047822436 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_stress_all/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_kmac.4115916353
Short name T768
Test name
Test status
Simulation time 258852113 ps
CPU time 5.17 seconds
Started Dec 27 01:16:56 PM PST 23
Finished Dec 27 01:17:10 PM PST 23
Peak memory 215724 kb
Host smart-fb530f3b-1288-4fbf-b20c-bcee1acbf978
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4115916353 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 12.kmac_test_vectors_kmac.4115916353 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_kmac_xof.3491923511
Short name T920
Test name
Test status
Simulation time 234061389 ps
CPU time 3.97 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:16:48 PM PST 23
Peak memory 215624 kb
Host smart-e82c5e37-eee1-44be-8d40-87dfea3ccc88
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3491923511 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 12.kmac_test_vectors_kmac_xof.3491923511 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_224.1066848231
Short name T975
Test name
Test status
Simulation time 19509971509 ps
CPU time 1555.03 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:42:42 PM PST 23
Peak memory 393244 kb
Host smart-63178ea4-5251-432a-88f4-00d80b3be437
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1066848231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_224.1066848231 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_256.153884513
Short name T1058
Test name
Test status
Simulation time 91947679594 ps
CPU time 1847.02 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:47:34 PM PST 23
Peak memory 375248 kb
Host smart-a5d1f269-c4d9-4626-9777-3c8b13bb7a36
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=153884513 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_256.153884513 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_384.2333641840
Short name T205
Test name
Test status
Simulation time 132966897963 ps
CPU time 1308.21 seconds
Started Dec 27 01:16:39 PM PST 23
Finished Dec 27 01:38:30 PM PST 23
Peak memory 335092 kb
Host smart-edf70889-5fdb-4710-8ce3-efe986c1538c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2333641840 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_384.2333641840 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_512.1599618081
Short name T183
Test name
Test status
Simulation time 67716960870 ps
CPU time 911.35 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:32:13 PM PST 23
Peak memory 293928 kb
Host smart-da5a7dfe-a729-441f-932e-5541f18bf576
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1599618081 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_512.1599618081 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_shake_128.2841813719
Short name T695
Test name
Test status
Simulation time 169599695915 ps
CPU time 4442.9 seconds
Started Dec 27 01:16:37 PM PST 23
Finished Dec 27 02:30:42 PM PST 23
Peak memory 635192 kb
Host smart-79aebc8c-0a14-4e46-82ff-9c53d71efc49
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2841813719 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_128.2841813719 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_shake_256.2082009241
Short name T1133
Test name
Test status
Simulation time 551784040488 ps
CPU time 4044.85 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 02:24:16 PM PST 23
Peak memory 555360 kb
Host smart-9abf75b2-8ea2-4692-8347-e3c707cb5138
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2082009241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_256.2082009241 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/13.kmac_alert_test.75067428
Short name T648
Test name
Test status
Simulation time 17616354 ps
CPU time 0.77 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:16:53 PM PST 23
Peak memory 205212 kb
Host smart-7f0f7846-fa27-4168-9cd9-b60ba3b00833
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=75067428 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_alert_test.75067428 +enable_mas
king=0 +sw_key_masked=0
Directory /workspace/13.kmac_alert_test/latest


Test location /workspace/coverage/default/13.kmac_app.916017218
Short name T35
Test name
Test status
Simulation time 12709031971 ps
CPU time 266.14 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:20:50 PM PST 23
Peak memory 245032 kb
Host smart-37ad49a3-5382-449e-a2f6-425585a4706f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=916017218 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_app.916017218 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_app/latest


Test location /workspace/coverage/default/13.kmac_burst_write.1524743680
Short name T486
Test name
Test status
Simulation time 29225486490 ps
CPU time 461.32 seconds
Started Dec 27 01:16:37 PM PST 23
Finished Dec 27 01:24:20 PM PST 23
Peak memory 229548 kb
Host smart-797a3bf5-2a95-48c9-9f69-9c91d322f529
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1524743680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_burst_write.1524743680 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_burst_write/latest


Test location /workspace/coverage/default/13.kmac_edn_timeout_error.2941258841
Short name T988
Test name
Test status
Simulation time 1136805984 ps
CPU time 11.02 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:17:02 PM PST 23
Peak memory 218052 kb
Host smart-efebeee3-7c13-41be-8a31-419d9a487115
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2941258841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_edn_timeout_error.2941258841 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/13.kmac_entropy_mode_error.3134297459
Short name T787
Test name
Test status
Simulation time 1192732034 ps
CPU time 19.89 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 01:17:10 PM PST 23
Peak memory 223752 kb
Host smart-6cc074af-04db-4215-af07-e0dd269e9578
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3134297459 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_mode_error.3134297459 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/13.kmac_entropy_refresh.150831847
Short name T133
Test name
Test status
Simulation time 31453349646 ps
CPU time 251.87 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:20:37 PM PST 23
Peak memory 241628 kb
Host smart-490bca52-0711-43d8-aa88-25afd3f97cb4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=150831847 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_refresh.150831847 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/13.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/13.kmac_error.3908762899
Short name T30
Test name
Test status
Simulation time 2221344282 ps
CPU time 76.54 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:18:04 PM PST 23
Peak memory 236192 kb
Host smart-d1fac333-3151-4369-bd32-381e528643e3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3908762899 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_error.3908762899 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_error/latest


Test location /workspace/coverage/default/13.kmac_key_error.1281172176
Short name T60
Test name
Test status
Simulation time 187057726 ps
CPU time 1.09 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:16:51 PM PST 23
Peak memory 205368 kb
Host smart-54f9f107-76e8-4b73-b648-1be7d458353d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1281172176 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_key_error.1281172176 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_key_error/latest


Test location /workspace/coverage/default/13.kmac_lc_escalation.1999312600
Short name T291
Test name
Test status
Simulation time 33568835 ps
CPU time 1.1 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:16:51 PM PST 23
Peak memory 215432 kb
Host smart-45031f77-6e49-49af-96ac-a99a90806fb6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1999312600 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_lc_escalation.1999312600 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/13.kmac_lc_escalation/latest


Test location /workspace/coverage/default/13.kmac_long_msg_and_output.4268717655
Short name T1119
Test name
Test status
Simulation time 407262299112 ps
CPU time 2251.87 seconds
Started Dec 27 01:16:29 PM PST 23
Finished Dec 27 01:54:02 PM PST 23
Peak memory 409240 kb
Host smart-19eff8b4-0360-4214-aa1f-b2960460abe4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4268717655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_long_msg_a
nd_output.4268717655 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/13.kmac_sideload.3618410871
Short name T822
Test name
Test status
Simulation time 721774223 ps
CPU time 27.78 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:52 PM PST 23
Peak memory 223824 kb
Host smart-1e376e08-2bb8-439f-8736-89a10fd0bd4c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3618410871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_sideload.3618410871 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_sideload/latest


Test location /workspace/coverage/default/13.kmac_smoke.2250026049
Short name T224
Test name
Test status
Simulation time 749192681 ps
CPU time 36.85 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:16:58 PM PST 23
Peak memory 219048 kb
Host smart-664a9a39-63c4-4a5a-b7a3-38e32c532317
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2250026049 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_smoke.2250026049 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_smoke/latest


Test location /workspace/coverage/default/13.kmac_stress_all.2351345257
Short name T880
Test name
Test status
Simulation time 20078714585 ps
CPU time 180.99 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:19:28 PM PST 23
Peak memory 265940 kb
Host smart-40d3a8f3-1474-4575-b1ef-0ae2f05cd417
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2351345257 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all.2351345257 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_stress_all/latest


Test location /workspace/coverage/default/13.kmac_stress_all_with_rand_reset.16804177
Short name T42
Test name
Test status
Simulation time 29695164736 ps
CPU time 624.44 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:26:51 PM PST 23
Peak memory 289688 kb
Host smart-db23a07d-5cc4-4b05-b948-388f20c23f0f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=16804177 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all_with_rand_reset.16804177 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_kmac.4217680846
Short name T517
Test name
Test status
Simulation time 220438570 ps
CPU time 4.46 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:29 PM PST 23
Peak memory 215624 kb
Host smart-86195c1b-df4b-4d94-b2b2-c98797d53c22
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4217680846 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 13.kmac_test_vectors_kmac.4217680846 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_kmac_xof.1825851749
Short name T236
Test name
Test status
Simulation time 431253266 ps
CPU time 4.67 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:16:25 PM PST 23
Peak memory 215700 kb
Host smart-9cbb0440-d261-4306-afe3-9f6bd4c10e82
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1825851749 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 13.kmac_test_vectors_kmac_xof.1825851749 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_224.2908236539
Short name T182
Test name
Test status
Simulation time 99996071842 ps
CPU time 1902.1 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:48:05 PM PST 23
Peak memory 387472 kb
Host smart-4cec3006-ffea-4b5e-ad3b-9d3a4802d275
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2908236539 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_224.2908236539 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_256.2566927403
Short name T688
Test name
Test status
Simulation time 64741291956 ps
CPU time 1684.2 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:44:31 PM PST 23
Peak memory 390452 kb
Host smart-b7d7167d-ddc9-462b-be9e-654506a81314
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2566927403 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_256.2566927403 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_384.579468154
Short name T1016
Test name
Test status
Simulation time 594067741736 ps
CPU time 1298.34 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:38:03 PM PST 23
Peak memory 338804 kb
Host smart-ede4e65d-8915-4ba0-b260-9394fd55db50
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=579468154 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_384.579468154 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_512.2445424326
Short name T906
Test name
Test status
Simulation time 19631776825 ps
CPU time 756.66 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:29:01 PM PST 23
Peak memory 292632 kb
Host smart-164b51c3-4532-4f0d-99f6-cf98a6b4457a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2445424326 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_512.2445424326 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_shake_128.4169394071
Short name T338
Test name
Test status
Simulation time 244558440307 ps
CPU time 3954.46 seconds
Started Dec 27 01:16:27 PM PST 23
Finished Dec 27 02:22:23 PM PST 23
Peak memory 660012 kb
Host smart-76cb85c5-eb70-48c2-931e-75a8bac9d777
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4169394071 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_128.4169394071 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_shake_256.1572994050
Short name T732
Test name
Test status
Simulation time 69192685315 ps
CPU time 3402.31 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 02:13:06 PM PST 23
Peak memory 566796 kb
Host smart-4e566101-d223-4462-8384-366c27d8c793
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1572994050 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_256.1572994050 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/14.kmac_app.2454348808
Short name T649
Test name
Test status
Simulation time 18642172886 ps
CPU time 276.95 seconds
Started Dec 27 01:16:45 PM PST 23
Finished Dec 27 01:21:23 PM PST 23
Peak memory 243112 kb
Host smart-57496531-d06d-4f7e-8c19-a1312c750c96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2454348808 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_app.2454348808 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_app/latest


Test location /workspace/coverage/default/14.kmac_burst_write.2018521048
Short name T851
Test name
Test status
Simulation time 22137078728 ps
CPU time 674.44 seconds
Started Dec 27 01:16:43 PM PST 23
Finished Dec 27 01:27:59 PM PST 23
Peak memory 232128 kb
Host smart-834d31e0-7042-4b05-8f62-77b43b01b474
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2018521048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_burst_write.2018521048 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_burst_write/latest


Test location /workspace/coverage/default/14.kmac_edn_timeout_error.3908164224
Short name T558
Test name
Test status
Simulation time 3399314135 ps
CPU time 31.4 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:17:16 PM PST 23
Peak memory 222828 kb
Host smart-aad90948-c0cf-475d-ac37-6826a9f587fc
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3908164224 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_edn_timeout_error.3908164224 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/14.kmac_entropy_mode_error.3844839939
Short name T602
Test name
Test status
Simulation time 318033715 ps
CPU time 23.07 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 223680 kb
Host smart-46937060-1fbc-418e-a0c1-65aac645abff
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3844839939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_mode_error.3844839939 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/14.kmac_entropy_refresh.994404352
Short name T745
Test name
Test status
Simulation time 34779999573 ps
CPU time 143.08 seconds
Started Dec 27 01:16:36 PM PST 23
Finished Dec 27 01:19:01 PM PST 23
Peak memory 233976 kb
Host smart-b8a4e0fa-d1f9-4231-af02-b3d1d8ddae59
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=994404352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_refresh.994404352 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/14.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/14.kmac_error.3190302683
Short name T799
Test name
Test status
Simulation time 8509534289 ps
CPU time 226.52 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:20:41 PM PST 23
Peak memory 252592 kb
Host smart-4e7ffedd-4fde-4886-9d1a-2613a58592b8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3190302683 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_error.3190302683 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_error/latest


Test location /workspace/coverage/default/14.kmac_key_error.4153351063
Short name T61
Test name
Test status
Simulation time 3198432421 ps
CPU time 4.53 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:16:52 PM PST 23
Peak memory 207360 kb
Host smart-234e2892-0585-4869-a66e-85f59af34b05
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4153351063 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_key_error.4153351063 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_key_error/latest


Test location /workspace/coverage/default/14.kmac_lc_escalation.1596556678
Short name T713
Test name
Test status
Simulation time 125934468 ps
CPU time 1.3 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:17:04 PM PST 23
Peak memory 216540 kb
Host smart-cf0db4a2-cb84-42c8-83e4-c302aedfd18d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1596556678 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_lc_escalation.1596556678 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/14.kmac_lc_escalation/latest


Test location /workspace/coverage/default/14.kmac_long_msg_and_output.1472166261
Short name T394
Test name
Test status
Simulation time 352937507598 ps
CPU time 2525.51 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:58:55 PM PST 23
Peak memory 461052 kb
Host smart-b5c4a4e7-2752-47d7-bc70-0e96b5551937
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1472166261 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_long_msg_a
nd_output.1472166261 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/14.kmac_sideload.1231485190
Short name T472
Test name
Test status
Simulation time 65310864413 ps
CPU time 369.59 seconds
Started Dec 27 01:17:05 PM PST 23
Finished Dec 27 01:23:17 PM PST 23
Peak memory 250672 kb
Host smart-fe8df0fb-a890-4749-898e-90c1cfb4b394
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1231485190 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_sideload.1231485190 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_sideload/latest


Test location /workspace/coverage/default/14.kmac_smoke.2580516262
Short name T769
Test name
Test status
Simulation time 1089902741 ps
CPU time 18.62 seconds
Started Dec 27 01:16:36 PM PST 23
Finished Dec 27 01:16:56 PM PST 23
Peak memory 217088 kb
Host smart-0e52b98b-1648-483d-b25e-ba2e92cc8811
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2580516262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_smoke.2580516262 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_smoke/latest


Test location /workspace/coverage/default/14.kmac_stress_all.4221270068
Short name T651
Test name
Test status
Simulation time 747415186956 ps
CPU time 1000.31 seconds
Started Dec 27 01:16:57 PM PST 23
Finished Dec 27 01:33:45 PM PST 23
Peak memory 306044 kb
Host smart-fdf428a2-dfe1-4198-94cb-dabaaf4209bc
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=4221270068 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all.4221270068 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_stress_all/latest


Test location /workspace/coverage/default/14.kmac_stress_all_with_rand_reset.1862621990
Short name T1057
Test name
Test status
Simulation time 70221735647 ps
CPU time 946.8 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:33:03 PM PST 23
Peak memory 329792 kb
Host smart-6478cde8-87b6-4b12-b9fa-e24b91beb5e9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1862621990 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all_with_rand_reset.1862621990 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_kmac.3396460474
Short name T809
Test name
Test status
Simulation time 67831604 ps
CPU time 4.02 seconds
Started Dec 27 01:16:52 PM PST 23
Finished Dec 27 01:16:58 PM PST 23
Peak memory 215628 kb
Host smart-57a52a86-4c09-477b-b7c3-2030d6c8555b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3396460474 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 14.kmac_test_vectors_kmac.3396460474 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_kmac_xof.2750555719
Short name T728
Test name
Test status
Simulation time 1794904092 ps
CPU time 4.58 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 01:16:47 PM PST 23
Peak memory 215600 kb
Host smart-90ec6577-94f1-4202-a642-937d038ddb46
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2750555719 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 14.kmac_test_vectors_kmac_xof.2750555719 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_224.1419411881
Short name T1012
Test name
Test status
Simulation time 80393041977 ps
CPU time 1566.22 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:43:10 PM PST 23
Peak memory 378124 kb
Host smart-308b86b2-f17c-4934-8e97-d171e74bfb2b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1419411881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_224.1419411881 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_256.2937923956
Short name T610
Test name
Test status
Simulation time 92464127115 ps
CPU time 1921.47 seconds
Started Dec 27 01:16:30 PM PST 23
Finished Dec 27 01:48:33 PM PST 23
Peak memory 376484 kb
Host smart-b1d0e7d7-526b-4264-81c7-4f43961bef73
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2937923956 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_256.2937923956 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_384.2134941556
Short name T909
Test name
Test status
Simulation time 46604393495 ps
CPU time 1249.38 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:37:36 PM PST 23
Peak memory 330416 kb
Host smart-b5beae6c-c72d-453d-9d27-d187fdb95b5f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2134941556 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_384.2134941556 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_512.4166480650
Short name T937
Test name
Test status
Simulation time 49121550173 ps
CPU time 755.22 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:29:20 PM PST 23
Peak memory 291628 kb
Host smart-990c485f-9ec0-445f-bcf3-23dad9db3e5c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4166480650 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_512.4166480650 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_shake_128.3742132505
Short name T322
Test name
Test status
Simulation time 1252529777953 ps
CPU time 4897.11 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 02:38:28 PM PST 23
Peak memory 661632 kb
Host smart-00e6e23d-b3a2-4618-bea3-34962dec1265
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3742132505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_128.3742132505 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_shake_256.2854710309
Short name T962
Test name
Test status
Simulation time 540943401633 ps
CPU time 3144.01 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 02:09:25 PM PST 23
Peak memory 560572 kb
Host smart-56a6aa42-38ac-4bd7-87dc-7f335c4b2741
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2854710309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_256.2854710309 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/15.kmac_alert_test.3667968424
Short name T1098
Test name
Test status
Simulation time 130366780 ps
CPU time 0.78 seconds
Started Dec 27 01:17:25 PM PST 23
Finished Dec 27 01:17:28 PM PST 23
Peak memory 205184 kb
Host smart-60ef1722-fc89-44c6-b318-e648caa8220e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3667968424 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_alert_test.3667968424 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_alert_test/latest


Test location /workspace/coverage/default/15.kmac_app.3210050044
Short name T341
Test name
Test status
Simulation time 3686100078 ps
CPU time 107.57 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:19:04 PM PST 23
Peak memory 231664 kb
Host smart-3ebd2c77-6cfa-449d-956a-4f4a292b2429
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3210050044 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_app.3210050044 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_app/latest


Test location /workspace/coverage/default/15.kmac_burst_write.651463500
Short name T219
Test name
Test status
Simulation time 44626307393 ps
CPU time 656.37 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:28:06 PM PST 23
Peak memory 230956 kb
Host smart-d29453f5-5a7a-4079-820d-857f6d25986f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=651463500 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_burst_write.651463500 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_burst_write/latest


Test location /workspace/coverage/default/15.kmac_edn_timeout_error.4134801454
Short name T67
Test name
Test status
Simulation time 322437874 ps
CPU time 19.24 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:34 PM PST 23
Peak memory 218736 kb
Host smart-89e264df-b5d5-466c-bfd4-96e214651545
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4134801454 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_edn_timeout_error.4134801454 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/15.kmac_entropy_mode_error.4137879837
Short name T860
Test name
Test status
Simulation time 348747437 ps
CPU time 5.19 seconds
Started Dec 27 01:17:31 PM PST 23
Finished Dec 27 01:17:38 PM PST 23
Peak memory 215576 kb
Host smart-abf14a05-bb91-4230-843f-c24024a229f1
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4137879837 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_mode_error.4137879837 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/15.kmac_entropy_refresh.1052165665
Short name T746
Test name
Test status
Simulation time 13288045311 ps
CPU time 246.57 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:21:25 PM PST 23
Peak memory 241496 kb
Host smart-cbbbf6f4-f112-4f12-b647-dcf0e4c68b4e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1052165665 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_refresh.1052165665 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/15.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/15.kmac_error.305474221
Short name T625
Test name
Test status
Simulation time 8332474331 ps
CPU time 205.53 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:20:40 PM PST 23
Peak memory 248532 kb
Host smart-2153b332-412e-483b-a8c3-0180bc5a8ed3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=305474221 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_error.305474221 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_error/latest


Test location /workspace/coverage/default/15.kmac_key_error.3789988442
Short name T64
Test name
Test status
Simulation time 605383957 ps
CPU time 3.68 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:17 PM PST 23
Peak memory 207200 kb
Host smart-4698e7ee-a815-466b-b9b3-ec5e5ff826d9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3789988442 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_key_error.3789988442 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_key_error/latest


Test location /workspace/coverage/default/15.kmac_lc_escalation.475585992
Short name T1033
Test name
Test status
Simulation time 76325086 ps
CPU time 1.29 seconds
Started Dec 27 01:17:32 PM PST 23
Finished Dec 27 01:17:35 PM PST 23
Peak memory 215668 kb
Host smart-f2723363-73ac-45c7-a931-05cc3c321870
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=475585992 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_lc_escalation.475585992 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/15.kmac_lc_escalation/latest


Test location /workspace/coverage/default/15.kmac_long_msg_and_output.2446073346
Short name T158
Test name
Test status
Simulation time 134946322464 ps
CPU time 2709.7 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 02:02:00 PM PST 23
Peak memory 476400 kb
Host smart-f3813c8d-a74e-4200-aad1-310f138d0a0e
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2446073346 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_long_msg_a
nd_output.2446073346 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/15.kmac_sideload.1658806945
Short name T292
Test name
Test status
Simulation time 1909647331 ps
CPU time 33.91 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:53 PM PST 23
Peak memory 219636 kb
Host smart-18364fe3-eb6f-49a8-b37c-c6e35b09d85d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1658806945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_sideload.1658806945 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_sideload/latest


Test location /workspace/coverage/default/15.kmac_smoke.2357671444
Short name T571
Test name
Test status
Simulation time 3755644618 ps
CPU time 54.06 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:18:03 PM PST 23
Peak memory 221512 kb
Host smart-ed885eaf-1e7b-418c-b697-2e845444f92d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2357671444 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_smoke.2357671444 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_smoke/latest


Test location /workspace/coverage/default/15.kmac_stress_all.2289409544
Short name T893
Test name
Test status
Simulation time 8366943469 ps
CPU time 577.27 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 01:27:00 PM PST 23
Peak memory 297024 kb
Host smart-adbc734c-f802-429c-bcf8-abd7fc81c70f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2289409544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all.2289409544 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_stress_all/latest


Test location /workspace/coverage/default/15.kmac_stress_all_with_rand_reset.3376744574
Short name T1053
Test name
Test status
Simulation time 1426424771621 ps
CPU time 1816.43 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:47:34 PM PST 23
Peak memory 351936 kb
Host smart-3676a439-d9c0-4970-a997-e492b6edc2e5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3376744574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all_with_rand_reset.3376744574 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_kmac.4030627705
Short name T18
Test name
Test status
Simulation time 346633424 ps
CPU time 4.52 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:19 PM PST 23
Peak memory 215600 kb
Host smart-54d09050-2dd8-4637-83a2-74055d898659
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4030627705 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 15.kmac_test_vectors_kmac.4030627705 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_kmac_xof.1276796551
Short name T382
Test name
Test status
Simulation time 231192653 ps
CPU time 4.48 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:17:23 PM PST 23
Peak memory 215680 kb
Host smart-0f1031e3-42be-461c-ad21-59edd0631576
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1276796551 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 15.kmac_test_vectors_kmac_xof.1276796551 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_224.1667956680
Short name T312
Test name
Test status
Simulation time 18961311630 ps
CPU time 1424.87 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:40:57 PM PST 23
Peak memory 394020 kb
Host smart-aad9d5b7-8581-4321-bb51-5f3ae543f145
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1667956680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_224.1667956680 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_256.1096503061
Short name T241
Test name
Test status
Simulation time 354089291677 ps
CPU time 1419.97 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:40:52 PM PST 23
Peak memory 373132 kb
Host smart-bbcab73e-5543-4b11-a43e-36ec386bf4d1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1096503061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_256.1096503061 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_384.2652045009
Short name T1014
Test name
Test status
Simulation time 179176707156 ps
CPU time 1497.72 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:42:07 PM PST 23
Peak memory 340664 kb
Host smart-9276a9f9-4e6c-441e-86fb-cad9cce4bb07
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2652045009 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_384.2652045009 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_512.4159175180
Short name T362
Test name
Test status
Simulation time 48127581700 ps
CPU time 891.08 seconds
Started Dec 27 01:17:07 PM PST 23
Finished Dec 27 01:31:59 PM PST 23
Peak memory 291460 kb
Host smart-7cc5532e-5c96-4596-af76-840388120259
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4159175180 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_512.4159175180 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_shake_128.4268633234
Short name T211
Test name
Test status
Simulation time 53994578521 ps
CPU time 3700.85 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 02:19:03 PM PST 23
Peak memory 659676 kb
Host smart-b62ae858-c8f9-4b0e-b92f-b76149348633
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4268633234 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_128.4268633234 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_shake_256.1458732268
Short name T800
Test name
Test status
Simulation time 191567458961 ps
CPU time 3726.26 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 02:19:29 PM PST 23
Peak memory 551136 kb
Host smart-da50337a-83ae-4530-92e8-df34d79e856d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1458732268 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_256.1458732268 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/16.kmac_alert_test.913006733
Short name T320
Test name
Test status
Simulation time 85004464 ps
CPU time 0.78 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 01:16:51 PM PST 23
Peak memory 205032 kb
Host smart-83f3ac77-49f1-4ff4-a10c-dc49fb2bda22
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=913006733 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_alert_test.913006733 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/16.kmac_alert_test/latest


Test location /workspace/coverage/default/16.kmac_app.2338187464
Short name T37
Test name
Test status
Simulation time 2966305719 ps
CPU time 136.46 seconds
Started Dec 27 01:17:39 PM PST 23
Finished Dec 27 01:20:00 PM PST 23
Peak memory 233820 kb
Host smart-7a9daf0a-593a-4a3a-a09f-24c753d210d6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2338187464 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_app.2338187464 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_app/latest


Test location /workspace/coverage/default/16.kmac_burst_write.2702655433
Short name T983
Test name
Test status
Simulation time 9787754829 ps
CPU time 410.29 seconds
Started Dec 27 01:17:41 PM PST 23
Finished Dec 27 01:24:34 PM PST 23
Peak memory 229048 kb
Host smart-06fc2402-a54f-4538-9c09-d088a3e89b1c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2702655433 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_burst_write.2702655433 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_burst_write/latest


Test location /workspace/coverage/default/16.kmac_edn_timeout_error.3067546781
Short name T696
Test name
Test status
Simulation time 5787073355 ps
CPU time 28.07 seconds
Started Dec 27 01:16:44 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 224544 kb
Host smart-8e756c9c-a5c5-4725-934a-0736b1b7fa07
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3067546781 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_edn_timeout_error.3067546781 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/16.kmac_entropy_mode_error.2640807206
Short name T739
Test name
Test status
Simulation time 1089641519 ps
CPU time 28.53 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:17:12 PM PST 23
Peak memory 221520 kb
Host smart-909c6973-69e6-4181-8288-248093c2d686
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2640807206 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_mode_error.2640807206 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/16.kmac_entropy_refresh.2832866367
Short name T1064
Test name
Test status
Simulation time 64495558295 ps
CPU time 281.16 seconds
Started Dec 27 01:16:45 PM PST 23
Finished Dec 27 01:21:28 PM PST 23
Peak memory 245364 kb
Host smart-c28c7c48-9ba8-4e27-8e1f-71f9860cc2cb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2832866367 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_refresh.2832866367 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/16.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/16.kmac_error.694601313
Short name T1046
Test name
Test status
Simulation time 28281981422 ps
CPU time 175.92 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:19:59 PM PST 23
Peak memory 248436 kb
Host smart-56a81cf5-3bd7-4f1f-aa33-013b9b1936e0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=694601313 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_error.694601313 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_error/latest


Test location /workspace/coverage/default/16.kmac_key_error.1859946524
Short name T883
Test name
Test status
Simulation time 218771668 ps
CPU time 1.85 seconds
Started Dec 27 01:16:38 PM PST 23
Finished Dec 27 01:16:42 PM PST 23
Peak memory 207464 kb
Host smart-f9d8a3e2-6509-4d54-a011-ecc05e2e942d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1859946524 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_key_error.1859946524 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_key_error/latest


Test location /workspace/coverage/default/16.kmac_lc_escalation.826296049
Short name T516
Test name
Test status
Simulation time 124324055 ps
CPU time 1.26 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:16:56 PM PST 23
Peak memory 215592 kb
Host smart-28d7ced5-0714-46d0-aa51-41b6a6484f83
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=826296049 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_lc_escalation.826296049 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/16.kmac_lc_escalation/latest


Test location /workspace/coverage/default/16.kmac_long_msg_and_output.425485123
Short name T832
Test name
Test status
Simulation time 8128507740 ps
CPU time 664.04 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:28:23 PM PST 23
Peak memory 290868 kb
Host smart-bdbd851b-9c16-44ee-989e-92504c0bb74b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=425485123 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_long_msg_an
d_output.425485123 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/16.kmac_sideload.4237573834
Short name T931
Test name
Test status
Simulation time 20585305221 ps
CPU time 201.41 seconds
Started Dec 27 01:17:32 PM PST 23
Finished Dec 27 01:20:55 PM PST 23
Peak memory 236404 kb
Host smart-4a50efed-452e-4922-b169-c09f22f7fb4d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4237573834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_sideload.4237573834 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_sideload/latest


Test location /workspace/coverage/default/16.kmac_smoke.232769789
Short name T973
Test name
Test status
Simulation time 646528865 ps
CPU time 32.12 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:48 PM PST 23
Peak memory 220880 kb
Host smart-c2577d0e-dbdd-47b8-be74-bc879afbc21f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=232769789 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_smoke.232769789 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_smoke/latest


Test location /workspace/coverage/default/16.kmac_stress_all.898898707
Short name T689
Test name
Test status
Simulation time 163849213634 ps
CPU time 791.7 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:30:22 PM PST 23
Peak memory 289776 kb
Host smart-1583444b-0368-4f5f-922a-316ef3f5813e
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=898898707 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all.898898707 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_stress_all/latest


Test location /workspace/coverage/default/16.kmac_stress_all_with_rand_reset.55622957
Short name T377
Test name
Test status
Simulation time 123342035990 ps
CPU time 1844.32 seconds
Started Dec 27 01:16:52 PM PST 23
Finished Dec 27 01:47:39 PM PST 23
Peak memory 319416 kb
Host smart-e24b8861-b320-4a00-adf5-0d045658cc1c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=55622957 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all_with_rand_reset.55622957 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_kmac.379827099
Short name T1051
Test name
Test status
Simulation time 172848329 ps
CPU time 4.47 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:16:57 PM PST 23
Peak memory 215600 kb
Host smart-cb0d833a-145f-4a6f-ab3a-748995b6f6bb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=379827099 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 16.kmac_test_vectors_kmac.379827099 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_kmac_xof.963707330
Short name T346
Test name
Test status
Simulation time 178878868 ps
CPU time 4.63 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:17:26 PM PST 23
Peak memory 215640 kb
Host smart-e1fe350b-d873-4fb7-afda-2a7e10b3a291
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=963707330 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 16.kmac_test_vectors_kmac_xof.963707330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_224.1743669180
Short name T660
Test name
Test status
Simulation time 65522621439 ps
CPU time 1698.09 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 01:45:00 PM PST 23
Peak memory 369292 kb
Host smart-21a7c529-379a-4e4b-a289-98b508ea41a2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1743669180 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_224.1743669180 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_256.1012134450
Short name T332
Test name
Test status
Simulation time 77655998453 ps
CPU time 1419.9 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 01:41:03 PM PST 23
Peak memory 376416 kb
Host smart-ae46aaaf-b840-400e-860f-aa50db1d1380
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1012134450 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_256.1012134450 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_384.3491367523
Short name T915
Test name
Test status
Simulation time 14044182317 ps
CPU time 1106.52 seconds
Started Dec 27 01:17:37 PM PST 23
Finished Dec 27 01:36:06 PM PST 23
Peak memory 334368 kb
Host smart-f3ec339d-06c9-4073-b034-9b8a6e5b86f8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3491367523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_384.3491367523 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_512.844075323
Short name T279
Test name
Test status
Simulation time 128501794234 ps
CPU time 893.59 seconds
Started Dec 27 01:17:34 PM PST 23
Finished Dec 27 01:32:33 PM PST 23
Peak memory 291964 kb
Host smart-7d8256c3-e954-4b87-abee-cd44897f0174
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=844075323 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_512.844075323 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_shake_128.1866685624
Short name T351
Test name
Test status
Simulation time 50471100193 ps
CPU time 3845.22 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 02:21:28 PM PST 23
Peak memory 641376 kb
Host smart-b14521ad-965a-45d9-ae5a-692987e27868
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1866685624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_128.1866685624 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_shake_256.3953548935
Short name T473
Test name
Test status
Simulation time 87139681763 ps
CPU time 3375.87 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 02:13:38 PM PST 23
Peak memory 567540 kb
Host smart-812e42fb-0680-4517-a7a1-ce4e93511e52
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3953548935 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_256.3953548935 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/17.kmac_alert_test.444370213
Short name T807
Test name
Test status
Simulation time 36062134 ps
CPU time 0.75 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:16:21 PM PST 23
Peak memory 205180 kb
Host smart-b2f534ee-6598-4f7e-a16e-b5baa3c3827e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=444370213 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_alert_test.444370213 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/17.kmac_alert_test/latest


Test location /workspace/coverage/default/17.kmac_app.379503394
Short name T507
Test name
Test status
Simulation time 52572568065 ps
CPU time 241.94 seconds
Started Dec 27 01:16:37 PM PST 23
Finished Dec 27 01:20:41 PM PST 23
Peak memory 244356 kb
Host smart-f5ac3d7b-9699-48ca-99ed-b207a1d4dbba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=379503394 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_app.379503394 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_app/latest


Test location /workspace/coverage/default/17.kmac_burst_write.137033769
Short name T371
Test name
Test status
Simulation time 26573639528 ps
CPU time 521.64 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:25:45 PM PST 23
Peak memory 229840 kb
Host smart-69a314d5-3be2-4d79-b1b7-0409f269cf78
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=137033769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_burst_write.137033769 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_burst_write/latest


Test location /workspace/coverage/default/17.kmac_edn_timeout_error.3932923628
Short name T996
Test name
Test status
Simulation time 341822574 ps
CPU time 6.89 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:29 PM PST 23
Peak memory 215444 kb
Host smart-2b593a35-88cd-4704-af07-6dd23f2d68cf
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3932923628 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_edn_timeout_error.3932923628 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/17.kmac_entropy_mode_error.2208636777
Short name T1063
Test name
Test status
Simulation time 542370812 ps
CPU time 25.66 seconds
Started Dec 27 01:16:30 PM PST 23
Finished Dec 27 01:16:57 PM PST 23
Peak memory 219092 kb
Host smart-41f9d5ee-4799-493e-9854-b41de7073310
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2208636777 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_mode_error.2208636777 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/17.kmac_entropy_refresh.355869498
Short name T388
Test name
Test status
Simulation time 18553123178 ps
CPU time 173.15 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:19:14 PM PST 23
Peak memory 235612 kb
Host smart-bd8321cf-55f5-4296-a4fa-945804349856
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=355869498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_refresh.355869498 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/17.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/17.kmac_error.3049108817
Short name T599
Test name
Test status
Simulation time 2194991378 ps
CPU time 164.2 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:19:09 PM PST 23
Peak memory 248572 kb
Host smart-6b7107b3-a668-494a-a2e4-5b2a193437bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3049108817 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_error.3049108817 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_error/latest


Test location /workspace/coverage/default/17.kmac_key_error.210628138
Short name T532
Test name
Test status
Simulation time 2647196144 ps
CPU time 4.64 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 207432 kb
Host smart-c7957931-1774-4719-888a-729b3eba13c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=210628138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_key_error.210628138 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_key_error/latest


Test location /workspace/coverage/default/17.kmac_lc_escalation.3776079799
Short name T814
Test name
Test status
Simulation time 113989720 ps
CPU time 1.37 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:16:28 PM PST 23
Peak memory 215696 kb
Host smart-c7f9a1e5-2b2d-474f-a734-67dc9442f369
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3776079799 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_lc_escalation.3776079799 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/17.kmac_lc_escalation/latest


Test location /workspace/coverage/default/17.kmac_long_msg_and_output.2745519204
Short name T1093
Test name
Test status
Simulation time 11238079215 ps
CPU time 321.61 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:22:17 PM PST 23
Peak memory 250664 kb
Host smart-1fe60d26-b0c3-4816-8034-8488964029f4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2745519204 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_long_msg_a
nd_output.2745519204 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/17.kmac_sideload.1305187197
Short name T596
Test name
Test status
Simulation time 42022942385 ps
CPU time 103.08 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:18:47 PM PST 23
Peak memory 227424 kb
Host smart-9ef3f23f-b363-4e2d-b930-5cdd2000b1dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1305187197 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_sideload.1305187197 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_sideload/latest


Test location /workspace/coverage/default/17.kmac_smoke.2218119540
Short name T333
Test name
Test status
Simulation time 2476642530 ps
CPU time 12.26 seconds
Started Dec 27 01:16:44 PM PST 23
Finished Dec 27 01:16:58 PM PST 23
Peak memory 219340 kb
Host smart-488f0e81-b53a-48ca-8cab-d8d349f74b5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2218119540 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_smoke.2218119540 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_smoke/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_kmac.3302407690
Short name T706
Test name
Test status
Simulation time 242308682 ps
CPU time 3.83 seconds
Started Dec 27 01:16:27 PM PST 23
Finished Dec 27 01:16:32 PM PST 23
Peak memory 215632 kb
Host smart-3e95d07b-3743-4853-bbfd-9000a7e10a8a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3302407690 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 17.kmac_test_vectors_kmac.3302407690 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_kmac_xof.2261233828
Short name T838
Test name
Test status
Simulation time 1799933995 ps
CPU time 4.88 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 208368 kb
Host smart-e6f9c321-e7ad-42d3-b09f-304bdf18e826
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2261233828 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 17.kmac_test_vectors_kmac_xof.2261233828 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_224.3352929660
Short name T987
Test name
Test status
Simulation time 134375183379 ps
CPU time 1765.56 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:46:38 PM PST 23
Peak memory 388956 kb
Host smart-03bc20d8-cc5f-48af-b471-2e891e7a0617
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3352929660 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_224.3352929660 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_256.1828465045
Short name T634
Test name
Test status
Simulation time 837624067187 ps
CPU time 1897.96 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:48:47 PM PST 23
Peak memory 376548 kb
Host smart-d826e1ee-3166-4322-b844-a9e96a72abac
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1828465045 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_256.1828465045 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_384.2797115468
Short name T314
Test name
Test status
Simulation time 293993046615 ps
CPU time 1479.95 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:41:00 PM PST 23
Peak memory 335320 kb
Host smart-6dbcd25e-e106-4e3d-92bd-be85a81df90f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2797115468 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_384.2797115468 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_512.2780934437
Short name T69
Test name
Test status
Simulation time 41506133247 ps
CPU time 868.12 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:31:47 PM PST 23
Peak memory 290400 kb
Host smart-73a89274-7d77-4350-a661-42b5e51f2bc1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2780934437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_512.2780934437 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_shake_128.1663434204
Short name T269
Test name
Test status
Simulation time 692269638329 ps
CPU time 4510.03 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 02:31:35 PM PST 23
Peak memory 656680 kb
Host smart-2a9cc521-758c-4741-a332-9901d73182c5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1663434204 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_128.1663434204 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_shake_256.3744957871
Short name T284
Test name
Test status
Simulation time 780002571360 ps
CPU time 3799.22 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 02:19:40 PM PST 23
Peak memory 556932 kb
Host smart-304956fb-2bed-4158-9f46-8a1882842745
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3744957871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_256.3744957871 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/18.kmac_alert_test.1324645953
Short name T720
Test name
Test status
Simulation time 61055721 ps
CPU time 0.76 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 01:16:43 PM PST 23
Peak memory 205208 kb
Host smart-c71f6360-cf03-4199-a2df-c84c5c639f8c
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1324645953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_alert_test.1324645953 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_alert_test/latest


Test location /workspace/coverage/default/18.kmac_app.1594165597
Short name T725
Test name
Test status
Simulation time 11202104079 ps
CPU time 136.05 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:19:11 PM PST 23
Peak memory 234936 kb
Host smart-99c53fe4-d3b7-4db5-85c0-7f705e4c9515
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1594165597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_app.1594165597 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_app/latest


Test location /workspace/coverage/default/18.kmac_burst_write.2873227670
Short name T316
Test name
Test status
Simulation time 58431592640 ps
CPU time 661.41 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:28:05 PM PST 23
Peak memory 231084 kb
Host smart-a78faf25-4cff-4487-919a-e2711fdb0a60
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2873227670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_burst_write.2873227670 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_burst_write/latest


Test location /workspace/coverage/default/18.kmac_edn_timeout_error.1681812149
Short name T383
Test name
Test status
Simulation time 2157811405 ps
CPU time 29.58 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 223804 kb
Host smart-4266b6d0-2803-40f0-8625-0f08a83bbf9d
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1681812149 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_edn_timeout_error.1681812149 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/18.kmac_entropy_mode_error.1186603890
Short name T652
Test name
Test status
Simulation time 1207198083 ps
CPU time 23.64 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 223668 kb
Host smart-5532ed91-13ed-4b7b-b0b7-457a3f52997b
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1186603890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_mode_error.1186603890 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/18.kmac_entropy_refresh.225957089
Short name T741
Test name
Test status
Simulation time 9313040897 ps
CPU time 74.74 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:17:59 PM PST 23
Peak memory 226480 kb
Host smart-a95f8b7e-2102-4765-b86f-0025ea228d96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=225957089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_refresh.225957089 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/18.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/18.kmac_error.1333087959
Short name T588
Test name
Test status
Simulation time 59900328381 ps
CPU time 109.12 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:18:43 PM PST 23
Peak memory 240228 kb
Host smart-4c7de72d-384e-4b9b-aaa1-194b8466a84d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1333087959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_error.1333087959 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_error/latest


Test location /workspace/coverage/default/18.kmac_key_error.2074362089
Short name T903
Test name
Test status
Simulation time 1154477750 ps
CPU time 3.39 seconds
Started Dec 27 01:16:38 PM PST 23
Finished Dec 27 01:16:43 PM PST 23
Peak memory 207380 kb
Host smart-89ba7c9d-55cd-4182-8161-ca2caddfe09a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2074362089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_key_error.2074362089 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_key_error/latest


Test location /workspace/coverage/default/18.kmac_lc_escalation.1176008457
Short name T628
Test name
Test status
Simulation time 44002110 ps
CPU time 1.45 seconds
Started Dec 27 01:16:36 PM PST 23
Finished Dec 27 01:16:40 PM PST 23
Peak memory 217404 kb
Host smart-719a4cc7-df7b-4790-ba47-37ed45ed9164
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1176008457 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_lc_escalation.1176008457 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/18.kmac_lc_escalation/latest


Test location /workspace/coverage/default/18.kmac_long_msg_and_output.2807240611
Short name T916
Test name
Test status
Simulation time 69629532986 ps
CPU time 1553.76 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:42:17 PM PST 23
Peak memory 393084 kb
Host smart-019416bc-6ad8-4667-9965-0bd19bceed42
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2807240611 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_long_msg_a
nd_output.2807240611 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/18.kmac_sideload.1634962842
Short name T640
Test name
Test status
Simulation time 60997547834 ps
CPU time 366.69 seconds
Started Dec 27 01:16:51 PM PST 23
Finished Dec 27 01:22:59 PM PST 23
Peak memory 248192 kb
Host smart-a455047b-24fb-4fa2-ab9e-6e561dbdb8d6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1634962842 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_sideload.1634962842 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_sideload/latest


Test location /workspace/coverage/default/18.kmac_smoke.1630962980
Short name T157
Test name
Test status
Simulation time 7302309509 ps
CPU time 38.64 seconds
Started Dec 27 01:16:32 PM PST 23
Finished Dec 27 01:17:11 PM PST 23
Peak memory 218680 kb
Host smart-822daffa-7e96-4b5d-94b8-7b62306d4364
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1630962980 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_smoke.1630962980 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_smoke/latest


Test location /workspace/coverage/default/18.kmac_stress_all.3877468089
Short name T321
Test name
Test status
Simulation time 54450251590 ps
CPU time 822.45 seconds
Started Dec 27 01:16:45 PM PST 23
Finished Dec 27 01:30:29 PM PST 23
Peak memory 354852 kb
Host smart-d93d1e44-76a6-43bc-beee-e0d609e50151
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3877468089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_stress_all.3877468089 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_stress_all/latest


Test location /workspace/coverage/default/18.kmac_stress_all_with_rand_reset.3920066961
Short name T812
Test name
Test status
Simulation time 387478952336 ps
CPU time 543.64 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:26:07 PM PST 23
Peak memory 281336 kb
Host smart-e99fc53c-b671-4230-8f48-59f1fa99381c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3920066961 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_stress_all_with_rand_reset.3920066961 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_kmac.860979161
Short name T740
Test name
Test status
Simulation time 997697677 ps
CPU time 5.27 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:16:57 PM PST 23
Peak memory 215596 kb
Host smart-89184a1a-9247-471c-94e4-1d450df703c5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=860979161 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 18.kmac_test_vectors_kmac.860979161 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_kmac_xof.1698858005
Short name T760
Test name
Test status
Simulation time 258514965 ps
CPU time 3.69 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:16:53 PM PST 23
Peak memory 215740 kb
Host smart-01a18737-fbbf-4075-b99b-786e48639441
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1698858005 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 18.kmac_test_vectors_kmac_xof.1698858005 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_224.540255232
Short name T621
Test name
Test status
Simulation time 20063504834 ps
CPU time 1480.68 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:41:25 PM PST 23
Peak memory 400200 kb
Host smart-7bbd5d88-ff54-4a6e-ad0b-9e6e77c755be
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=540255232 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_224.540255232 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_256.1415969427
Short name T969
Test name
Test status
Simulation time 256062046262 ps
CPU time 1685.52 seconds
Started Dec 27 01:16:38 PM PST 23
Finished Dec 27 01:44:46 PM PST 23
Peak memory 375776 kb
Host smart-d679e019-9489-4dd7-a4b5-1d0b30aa617f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1415969427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_256.1415969427 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_384.99281112
Short name T475
Test name
Test status
Simulation time 53708249828 ps
CPU time 1095.33 seconds
Started Dec 27 01:16:58 PM PST 23
Finished Dec 27 01:35:20 PM PST 23
Peak memory 330768 kb
Host smart-61324f6d-6cf8-4f09-8da3-ac34eabcbacc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=99281112 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch
+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_384.99281112 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_512.1521627286
Short name T655
Test name
Test status
Simulation time 33900391220 ps
CPU time 868.78 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:31:13 PM PST 23
Peak memory 298004 kb
Host smart-5921a0db-9ca2-4b5d-a1de-94eccea0f73d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1521627286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_512.1521627286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_shake_128.2887117759
Short name T1039
Test name
Test status
Simulation time 366213014826 ps
CPU time 3947.82 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 02:22:52 PM PST 23
Peak memory 657804 kb
Host smart-9d6accf5-6890-4f45-bf88-bd01820a4778
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2887117759 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_128.2887117759 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_shake_256.2470984750
Short name T897
Test name
Test status
Simulation time 145454114366 ps
CPU time 3791.59 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 02:19:54 PM PST 23
Peak memory 561020 kb
Host smart-1f38345f-8a05-45bb-a583-58ef5d6d35c8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2470984750 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_256.2470984750 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/19.kmac_alert_test.4155067594
Short name T317
Test name
Test status
Simulation time 17268731 ps
CPU time 0.79 seconds
Started Dec 27 01:16:44 PM PST 23
Finished Dec 27 01:16:46 PM PST 23
Peak memory 205116 kb
Host smart-36e7eadf-bcbd-4644-8f7a-02ece16d2cd7
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4155067594 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_alert_test.4155067594 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_alert_test/latest


Test location /workspace/coverage/default/19.kmac_app.1042971570
Short name T795
Test name
Test status
Simulation time 58065253907 ps
CPU time 264.38 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 01:21:07 PM PST 23
Peak memory 243604 kb
Host smart-fe4232af-15b5-4bd2-9bc9-9af32b2df207
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1042971570 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_app.1042971570 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_app/latest


Test location /workspace/coverage/default/19.kmac_burst_write.2106998018
Short name T735
Test name
Test status
Simulation time 10071717143 ps
CPU time 197.51 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:20:12 PM PST 23
Peak memory 224340 kb
Host smart-2f732db0-270a-49ad-99ef-157a77fcda35
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2106998018 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_burst_write.2106998018 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_burst_write/latest


Test location /workspace/coverage/default/19.kmac_edn_timeout_error.921631885
Short name T1022
Test name
Test status
Simulation time 25611808 ps
CPU time 1.55 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:17:09 PM PST 23
Peak memory 215432 kb
Host smart-7fc646cd-15e7-4c1a-924a-ca5f414f6712
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=921631885 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_edn_timeout_error.921631885 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/19.kmac_entropy_mode_error.1914338053
Short name T248
Test name
Test status
Simulation time 468157211 ps
CPU time 8.12 seconds
Started Dec 27 01:16:43 PM PST 23
Finished Dec 27 01:16:53 PM PST 23
Peak memory 219560 kb
Host smart-9a895b84-f413-4738-ac2a-33c722d990b5
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1914338053 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_mode_error.1914338053 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/19.kmac_entropy_refresh.120463543
Short name T240
Test name
Test status
Simulation time 714164490 ps
CPU time 8.79 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:16:58 PM PST 23
Peak memory 222084 kb
Host smart-ecc9ff42-acb7-4519-bc29-8acb423c78f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=120463543 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_refresh.120463543 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/19.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/19.kmac_error.1373456930
Short name T763
Test name
Test status
Simulation time 11780708339 ps
CPU time 16.58 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:17:17 PM PST 23
Peak memory 223936 kb
Host smart-1ec11cb3-32b5-4459-8292-c45288d9608f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1373456930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_error.1373456930 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_error/latest


Test location /workspace/coverage/default/19.kmac_key_error.2219885757
Short name T1134
Test name
Test status
Simulation time 683667318 ps
CPU time 3.71 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:16:52 PM PST 23
Peak memory 206928 kb
Host smart-472384d5-8df6-4e1a-b041-6122d82d57a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2219885757 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_key_error.2219885757 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_key_error/latest


Test location /workspace/coverage/default/19.kmac_lc_escalation.2660152884
Short name T932
Test name
Test status
Simulation time 985019455 ps
CPU time 14.83 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:29 PM PST 23
Peak memory 232228 kb
Host smart-8598124e-04fd-4530-b128-5fb600410d69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2660152884 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_lc_escalation.2660152884 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/19.kmac_lc_escalation/latest


Test location /workspace/coverage/default/19.kmac_long_msg_and_output.3888612795
Short name T927
Test name
Test status
Simulation time 11122710506 ps
CPU time 297.44 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:22:06 PM PST 23
Peak memory 248020 kb
Host smart-3f149888-3fa9-41d9-be83-e4cb8a4c495a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3888612795 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_long_msg_a
nd_output.3888612795 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/19.kmac_sideload.3917670846
Short name T1001
Test name
Test status
Simulation time 1008066928 ps
CPU time 31.94 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:17:27 PM PST 23
Peak memory 222144 kb
Host smart-ee705f61-0372-4c04-bdb3-8ec1d0c72f1f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3917670846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_sideload.3917670846 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_sideload/latest


Test location /workspace/coverage/default/19.kmac_smoke.2297914636
Short name T285
Test name
Test status
Simulation time 1002613733 ps
CPU time 50.34 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:17:39 PM PST 23
Peak memory 218492 kb
Host smart-8cbbee87-1aa0-4324-a2c4-c35dfe73f015
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2297914636 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_smoke.2297914636 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_smoke/latest


Test location /workspace/coverage/default/19.kmac_stress_all.2062209154
Short name T1074
Test name
Test status
Simulation time 66197166641 ps
CPU time 403.32 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:23:57 PM PST 23
Peak memory 281280 kb
Host smart-2189b275-807d-4f75-b29b-54ad083b5ea5
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2062209154 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all.2062209154 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_stress_all/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_kmac.23262709
Short name T380
Test name
Test status
Simulation time 300893417 ps
CPU time 4.05 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:16:48 PM PST 23
Peak memory 215804 kb
Host smart-5b654615-28f4-41ca-8cf6-89ba7805186a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=23262709 -assert nopostproc +UVM_TESTNAME=kmac_base_t
est +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n
ull -cm_name 19.kmac_test_vectors_kmac.23262709 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_kmac_xof.659987933
Short name T603
Test name
Test status
Simulation time 67103728 ps
CPU time 3.66 seconds
Started Dec 27 01:17:04 PM PST 23
Finished Dec 27 01:17:11 PM PST 23
Peak memory 215652 kb
Host smart-4e37b65f-bb74-4de1-a23d-adf4858cb98b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=659987933 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 19.kmac_test_vectors_kmac_xof.659987933 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_224.1139416735
Short name T387
Test name
Test status
Simulation time 38919014919 ps
CPU time 1593.65 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:43:42 PM PST 23
Peak memory 396768 kb
Host smart-0aee0d65-ca2e-45ab-856f-b4a9d3acf793
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1139416735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_224.1139416735 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_256.2664172325
Short name T209
Test name
Test status
Simulation time 17351528616 ps
CPU time 1356.83 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:39:25 PM PST 23
Peak memory 363388 kb
Host smart-1cefe61a-fa3b-4e79-9185-25e3c950e91c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2664172325 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_256.2664172325 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_384.3821307448
Short name T622
Test name
Test status
Simulation time 382143642086 ps
CPU time 1426.49 seconds
Started Dec 27 01:16:56 PM PST 23
Finished Dec 27 01:40:51 PM PST 23
Peak memory 329076 kb
Host smart-301fe2c4-159e-4d5a-aae6-1a7edda7d795
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3821307448 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_384.3821307448 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_512.110834606
Short name T502
Test name
Test status
Simulation time 9307859366 ps
CPU time 721.61 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:28:49 PM PST 23
Peak memory 290708 kb
Host smart-4f926f8a-d084-4452-a42d-31b19bffb93f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=110834606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_512.110834606 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_shake_128.4239937024
Short name T790
Test name
Test status
Simulation time 264674264214 ps
CPU time 4896.55 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 02:38:20 PM PST 23
Peak memory 659732 kb
Host smart-d037236f-92f7-44e0-a371-de7b158399d4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4239937024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_128.4239937024 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_shake_256.296333090
Short name T866
Test name
Test status
Simulation time 284323532160 ps
CPU time 3718.16 seconds
Started Dec 27 01:16:39 PM PST 23
Finished Dec 27 02:18:40 PM PST 23
Peak memory 558024 kb
Host smart-6c0b83ca-ac4e-41a7-a3ad-f9dbecbe4b13
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=296333090 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_256.296333090 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/2.kmac_alert_test.4073821174
Short name T190
Test name
Test status
Simulation time 101694189 ps
CPU time 0.77 seconds
Started Dec 27 01:16:08 PM PST 23
Finished Dec 27 01:16:11 PM PST 23
Peak memory 205152 kb
Host smart-d84207ba-5aaf-4c1c-a4b8-5a14e2fb476a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4073821174 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_alert_test.4073821174 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_alert_test/latest


Test location /workspace/coverage/default/2.kmac_app.2968846874
Short name T1004
Test name
Test status
Simulation time 22434060752 ps
CPU time 94.03 seconds
Started Dec 27 01:16:05 PM PST 23
Finished Dec 27 01:17:42 PM PST 23
Peak memory 227764 kb
Host smart-e12bd869-9f85-4db0-9e34-3dd8bc46ccf1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2968846874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app.2968846874 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_app/latest


Test location /workspace/coverage/default/2.kmac_app_with_partial_data.3642487576
Short name T247
Test name
Test status
Simulation time 6388802194 ps
CPU time 215.39 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:19:25 PM PST 23
Peak memory 241636 kb
Host smart-f567531f-c162-44d0-ae82-dcd27b2013c3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3642487576 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app_with_partial_data.3642487576 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/2.kmac_burst_write.3551502754
Short name T986
Test name
Test status
Simulation time 15656988039 ps
CPU time 118.62 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:17:56 PM PST 23
Peak memory 222648 kb
Host smart-a81231b3-945c-4f61-a6f3-de5d94a4617e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3551502754 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_burst_write.3551502754 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_burst_write/latest


Test location /workspace/coverage/default/2.kmac_edn_timeout_error.3265532334
Short name T632
Test name
Test status
Simulation time 794295573 ps
CPU time 21.6 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:16:18 PM PST 23
Peak memory 223688 kb
Host smart-3f9919c3-3ccf-4377-8409-12aff3fd799b
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3265532334 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_edn_timeout_error.3265532334 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/2.kmac_entropy_mode_error.4231722300
Short name T667
Test name
Test status
Simulation time 2638167936 ps
CPU time 18.66 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:16:10 PM PST 23
Peak memory 223732 kb
Host smart-b9174110-c9e1-478d-bc78-d4c5b7949104
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4231722300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_mode_error.4231722300 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/2.kmac_entropy_ready_error.555627297
Short name T715
Test name
Test status
Simulation time 9723637787 ps
CPU time 20.71 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:16:19 PM PST 23
Peak memory 215696 kb
Host smart-e8da6670-9544-4301-ab55-7211637a4fbc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=555627297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_ready_error.555627297 +enable_maskin
g=0 +sw_key_masked=0
Directory /workspace/2.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/2.kmac_error.846255612
Short name T753
Test name
Test status
Simulation time 36232234060 ps
CPU time 377.04 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:22:09 PM PST 23
Peak memory 264848 kb
Host smart-513b28af-5476-40ab-8169-8b72ae8f4a3f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=846255612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_error.846255612 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_error/latest


Test location /workspace/coverage/default/2.kmac_key_error.2390960262
Short name T1097
Test name
Test status
Simulation time 198763182 ps
CPU time 1.49 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:15:54 PM PST 23
Peak memory 206680 kb
Host smart-2e29376d-0211-48bc-bfa1-f1554d5c3931
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2390960262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_key_error.2390960262 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_key_error/latest


Test location /workspace/coverage/default/2.kmac_lc_escalation.2848955170
Short name T887
Test name
Test status
Simulation time 142813711 ps
CPU time 1.16 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:16:03 PM PST 23
Peak memory 215500 kb
Host smart-f3784aca-ab3e-46b2-bcc5-a177fb357cf3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2848955170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_lc_escalation.2848955170 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/2.kmac_lc_escalation/latest


Test location /workspace/coverage/default/2.kmac_long_msg_and_output.3779300530
Short name T281
Test name
Test status
Simulation time 3717540537 ps
CPU time 305.64 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:20:58 PM PST 23
Peak memory 251488 kb
Host smart-4281039d-e6df-42b6-9152-ab58db894ff6
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3779300530 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_long_msg_an
d_output.3779300530 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/2.kmac_mubi.2003168548
Short name T748
Test name
Test status
Simulation time 2804871575 ps
CPU time 55.86 seconds
Started Dec 27 01:15:50 PM PST 23
Finished Dec 27 01:16:47 PM PST 23
Peak memory 223260 kb
Host smart-f671e8f7-b767-4cb2-8727-723c6068bd4f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2003168548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_mubi.2003168548 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_mubi/latest


Test location /workspace/coverage/default/2.kmac_sec_cm.2030118905
Short name T10
Test name
Test status
Simulation time 1542359187 ps
CPU time 28.21 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:16:29 PM PST 23
Peak memory 245084 kb
Host smart-959fbe7b-a5fd-4beb-8cb0-15d6b316be73
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2030118905 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sec_cm.2030118905 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/2.kmac_sec_cm/latest


Test location /workspace/coverage/default/2.kmac_sideload.2719619367
Short name T207
Test name
Test status
Simulation time 11070763757 ps
CPU time 70.86 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:17:04 PM PST 23
Peak memory 225372 kb
Host smart-8ca772b1-afdb-4567-9d6d-3272eb454e9d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2719619367 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sideload.2719619367 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_sideload/latest


Test location /workspace/coverage/default/2.kmac_smoke.2062312859
Short name T1032
Test name
Test status
Simulation time 16507247479 ps
CPU time 34.28 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:16:26 PM PST 23
Peak memory 219908 kb
Host smart-e2ee75b9-fd9a-4ba7-9c2f-0746a292ba08
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2062312859 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_smoke.2062312859 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_smoke/latest


Test location /workspace/coverage/default/2.kmac_stress_all.3560557095
Short name T433
Test name
Test status
Simulation time 1411381851 ps
CPU time 33.38 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:38 PM PST 23
Peak memory 232412 kb
Host smart-c382f878-5742-43c9-ae06-b2d8890f4247
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3560557095 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all.3560557095 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_stress_all/latest


Test location /workspace/coverage/default/2.kmac_stress_all_with_rand_reset.3077158393
Short name T698
Test name
Test status
Simulation time 72099824254 ps
CPU time 1241.43 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:36:37 PM PST 23
Peak memory 307004 kb
Host smart-a330acbb-9b5f-4049-81b5-76e3b117fa05
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3077158393 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all_with_rand_reset.3077158393 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_kmac.2682462777
Short name T823
Test name
Test status
Simulation time 226283975 ps
CPU time 4.91 seconds
Started Dec 27 01:15:47 PM PST 23
Finished Dec 27 01:15:53 PM PST 23
Peak memory 215708 kb
Host smart-a0cd4d60-095d-4763-ae31-875b05fba994
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2682462777 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 2.kmac_test_vectors_kmac.2682462777 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_kmac_xof.1073277758
Short name T437
Test name
Test status
Simulation time 87329972 ps
CPU time 3.81 seconds
Started Dec 27 01:15:47 PM PST 23
Finished Dec 27 01:15:52 PM PST 23
Peak memory 215772 kb
Host smart-217db994-4712-475a-900f-4013a24f88b2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1073277758 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 2.kmac_test_vectors_kmac_xof.1073277758 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_224.852622137
Short name T641
Test name
Test status
Simulation time 400304344022 ps
CPU time 1866.75 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:46:57 PM PST 23
Peak memory 387252 kb
Host smart-6532c27f-7856-45d6-bbc7-8259fabae788
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=852622137 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_224.852622137 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_256.3249650967
Short name T690
Test name
Test status
Simulation time 71739486833 ps
CPU time 1438.25 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:40:05 PM PST 23
Peak memory 377812 kb
Host smart-7702ff4f-f715-4356-a5b6-6da2c637ac00
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3249650967 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_256.3249650967 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_384.2545504816
Short name T984
Test name
Test status
Simulation time 188929855946 ps
CPU time 1319.45 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:37:57 PM PST 23
Peak memory 336556 kb
Host smart-53d9feec-d6be-4213-88c2-01133270a160
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2545504816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_384.2545504816 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_512.3377919536
Short name T489
Test name
Test status
Simulation time 45154218023 ps
CPU time 951.1 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:31:54 PM PST 23
Peak memory 299336 kb
Host smart-03a06f2c-c2cd-4fba-a925-e6e94c51a3e7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3377919536 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_512.3377919536 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_shake_128.1333610008
Short name T544
Test name
Test status
Simulation time 266695662645 ps
CPU time 4748.96 seconds
Started Dec 27 01:15:47 PM PST 23
Finished Dec 27 02:34:57 PM PST 23
Peak memory 648012 kb
Host smart-db5967e7-f84a-402c-8c49-487350d3feb1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1333610008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_128.1333610008 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_shake_256.945411145
Short name T568
Test name
Test status
Simulation time 150554968198 ps
CPU time 3720.53 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 02:18:07 PM PST 23
Peak memory 564608 kb
Host smart-a0073df1-ec7a-4308-b515-8c47e3ccfe40
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=945411145 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_256.945411145 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/20.kmac_alert_test.883819741
Short name T363
Test name
Test status
Simulation time 75417846 ps
CPU time 0.78 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:17:00 PM PST 23
Peak memory 205168 kb
Host smart-c782060a-413e-4cc7-a81b-a3c12f4eeb2e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=883819741 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_alert_test.883819741 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/20.kmac_alert_test/latest


Test location /workspace/coverage/default/20.kmac_app.2792977360
Short name T611
Test name
Test status
Simulation time 2688751565 ps
CPU time 64.33 seconds
Started Dec 27 01:19:52 PM PST 23
Finished Dec 27 01:20:57 PM PST 23
Peak memory 225912 kb
Host smart-2b792457-3299-401e-9e88-f8b8148e6091
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2792977360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_app.2792977360 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_app/latest


Test location /workspace/coverage/default/20.kmac_burst_write.3524397861
Short name T808
Test name
Test status
Simulation time 21078662847 ps
CPU time 448.65 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:24:18 PM PST 23
Peak memory 227716 kb
Host smart-75eab9bc-461e-44f8-b09f-86ef2c75cc20
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3524397861 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_burst_write.3524397861 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_burst_write/latest


Test location /workspace/coverage/default/20.kmac_entropy_refresh.702366531
Short name T234
Test name
Test status
Simulation time 27525618878 ps
CPU time 124.64 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:19:08 PM PST 23
Peak memory 231828 kb
Host smart-19a02ee9-f0c2-400b-bdb1-c5a69d31c46c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=702366531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_entropy_refresh.702366531 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/20.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/20.kmac_error.3647781356
Short name T870
Test name
Test status
Simulation time 10672453307 ps
CPU time 203.99 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:20:13 PM PST 23
Peak memory 248340 kb
Host smart-b232df57-6a0c-4b53-88de-dedf8c302c85
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3647781356 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_error.3647781356 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_error/latest


Test location /workspace/coverage/default/20.kmac_key_error.2412852360
Short name T606
Test name
Test status
Simulation time 95852571 ps
CPU time 1.09 seconds
Started Dec 27 01:16:57 PM PST 23
Finished Dec 27 01:17:06 PM PST 23
Peak memory 205264 kb
Host smart-3961be9b-028b-47aa-821e-72ec2d31de0f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2412852360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_key_error.2412852360 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_key_error/latest


Test location /workspace/coverage/default/20.kmac_lc_escalation.4014367982
Short name T630
Test name
Test status
Simulation time 7568349278 ps
CPU time 20.23 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:17:24 PM PST 23
Peak memory 232196 kb
Host smart-6af5eb72-e8ad-411a-bffa-53e776647155
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4014367982 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_lc_escalation.4014367982 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/20.kmac_lc_escalation/latest


Test location /workspace/coverage/default/20.kmac_long_msg_and_output.1986257623
Short name T187
Test name
Test status
Simulation time 359653494389 ps
CPU time 1983.27 seconds
Started Dec 27 01:16:57 PM PST 23
Finished Dec 27 01:50:08 PM PST 23
Peak memory 415964 kb
Host smart-0cab60ea-1302-40b4-b83a-89a01ab01c06
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1986257623 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_long_msg_a
nd_output.1986257623 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/20.kmac_sideload.2982227219
Short name T644
Test name
Test status
Simulation time 9068939121 ps
CPU time 245.37 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:20:55 PM PST 23
Peak memory 240772 kb
Host smart-e0d468bc-b93d-4ffc-8304-958a29c2b309
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2982227219 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_sideload.2982227219 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_sideload/latest


Test location /workspace/coverage/default/20.kmac_smoke.4169936241
Short name T991
Test name
Test status
Simulation time 4044484717 ps
CPU time 51.78 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 215960 kb
Host smart-63712b77-c73d-4668-a646-a810a76ba771
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4169936241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_smoke.4169936241 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_smoke/latest


Test location /workspace/coverage/default/20.kmac_stress_all_with_rand_reset.30146673
Short name T265
Test name
Test status
Simulation time 323694854134 ps
CPU time 2200.97 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 01:53:29 PM PST 23
Peak memory 363556 kb
Host smart-0f0a1407-4d3b-46bd-8934-1522618473fb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=30146673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all_with_rand_reset.30146673 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_kmac.1086669240
Short name T460
Test name
Test status
Simulation time 63026058 ps
CPU time 3.67 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:16:55 PM PST 23
Peak memory 215592 kb
Host smart-11a61b47-1030-46d1-8dfe-d2c885317bae
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1086669240 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 20.kmac_test_vectors_kmac.1086669240 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_kmac_xof.674838622
Short name T904
Test name
Test status
Simulation time 652588305 ps
CPU time 4.4 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:17:05 PM PST 23
Peak memory 215616 kb
Host smart-c36032e0-1d1d-4892-84f1-eb6f596f5248
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=674838622 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 20.kmac_test_vectors_kmac_xof.674838622 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_224.2787188006
Short name T324
Test name
Test status
Simulation time 65767522869 ps
CPU time 1756.74 seconds
Started Dec 27 01:16:52 PM PST 23
Finished Dec 27 01:46:11 PM PST 23
Peak memory 378296 kb
Host smart-3f09b55f-2132-41c1-872f-37a54b9b519a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2787188006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_224.2787188006 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_256.1919959501
Short name T638
Test name
Test status
Simulation time 254279105675 ps
CPU time 1584.63 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:43:37 PM PST 23
Peak memory 372496 kb
Host smart-31a499b0-9a22-4120-a930-043a6a9ffeaa
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1919959501 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_256.1919959501 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_384.175452039
Short name T253
Test name
Test status
Simulation time 14238029971 ps
CPU time 1052.02 seconds
Started Dec 27 01:16:45 PM PST 23
Finished Dec 27 01:34:19 PM PST 23
Peak memory 332220 kb
Host smart-67ed7efd-62d1-4a8e-a6c2-5a6b54b312ae
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=175452039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_384.175452039 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_512.3840487330
Short name T854
Test name
Test status
Simulation time 33309404106 ps
CPU time 739.47 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 01:29:10 PM PST 23
Peak memory 290536 kb
Host smart-99e4107a-7f84-42f5-8e55-3ccfeaa7c4ab
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3840487330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_512.3840487330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_shake_128.4196050037
Short name T794
Test name
Test status
Simulation time 1184609461033 ps
CPU time 5178.27 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 02:43:10 PM PST 23
Peak memory 665012 kb
Host smart-1f4f480d-72a4-4cd0-813d-6119e63c3a16
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4196050037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_128.4196050037 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/21.kmac_alert_test.631580758
Short name T318
Test name
Test status
Simulation time 24093684 ps
CPU time 0.83 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:16:48 PM PST 23
Peak memory 205032 kb
Host smart-351095a7-365c-4a20-bf3e-517e20e6a0ff
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=631580758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_alert_test.631580758 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/21.kmac_alert_test/latest


Test location /workspace/coverage/default/21.kmac_app.2585473517
Short name T1018
Test name
Test status
Simulation time 6227108367 ps
CPU time 141.71 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:19:11 PM PST 23
Peak memory 233120 kb
Host smart-5840eba2-1d8d-4c13-9fdb-a391343ffe37
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2585473517 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_app.2585473517 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_app/latest


Test location /workspace/coverage/default/21.kmac_burst_write.812626302
Short name T426
Test name
Test status
Simulation time 8733020082 ps
CPU time 184.99 seconds
Started Dec 27 01:16:37 PM PST 23
Finished Dec 27 01:19:44 PM PST 23
Peak memory 224888 kb
Host smart-50ef250d-fd11-4c72-912c-85dc924c5138
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=812626302 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_burst_write.812626302 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_burst_write/latest


Test location /workspace/coverage/default/21.kmac_entropy_refresh.3852615254
Short name T750
Test name
Test status
Simulation time 127390691 ps
CPU time 1.49 seconds
Started Dec 27 01:16:51 PM PST 23
Finished Dec 27 01:16:55 PM PST 23
Peak memory 207500 kb
Host smart-e1465681-e131-492c-ae4b-455464d92bcf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3852615254 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_entropy_refresh.3852615254 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/21.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/21.kmac_error.4270898158
Short name T436
Test name
Test status
Simulation time 21055477977 ps
CPU time 78.2 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:18:01 PM PST 23
Peak memory 240236 kb
Host smart-21b3ec37-f844-4d81-b65a-c79d5c95a3b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4270898158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_error.4270898158 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_error/latest


Test location /workspace/coverage/default/21.kmac_key_error.4210571503
Short name T536
Test name
Test status
Simulation time 1310701236 ps
CPU time 1.92 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:17:06 PM PST 23
Peak memory 207064 kb
Host smart-de62df73-2f8e-470d-aabd-af21117d4672
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4210571503 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_key_error.4210571503 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_key_error/latest


Test location /workspace/coverage/default/21.kmac_lc_escalation.2659915340
Short name T562
Test name
Test status
Simulation time 60090282 ps
CPU time 1.34 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:16:49 PM PST 23
Peak memory 215620 kb
Host smart-ce41ed2c-170b-41b5-b7e6-b95f418ebb12
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2659915340 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_lc_escalation.2659915340 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/21.kmac_lc_escalation/latest


Test location /workspace/coverage/default/21.kmac_long_msg_and_output.870303517
Short name T1144
Test name
Test status
Simulation time 275604213715 ps
CPU time 2827.38 seconds
Started Dec 27 01:16:39 PM PST 23
Finished Dec 27 02:03:50 PM PST 23
Peak memory 482552 kb
Host smart-2c929a0d-8583-4731-9cbb-a22d4025f231
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=870303517 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_long_msg_an
d_output.870303517 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/21.kmac_sideload.3825355694
Short name T879
Test name
Test status
Simulation time 3503108451 ps
CPU time 64.8 seconds
Started Dec 27 01:16:45 PM PST 23
Finished Dec 27 01:17:51 PM PST 23
Peak memory 225200 kb
Host smart-8e4a858c-b1b5-435b-8cd3-8e47648fa9b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3825355694 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_sideload.3825355694 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_sideload/latest


Test location /workspace/coverage/default/21.kmac_smoke.3739064422
Short name T1062
Test name
Test status
Simulation time 4030778519 ps
CPU time 64.92 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:17:54 PM PST 23
Peak memory 215960 kb
Host smart-b26ed84b-8503-4430-a588-98e18b31a350
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3739064422 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_smoke.3739064422 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_smoke/latest


Test location /workspace/coverage/default/21.kmac_stress_all.296699865
Short name T410
Test name
Test status
Simulation time 110533006777 ps
CPU time 587.48 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:26:55 PM PST 23
Peak memory 321968 kb
Host smart-8eccee0b-bf4e-4811-ad7d-055d7abef75f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=296699865 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all.296699865 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_stress_all/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_kmac.2137454582
Short name T1137
Test name
Test status
Simulation time 180255575 ps
CPU time 4.36 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:17:12 PM PST 23
Peak memory 215608 kb
Host smart-23df280e-f675-4c62-9442-1637e856ae5b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2137454582 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 21.kmac_test_vectors_kmac.2137454582 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_kmac_xof.2830486450
Short name T1114
Test name
Test status
Simulation time 1504499367 ps
CPU time 5.27 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 208528 kb
Host smart-49463312-4b1b-4ba9-a260-7ad4b4009c6d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2830486450 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 21.kmac_test_vectors_kmac_xof.2830486450 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_224.3768477403
Short name T4
Test name
Test status
Simulation time 191667550883 ps
CPU time 1894.89 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:48:19 PM PST 23
Peak memory 379160 kb
Host smart-8f64ae52-3c36-440a-ad99-c0c9403620d4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3768477403 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_224.3768477403 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_256.377453496
Short name T609
Test name
Test status
Simulation time 124897274792 ps
CPU time 1644.33 seconds
Started Dec 27 01:16:39 PM PST 23
Finished Dec 27 01:44:06 PM PST 23
Peak memory 373252 kb
Host smart-fa4fa0e6-574c-4bb2-a7cf-185f01877644
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=377453496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_256.377453496 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_384.205185470
Short name T521
Test name
Test status
Simulation time 414535851036 ps
CPU time 1394.76 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:40:06 PM PST 23
Peak memory 335936 kb
Host smart-5bf6e643-3b68-4801-9285-e6aa9d4fdf8f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=205185470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_384.205185470 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_512.674178645
Short name T793
Test name
Test status
Simulation time 328379210791 ps
CPU time 1068.96 seconds
Started Dec 27 01:16:38 PM PST 23
Finished Dec 27 01:34:30 PM PST 23
Peak memory 296312 kb
Host smart-fbc9455c-0dd5-453c-8036-c9e8a233da03
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=674178645 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_512.674178645 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_shake_128.3856941609
Short name T685
Test name
Test status
Simulation time 1016498192259 ps
CPU time 4841.75 seconds
Started Dec 27 01:16:40 PM PST 23
Finished Dec 27 02:37:24 PM PST 23
Peak memory 640280 kb
Host smart-a8fbfdc1-ed05-4f1f-acf4-7c03a478a0ab
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3856941609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_128.3856941609 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_shake_256.4171445354
Short name T340
Test name
Test status
Simulation time 543508108173 ps
CPU time 3431.69 seconds
Started Dec 27 01:16:47 PM PST 23
Finished Dec 27 02:14:01 PM PST 23
Peak memory 564400 kb
Host smart-cddb4326-3e2c-47c2-8184-419a4704725f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4171445354 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_256.4171445354 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/22.kmac_alert_test.3240694412
Short name T1047
Test name
Test status
Simulation time 83301526 ps
CPU time 0.75 seconds
Started Dec 27 01:17:04 PM PST 23
Finished Dec 27 01:17:08 PM PST 23
Peak memory 205172 kb
Host smart-759d2a0b-4094-490a-acb9-182ed1e34358
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3240694412 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_alert_test.3240694412 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_alert_test/latest


Test location /workspace/coverage/default/22.kmac_app.3149641247
Short name T242
Test name
Test status
Simulation time 18245388578 ps
CPU time 170.65 seconds
Started Dec 27 01:16:43 PM PST 23
Finished Dec 27 01:19:36 PM PST 23
Peak memory 235696 kb
Host smart-50722772-c2fe-4752-bba7-51ac5c2896e3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3149641247 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_app.3149641247 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_app/latest


Test location /workspace/coverage/default/22.kmac_burst_write.657365659
Short name T238
Test name
Test status
Simulation time 17862783018 ps
CPU time 276.74 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:21:22 PM PST 23
Peak memory 225004 kb
Host smart-514a4d07-9460-433e-b620-32f63d635179
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=657365659 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_burst_write.657365659 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_burst_write/latest


Test location /workspace/coverage/default/22.kmac_entropy_refresh.1563273391
Short name T1043
Test name
Test status
Simulation time 10882160960 ps
CPU time 194.2 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:19:58 PM PST 23
Peak memory 236708 kb
Host smart-301341a3-9ee6-40ae-a935-d3e63479373e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1563273391 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_entropy_refresh.1563273391 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/22.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/22.kmac_error.2940089981
Short name T921
Test name
Test status
Simulation time 1409074921 ps
CPU time 36.63 seconds
Started Dec 27 01:16:42 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 231884 kb
Host smart-a4264983-d386-4c35-8986-f7000e0257d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2940089981 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_error.2940089981 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_error/latest


Test location /workspace/coverage/default/22.kmac_key_error.516213015
Short name T384
Test name
Test status
Simulation time 997074822 ps
CPU time 4.85 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:17:13 PM PST 23
Peak memory 206840 kb
Host smart-f3c5c07e-751c-4e4c-bd9c-0ee125cc798d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=516213015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_key_error.516213015 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_key_error/latest


Test location /workspace/coverage/default/22.kmac_lc_escalation.4151719839
Short name T1106
Test name
Test status
Simulation time 1260222282 ps
CPU time 37.7 seconds
Started Dec 27 01:16:50 PM PST 23
Finished Dec 27 01:17:29 PM PST 23
Peak memory 232064 kb
Host smart-efb1967e-36b6-4dd1-9f84-45e2f0a8b16c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4151719839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_lc_escalation.4151719839 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/22.kmac_lc_escalation/latest


Test location /workspace/coverage/default/22.kmac_long_msg_and_output.127096471
Short name T350
Test name
Test status
Simulation time 48739462322 ps
CPU time 1012.18 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:33:36 PM PST 23
Peak memory 331400 kb
Host smart-0b0bc76b-e42d-47fd-84d4-3de4b5348bb9
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=127096471 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_long_msg_an
d_output.127096471 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/22.kmac_sideload.4174104423
Short name T959
Test name
Test status
Simulation time 13494830521 ps
CPU time 256.54 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:21:04 PM PST 23
Peak memory 240980 kb
Host smart-9545dc0b-b656-4691-a533-fc66301a74a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4174104423 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_sideload.4174104423 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_sideload/latest


Test location /workspace/coverage/default/22.kmac_smoke.2274811597
Short name T699
Test name
Test status
Simulation time 9530044297 ps
CPU time 61.23 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:18:03 PM PST 23
Peak memory 215792 kb
Host smart-c34f7078-19a2-4a9a-b189-0b9cb3d66ee2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2274811597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_smoke.2274811597 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_smoke/latest


Test location /workspace/coverage/default/22.kmac_stress_all.2251641935
Short name T450
Test name
Test status
Simulation time 112936617799 ps
CPU time 1673.69 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:44:54 PM PST 23
Peak memory 368200 kb
Host smart-37fd925c-c721-4ba2-8956-1d12f67eb21e
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2251641935 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_stress_all.2251641935 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_stress_all/latest


Test location /workspace/coverage/default/22.kmac_stress_all_with_rand_reset.2277379872
Short name T368
Test name
Test status
Simulation time 158432220476 ps
CPU time 1741.21 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:46:06 PM PST 23
Peak memory 371736 kb
Host smart-53e1fca4-9f9c-47cf-98cf-221de276dc6e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2277379872 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_stress_all_with_rand_reset.2277379872 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_kmac.372812223
Short name T589
Test name
Test status
Simulation time 1053522250 ps
CPU time 5.29 seconds
Started Dec 27 01:16:48 PM PST 23
Finished Dec 27 01:16:55 PM PST 23
Peak memory 215616 kb
Host smart-b131b7a9-fa9f-4a84-ab88-2fa189f5f30e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=372812223 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 22.kmac_test_vectors_kmac.372812223 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_kmac_xof.3261454267
Short name T666
Test name
Test status
Simulation time 2060736995 ps
CPU time 4.56 seconds
Started Dec 27 01:16:56 PM PST 23
Finished Dec 27 01:17:09 PM PST 23
Peak memory 215644 kb
Host smart-0296c90f-dd8a-4dae-b777-d8528de9d29c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3261454267 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 22.kmac_test_vectors_kmac_xof.3261454267 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_224.4143371631
Short name T577
Test name
Test status
Simulation time 196866469669 ps
CPU time 2019.69 seconds
Started Dec 27 01:16:39 PM PST 23
Finished Dec 27 01:50:22 PM PST 23
Peak memory 388892 kb
Host smart-71de175e-73f6-4129-ae07-69fff2c6c388
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4143371631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_224.4143371631 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_256.771204151
Short name T656
Test name
Test status
Simulation time 63112153814 ps
CPU time 1663.69 seconds
Started Dec 27 01:16:53 PM PST 23
Finished Dec 27 01:44:39 PM PST 23
Peak memory 370052 kb
Host smart-98828534-b100-415b-a2a4-5041cd340cb4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=771204151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_256.771204151 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_384.2180689689
Short name T964
Test name
Test status
Simulation time 27682069125 ps
CPU time 1068.03 seconds
Started Dec 27 01:16:52 PM PST 23
Finished Dec 27 01:34:42 PM PST 23
Peak memory 332948 kb
Host smart-215de254-1f6d-4192-953a-88d0fe369e85
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2180689689 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_384.2180689689 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_512.920746446
Short name T681
Test name
Test status
Simulation time 10265148795 ps
CPU time 749.37 seconds
Started Dec 27 01:16:41 PM PST 23
Finished Dec 27 01:29:12 PM PST 23
Peak memory 293340 kb
Host smart-f8a35c78-bf05-4063-ab1e-f458883a9797
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=920746446 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_512.920746446 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_shake_128.3941254393
Short name T462
Test name
Test status
Simulation time 527012261175 ps
CPU time 4926.24 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 02:39:10 PM PST 23
Peak memory 655852 kb
Host smart-9a2fae57-8a72-4d4c-b4ac-890a50e78e32
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3941254393 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_128.3941254393 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_shake_256.817125539
Short name T331
Test name
Test status
Simulation time 43634162176 ps
CPU time 3371.32 seconds
Started Dec 27 01:16:43 PM PST 23
Finished Dec 27 02:12:57 PM PST 23
Peak memory 568140 kb
Host smart-038f9d9d-72e5-498d-b8ef-fbec01289edc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=817125539 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_256.817125539 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/23.kmac_alert_test.522734969
Short name T239
Test name
Test status
Simulation time 58896012 ps
CPU time 0.77 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:16 PM PST 23
Peak memory 205128 kb
Host smart-ab91e612-5aac-4a13-b5ce-2f791f14dfb6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=522734969 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_alert_test.522734969 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/23.kmac_alert_test/latest


Test location /workspace/coverage/default/23.kmac_app.4212754214
Short name T852
Test name
Test status
Simulation time 27978225981 ps
CPU time 338.38 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:22:50 PM PST 23
Peak memory 248464 kb
Host smart-29a76d7e-92d8-4592-b4e6-0a7d66e5d74c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4212754214 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_app.4212754214 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_app/latest


Test location /workspace/coverage/default/23.kmac_burst_write.1592020028
Short name T731
Test name
Test status
Simulation time 76572751514 ps
CPU time 631.66 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:27:32 PM PST 23
Peak memory 230800 kb
Host smart-38f57956-0cb0-4d67-bc26-970b4b5c6514
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1592020028 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_burst_write.1592020028 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_burst_write/latest


Test location /workspace/coverage/default/23.kmac_entropy_refresh.1050165125
Short name T993
Test name
Test status
Simulation time 2330645887 ps
CPU time 65.75 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:18:15 PM PST 23
Peak memory 225356 kb
Host smart-e023cf38-83f4-4441-a705-0148d6f63052
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1050165125 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_entropy_refresh.1050165125 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/23.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/23.kmac_error.3051275204
Short name T538
Test name
Test status
Simulation time 7020840103 ps
CPU time 108.22 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:19:10 PM PST 23
Peak memory 250776 kb
Host smart-11072298-1e97-44f2-9927-7f2be5a8066b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3051275204 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_error.3051275204 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_error/latest


Test location /workspace/coverage/default/23.kmac_key_error.753732108
Short name T435
Test name
Test status
Simulation time 2706289640 ps
CPU time 4.91 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:17:23 PM PST 23
Peak memory 207428 kb
Host smart-6e7acb38-5224-418e-9665-cf2916ce03a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=753732108 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_key_error.753732108 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_key_error/latest


Test location /workspace/coverage/default/23.kmac_lc_escalation.2129041548
Short name T598
Test name
Test status
Simulation time 38171440 ps
CPU time 1.31 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:12 PM PST 23
Peak memory 215548 kb
Host smart-e063dc40-6289-4040-b944-0a21d198f7e7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2129041548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_lc_escalation.2129041548 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/23.kmac_lc_escalation/latest


Test location /workspace/coverage/default/23.kmac_long_msg_and_output.3388333140
Short name T770
Test name
Test status
Simulation time 18754971955 ps
CPU time 136.38 seconds
Started Dec 27 01:16:54 PM PST 23
Finished Dec 27 01:19:18 PM PST 23
Peak memory 228308 kb
Host smart-5e9c3152-81f0-46c8-a7d9-03b74c07f356
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3388333140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_long_msg_a
nd_output.3388333140 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/23.kmac_sideload.628862225
Short name T857
Test name
Test status
Simulation time 1488518378 ps
CPU time 4.02 seconds
Started Dec 27 01:16:51 PM PST 23
Finished Dec 27 01:16:57 PM PST 23
Peak memory 223232 kb
Host smart-b26ab1bd-f086-404b-8fee-94f697bb7f75
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=628862225 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_sideload.628862225 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_sideload/latest


Test location /workspace/coverage/default/23.kmac_smoke.76416462
Short name T1109
Test name
Test status
Simulation time 433990363 ps
CPU time 7.32 seconds
Started Dec 27 01:16:46 PM PST 23
Finished Dec 27 01:16:54 PM PST 23
Peak memory 223684 kb
Host smart-96dca5c5-1643-462c-be2d-1560cd650961
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=76416462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_smoke.76416462 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_smoke/latest


Test location /workspace/coverage/default/23.kmac_stress_all_with_rand_reset.934866127
Short name T1116
Test name
Test status
Simulation time 96222544593 ps
CPU time 2066.14 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:51:36 PM PST 23
Peak memory 371740 kb
Host smart-a90a19ae-c95a-4689-a7c4-9a4a89e28152
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=934866127 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all_with_rand_reset.934866127 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_kmac.3941624056
Short name T189
Test name
Test status
Simulation time 72110619 ps
CPU time 4 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 215692 kb
Host smart-e33b3263-5b96-4967-831c-eb22d6214c93
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3941624056 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 23.kmac_test_vectors_kmac.3941624056 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_kmac_xof.2045660885
Short name T869
Test name
Test status
Simulation time 654103563 ps
CPU time 4.69 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:17:29 PM PST 23
Peak memory 215748 kb
Host smart-dc201a79-0a64-4851-9169-230346545069
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2045660885 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 23.kmac_test_vectors_kmac_xof.2045660885 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_224.3995746458
Short name T1102
Test name
Test status
Simulation time 93771029484 ps
CPU time 1543.38 seconds
Started Dec 27 01:16:56 PM PST 23
Finished Dec 27 01:42:48 PM PST 23
Peak memory 390548 kb
Host smart-31168e56-cbb5-4f1a-9cb7-279e4e78808e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3995746458 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_224.3995746458 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_256.163743990
Short name T1081
Test name
Test status
Simulation time 624594281375 ps
CPU time 1678.28 seconds
Started Dec 27 01:16:49 PM PST 23
Finished Dec 27 01:44:49 PM PST 23
Peak memory 389512 kb
Host smart-d6d0e9f2-0282-4e32-94df-383c468bc71d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=163743990 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_256.163743990 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_384.470387157
Short name T926
Test name
Test status
Simulation time 103806295418 ps
CPU time 1143.67 seconds
Started Dec 27 01:16:56 PM PST 23
Finished Dec 27 01:36:08 PM PST 23
Peak memory 332240 kb
Host smart-85aab316-6870-4185-a2fe-6b9c58c30bbd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=470387157 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_384.470387157 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_512.2593280567
Short name T637
Test name
Test status
Simulation time 256348288069 ps
CPU time 826.48 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:31:05 PM PST 23
Peak memory 298236 kb
Host smart-a10a7bae-e4a8-4010-82c6-33cbe13a63b1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2593280567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_512.2593280567 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_shake_128.3571062871
Short name T692
Test name
Test status
Simulation time 171392421539 ps
CPU time 4426.24 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 02:30:57 PM PST 23
Peak memory 646524 kb
Host smart-f1b29ef3-7f71-42de-896f-5ff341030366
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3571062871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_128.3571062871 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_shake_256.4085002516
Short name T359
Test name
Test status
Simulation time 88367423796 ps
CPU time 3134.82 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 02:09:27 PM PST 23
Peak memory 561540 kb
Host smart-bf0c49a9-b389-4da1-b85c-6a6872967a2d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4085002516 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_256.4085002516 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/24.kmac_alert_test.117631264
Short name T961
Test name
Test status
Simulation time 95322637 ps
CPU time 0.8 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 205104 kb
Host smart-c8072826-f096-4a37-b31f-2f8c8d827307
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=117631264 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_alert_test.117631264 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/24.kmac_alert_test/latest


Test location /workspace/coverage/default/24.kmac_app.1380329092
Short name T592
Test name
Test status
Simulation time 9721440697 ps
CPU time 210.75 seconds
Started Dec 27 01:16:58 PM PST 23
Finished Dec 27 01:20:35 PM PST 23
Peak memory 242204 kb
Host smart-0bf9bb43-e088-458e-837c-e18ce8d22bc5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1380329092 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_app.1380329092 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_app/latest


Test location /workspace/coverage/default/24.kmac_burst_write.2208024897
Short name T1056
Test name
Test status
Simulation time 13666978474 ps
CPU time 460.73 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:24:45 PM PST 23
Peak memory 230124 kb
Host smart-e481646c-8e46-4601-bbb1-0e7ff521f037
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2208024897 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_burst_write.2208024897 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_burst_write/latest


Test location /workspace/coverage/default/24.kmac_entropy_refresh.2002743837
Short name T294
Test name
Test status
Simulation time 9129403613 ps
CPU time 70.41 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:18:18 PM PST 23
Peak memory 226852 kb
Host smart-7895d9bd-a823-47ec-a301-aaab40bd3dcf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2002743837 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_entropy_refresh.2002743837 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/24.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/24.kmac_error.4235369083
Short name T48
Test name
Test status
Simulation time 3405243053 ps
CPU time 68.9 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:18:23 PM PST 23
Peak memory 240348 kb
Host smart-a7438d5c-87be-468c-86f7-97fb273c9115
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4235369083 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_error.4235369083 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_error/latest


Test location /workspace/coverage/default/24.kmac_key_error.537921699
Short name T374
Test name
Test status
Simulation time 1662231777 ps
CPU time 3.03 seconds
Started Dec 27 01:16:56 PM PST 23
Finished Dec 27 01:17:08 PM PST 23
Peak memory 207304 kb
Host smart-8e738419-977c-4a04-bbc9-40722e3c42a7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=537921699 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_key_error.537921699 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_key_error/latest


Test location /workspace/coverage/default/24.kmac_lc_escalation.3455008075
Short name T863
Test name
Test status
Simulation time 755932105 ps
CPU time 27.93 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 229324 kb
Host smart-1d5d1d1c-4b1d-46f2-bdfe-0ee2bd362247
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3455008075 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_lc_escalation.3455008075 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/24.kmac_lc_escalation/latest


Test location /workspace/coverage/default/24.kmac_long_msg_and_output.402244385
Short name T1027
Test name
Test status
Simulation time 72251889941 ps
CPU time 402.46 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:23:58 PM PST 23
Peak memory 255476 kb
Host smart-685acdd1-1458-48b5-87d5-bbdae90a56c1
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=402244385 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_long_msg_an
d_output.402244385 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/24.kmac_sideload.3321145526
Short name T925
Test name
Test status
Simulation time 2672008330 ps
CPU time 207.36 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:20:31 PM PST 23
Peak memory 238812 kb
Host smart-ff4ac672-4706-4067-afb6-1a1a35c15751
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3321145526 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_sideload.3321145526 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_sideload/latest


Test location /workspace/coverage/default/24.kmac_smoke.2350795822
Short name T1000
Test name
Test status
Simulation time 1486380032 ps
CPU time 30.06 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 221508 kb
Host smart-c781fa4f-9627-4d39-ba49-19b687501062
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2350795822 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_smoke.2350795822 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_smoke/latest


Test location /workspace/coverage/default/24.kmac_stress_all.4091899129
Short name T967
Test name
Test status
Simulation time 8565321989 ps
CPU time 465.13 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:24:55 PM PST 23
Peak memory 306096 kb
Host smart-9a1e85f3-6506-4e7c-a2a9-d2d80cb58c75
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=4091899129 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_stress_all.4091899129 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_stress_all/latest


Test location /workspace/coverage/default/24.kmac_stress_all_with_rand_reset.3370699045
Short name T400
Test name
Test status
Simulation time 502908801968 ps
CPU time 1213.89 seconds
Started Dec 27 01:17:04 PM PST 23
Finished Dec 27 01:37:21 PM PST 23
Peak memory 334640 kb
Host smart-fddefe85-448d-447d-83b3-5e18201eb9d2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3370699045 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_stress_all_with_rand_reset.3370699045 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_kmac.583110412
Short name T66
Test name
Test status
Simulation time 3453419554 ps
CPU time 5.11 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 215668 kb
Host smart-25974c05-a209-4cff-aeaa-6d0efc10f8c4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=583110412 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 24.kmac_test_vectors_kmac.583110412 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_kmac_xof.55845830
Short name T216
Test name
Test status
Simulation time 68840795 ps
CPU time 3.99 seconds
Started Dec 27 01:16:55 PM PST 23
Finished Dec 27 01:17:07 PM PST 23
Peak memory 215728 kb
Host smart-41019099-670a-4abf-86d9-1c6f399c938b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=55845830 -assert nopostproc +UVM_TESTNAME=kmac_base_t
est +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d
ev/null -cm_name 24.kmac_test_vectors_kmac_xof.55845830 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_224.2023227975
Short name T398
Test name
Test status
Simulation time 395292796386 ps
CPU time 1869.95 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:48:21 PM PST 23
Peak memory 376196 kb
Host smart-fd67aeef-00c8-4ba3-b5ba-c46fda69ba02
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2023227975 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_224.2023227975 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_256.504999846
Short name T141
Test name
Test status
Simulation time 312445393124 ps
CPU time 1715.04 seconds
Started Dec 27 01:17:04 PM PST 23
Finished Dec 27 01:45:42 PM PST 23
Peak memory 389720 kb
Host smart-53921d41-d70c-4bb3-8ea7-e8a591e23f45
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=504999846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_256.504999846 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_384.802252338
Short name T499
Test name
Test status
Simulation time 106302251672 ps
CPU time 1240.13 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 01:37:48 PM PST 23
Peak memory 333908 kb
Host smart-658d1947-a052-4f63-bb98-064efac5650c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=802252338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_384.802252338 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_512.3867506051
Short name T218
Test name
Test status
Simulation time 103538272413 ps
CPU time 973.72 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:33:25 PM PST 23
Peak memory 298208 kb
Host smart-a8039f9b-4238-4215-83ea-8cd1586626f0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3867506051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_512.3867506051 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_shake_128.1511710429
Short name T467
Test name
Test status
Simulation time 779485199667 ps
CPU time 4513.57 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 02:32:25 PM PST 23
Peak memory 646736 kb
Host smart-2cf4eb77-c61a-4e41-9498-0f08d9500e18
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1511710429 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_128.1511710429 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_shake_256.3446257243
Short name T774
Test name
Test status
Simulation time 1134865852659 ps
CPU time 4073.93 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 02:25:07 PM PST 23
Peak memory 575804 kb
Host smart-0d2bdb37-7f2a-47ef-bbd9-8299e7f08197
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3446257243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_256.3446257243 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/25.kmac_alert_test.4148535640
Short name T710
Test name
Test status
Simulation time 52460206 ps
CPU time 0.72 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:13 PM PST 23
Peak memory 205132 kb
Host smart-4c0011b8-274e-4dbe-a33d-8603117792b5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4148535640 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_alert_test.4148535640 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_alert_test/latest


Test location /workspace/coverage/default/25.kmac_app.1994014634
Short name T910
Test name
Test status
Simulation time 18511826330 ps
CPU time 46.69 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:58 PM PST 23
Peak memory 239668 kb
Host smart-f81660bf-ef21-4df8-b4f0-e05fe1cfb904
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1994014634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_app.1994014634 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_app/latest


Test location /workspace/coverage/default/25.kmac_burst_write.2579574929
Short name T848
Test name
Test status
Simulation time 1926171505 ps
CPU time 149.02 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:19:45 PM PST 23
Peak memory 223076 kb
Host smart-3bad4cbc-d841-4ec4-96f3-5dd589a2791a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2579574929 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_burst_write.2579574929 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_burst_write/latest


Test location /workspace/coverage/default/25.kmac_entropy_refresh.3812863561
Short name T135
Test name
Test status
Simulation time 13811113383 ps
CPU time 295.45 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:22:08 PM PST 23
Peak memory 244588 kb
Host smart-acee277d-002c-446a-b562-e1bc8344801f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3812863561 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_entropy_refresh.3812863561 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/25.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/25.kmac_error.542016760
Short name T33
Test name
Test status
Simulation time 2976642047 ps
CPU time 213.86 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:20:52 PM PST 23
Peak memory 254016 kb
Host smart-f6c7b5a3-c2f1-418b-9979-d9afd13ba4ef
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=542016760 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_error.542016760 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_error/latest


Test location /workspace/coverage/default/25.kmac_key_error.3131505208
Short name T62
Test name
Test status
Simulation time 2325583573 ps
CPU time 6.37 seconds
Started Dec 27 01:17:05 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 207260 kb
Host smart-989669b6-c5fe-4f22-ab57-7a238ea1fc5d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3131505208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_key_error.3131505208 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_key_error/latest


Test location /workspace/coverage/default/25.kmac_lc_escalation.115088296
Short name T629
Test name
Test status
Simulation time 256965201 ps
CPU time 1.22 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 215608 kb
Host smart-e73ba95c-d514-4162-bd0d-2e068d0aeffc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=115088296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_lc_escalation.115088296 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/25.kmac_lc_escalation/latest


Test location /workspace/coverage/default/25.kmac_long_msg_and_output.4221395291
Short name T636
Test name
Test status
Simulation time 210470827050 ps
CPU time 2297.49 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:55:30 PM PST 23
Peak memory 449236 kb
Host smart-e48bf767-fc62-4186-8e09-2b13d936c77a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4221395291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_long_msg_a
nd_output.4221395291 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/25.kmac_sideload.2087646301
Short name T193
Test name
Test status
Simulation time 3214768737 ps
CPU time 41.45 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:55 PM PST 23
Peak memory 223316 kb
Host smart-14fc3fea-0243-45fd-9a2e-d8172a89b387
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2087646301 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_sideload.2087646301 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_sideload/latest


Test location /workspace/coverage/default/25.kmac_smoke.3560049494
Short name T842
Test name
Test status
Simulation time 1723495149 ps
CPU time 35.45 seconds
Started Dec 27 01:17:07 PM PST 23
Finished Dec 27 01:17:44 PM PST 23
Peak memory 221536 kb
Host smart-b81a1a20-0755-4b0d-8f12-fc0c6641459e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3560049494 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_smoke.3560049494 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_smoke/latest


Test location /workspace/coverage/default/25.kmac_stress_all.3551879405
Short name T853
Test name
Test status
Simulation time 89072890579 ps
CPU time 1114.04 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:35:44 PM PST 23
Peak memory 387136 kb
Host smart-2fbe3d72-0282-4ac1-b665-1a80b26883be
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3551879405 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all.3551879405 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_stress_all/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_kmac.3693119635
Short name T487
Test name
Test status
Simulation time 398935836 ps
CPU time 4.01 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 215720 kb
Host smart-19540e26-fce8-4a12-be51-fe4b744f1072
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3693119635 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 25.kmac_test_vectors_kmac.3693119635 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_kmac_xof.1252448531
Short name T1089
Test name
Test status
Simulation time 807802381 ps
CPU time 4.44 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:19 PM PST 23
Peak memory 215708 kb
Host smart-00cb8e01-b137-4a50-b865-27594f355373
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1252448531 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 25.kmac_test_vectors_kmac_xof.1252448531 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_224.447999535
Short name T791
Test name
Test status
Simulation time 65417807043 ps
CPU time 1763.78 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:46:35 PM PST 23
Peak memory 372200 kb
Host smart-2ffd44bb-df6a-45a8-93f9-eb22f1c73325
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=447999535 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_224.447999535 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_256.3700997073
Short name T1008
Test name
Test status
Simulation time 36152759380 ps
CPU time 1467.87 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:41:38 PM PST 23
Peak memory 387192 kb
Host smart-746615dd-10ed-47c8-82ca-716c945e871d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3700997073 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_256.3700997073 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_384.4097242622
Short name T835
Test name
Test status
Simulation time 13615213751 ps
CPU time 1088.46 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:35:22 PM PST 23
Peak memory 331636 kb
Host smart-8785b27e-c8f1-41ca-a5f8-956118f731df
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4097242622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_384.4097242622 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_512.335674631
Short name T955
Test name
Test status
Simulation time 33863942512 ps
CPU time 860.57 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:31:33 PM PST 23
Peak memory 294100 kb
Host smart-426179e9-f5bc-4570-b819-45773c911636
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=335674631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_512.335674631 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_shake_128.919983373
Short name T591
Test name
Test status
Simulation time 52940099994 ps
CPU time 3886.47 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 02:22:00 PM PST 23
Peak memory 649312 kb
Host smart-f43504a4-0bfd-4aac-8794-b100d4c6ddba
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=919983373 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_128.919983373 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_shake_256.1351919147
Short name T323
Test name
Test status
Simulation time 215390095817 ps
CPU time 4102.63 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 02:25:34 PM PST 23
Peak memory 556032 kb
Host smart-fda926ae-fc28-480f-9ec9-129827303bb5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1351919147 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_256.1351919147 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/26.kmac_alert_test.2170689943
Short name T719
Test name
Test status
Simulation time 19050253 ps
CPU time 0.84 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:13 PM PST 23
Peak memory 205176 kb
Host smart-db3db021-a74b-43fe-aeb5-7920c1d2906f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2170689943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_alert_test.2170689943 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_alert_test/latest


Test location /workspace/coverage/default/26.kmac_app.1622803823
Short name T1104
Test name
Test status
Simulation time 3852553649 ps
CPU time 84.3 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:18:35 PM PST 23
Peak memory 228300 kb
Host smart-e472c093-3c58-4814-829e-c5b46c90da5e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1622803823 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_app.1622803823 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_app/latest


Test location /workspace/coverage/default/26.kmac_burst_write.3493342332
Short name T670
Test name
Test status
Simulation time 4114761899 ps
CPU time 325.57 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:22:35 PM PST 23
Peak memory 227328 kb
Host smart-4147bb14-0f6a-4d01-b472-08651e008339
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3493342332 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_burst_write.3493342332 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_burst_write/latest


Test location /workspace/coverage/default/26.kmac_entropy_refresh.1185353665
Short name T530
Test name
Test status
Simulation time 25413726912 ps
CPU time 223.28 seconds
Started Dec 27 01:20:01 PM PST 23
Finished Dec 27 01:23:45 PM PST 23
Peak memory 241844 kb
Host smart-38b8959f-0875-4761-bf4d-7f3cf4c29873
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1185353665 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_entropy_refresh.1185353665 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/26.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/26.kmac_error.173235651
Short name T563
Test name
Test status
Simulation time 10265632941 ps
CPU time 114.43 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:19:17 PM PST 23
Peak memory 240392 kb
Host smart-3877bd85-3ba5-4531-8a9f-b14ecd60665f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=173235651 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_error.173235651 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_error/latest


Test location /workspace/coverage/default/26.kmac_key_error.2046768574
Short name T24
Test name
Test status
Simulation time 1566006069 ps
CPU time 4.75 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:17:24 PM PST 23
Peak memory 207340 kb
Host smart-48c52b46-407d-4320-b83b-6f60a38d7960
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2046768574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_key_error.2046768574 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_key_error/latest


Test location /workspace/coverage/default/26.kmac_lc_escalation.1958526207
Short name T1024
Test name
Test status
Simulation time 67065715 ps
CPU time 1.33 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 217468 kb
Host smart-7d922e12-ab06-40d5-b018-757f117bf16d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1958526207 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_lc_escalation.1958526207 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/26.kmac_lc_escalation/latest


Test location /workspace/coverage/default/26.kmac_long_msg_and_output.547718664
Short name T313
Test name
Test status
Simulation time 50979070695 ps
CPU time 2232.93 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:54:28 PM PST 23
Peak memory 459004 kb
Host smart-02cf619f-cca9-48fe-b588-0b80377bacc4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=547718664 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_long_msg_an
d_output.547718664 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/26.kmac_sideload.1042611073
Short name T779
Test name
Test status
Simulation time 9454143632 ps
CPU time 260.89 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:21:33 PM PST 23
Peak memory 240564 kb
Host smart-9a753375-c8f1-4208-99b9-0a3172a8028e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1042611073 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_sideload.1042611073 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_sideload/latest


Test location /workspace/coverage/default/26.kmac_smoke.1779015134
Short name T1059
Test name
Test status
Simulation time 5633344587 ps
CPU time 42.68 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:53 PM PST 23
Peak memory 220196 kb
Host smart-ead00b81-303a-458c-969f-c6faedc22374
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1779015134 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_smoke.1779015134 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_smoke/latest


Test location /workspace/coverage/default/26.kmac_stress_all.2015780998
Short name T818
Test name
Test status
Simulation time 237888757813 ps
CPU time 1369.12 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:40:00 PM PST 23
Peak memory 379420 kb
Host smart-0dfb7569-74ca-4471-a756-9fdbe26056be
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2015780998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all.2015780998 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_stress_all/latest


Test location /workspace/coverage/default/26.kmac_stress_all_with_rand_reset.1408540376
Short name T41
Test name
Test status
Simulation time 220045974024 ps
CPU time 1852.18 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:48:05 PM PST 23
Peak memory 371656 kb
Host smart-3914126d-c72d-4687-85f2-ab9c0aa22279
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1408540376 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all_with_rand_reset.1408540376 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_kmac.2961361345
Short name T831
Test name
Test status
Simulation time 339429519 ps
CPU time 4.35 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:15 PM PST 23
Peak memory 208852 kb
Host smart-c10d15d2-9251-4921-afd7-511ce5c75fd4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2961361345 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 26.kmac_test_vectors_kmac.2961361345 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_kmac_xof.2652976269
Short name T463
Test name
Test status
Simulation time 186100466 ps
CPU time 4.65 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 209076 kb
Host smart-fc5599a7-4d25-4050-b272-8bc92d26ff8a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2652976269 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 26.kmac_test_vectors_kmac_xof.2652976269 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_224.1538625966
Short name T998
Test name
Test status
Simulation time 19763133005 ps
CPU time 1552.22 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:43:10 PM PST 23
Peak memory 390536 kb
Host smart-e817646d-70b2-4437-b232-32165762227c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1538625966 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_224.1538625966 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_256.1140359335
Short name T837
Test name
Test status
Simulation time 350930195536 ps
CPU time 1542.28 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:42:57 PM PST 23
Peak memory 370652 kb
Host smart-232c1695-9db1-4db0-b26d-458a43291363
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1140359335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_256.1140359335 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_384.1862589363
Short name T595
Test name
Test status
Simulation time 13586917920 ps
CPU time 1107.94 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:35:40 PM PST 23
Peak memory 333236 kb
Host smart-cc038414-28d6-4372-ba24-b9759d852c93
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1862589363 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_384.1862589363 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_512.2969776016
Short name T1092
Test name
Test status
Simulation time 195509311304 ps
CPU time 924.5 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:32:37 PM PST 23
Peak memory 294716 kb
Host smart-6bf9136f-f1f0-4f8a-be37-d2ae6948bcd5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2969776016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_512.2969776016 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_shake_128.1191507168
Short name T419
Test name
Test status
Simulation time 208708987589 ps
CPU time 3799.03 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 02:20:38 PM PST 23
Peak memory 633476 kb
Host smart-d8a23753-d73c-49c8-b54f-0fe3ec4ef72d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1191507168 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_128.1191507168 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_shake_256.1987044382
Short name T315
Test name
Test status
Simulation time 43947808130 ps
CPU time 3452.08 seconds
Started Dec 27 01:17:07 PM PST 23
Finished Dec 27 02:14:41 PM PST 23
Peak memory 573704 kb
Host smart-36bbe666-ea65-4051-944d-d21ef2734153
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1987044382 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_256.1987044382 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/27.kmac_alert_test.450400141
Short name T1118
Test name
Test status
Simulation time 44409035 ps
CPU time 0.75 seconds
Started Dec 27 01:17:37 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 205196 kb
Host smart-338fb0fb-dc02-4e92-a3de-95bd1577e6fa
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=450400141 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_alert_test.450400141 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/27.kmac_alert_test/latest


Test location /workspace/coverage/default/27.kmac_app.809761614
Short name T390
Test name
Test status
Simulation time 34983705326 ps
CPU time 235.36 seconds
Started Dec 27 01:17:33 PM PST 23
Finished Dec 27 01:21:32 PM PST 23
Peak memory 239328 kb
Host smart-31d05ad5-8f01-4a5c-9bb5-ca21fa5e74bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=809761614 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_app.809761614 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_app/latest


Test location /workspace/coverage/default/27.kmac_burst_write.2828653071
Short name T958
Test name
Test status
Simulation time 12831711371 ps
CPU time 238.63 seconds
Started Dec 27 01:17:07 PM PST 23
Finished Dec 27 01:21:07 PM PST 23
Peak memory 226664 kb
Host smart-605f24c8-4289-48f1-8bc9-b781948988c5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2828653071 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_burst_write.2828653071 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_burst_write/latest


Test location /workspace/coverage/default/27.kmac_entropy_refresh.3275170778
Short name T15
Test name
Test status
Simulation time 5458818808 ps
CPU time 45.04 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 01:18:08 PM PST 23
Peak memory 223776 kb
Host smart-19cdcda0-9135-4b2f-aba2-d9d10a87148c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3275170778 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_entropy_refresh.3275170778 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/27.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/27.kmac_error.3886160642
Short name T767
Test name
Test status
Simulation time 13950667576 ps
CPU time 87.32 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:18:37 PM PST 23
Peak memory 236532 kb
Host smart-432f3f6a-a95a-406b-b967-e262c8dfeebe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3886160642 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_error.3886160642 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_error/latest


Test location /workspace/coverage/default/27.kmac_key_error.630529895
Short name T1072
Test name
Test status
Simulation time 481506138 ps
CPU time 2.81 seconds
Started Dec 27 01:17:24 PM PST 23
Finished Dec 27 01:17:28 PM PST 23
Peak memory 207260 kb
Host smart-da495404-f492-4ca8-a370-2b11ce38fe97
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=630529895 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_key_error.630529895 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_key_error/latest


Test location /workspace/coverage/default/27.kmac_lc_escalation.2254559924
Short name T582
Test name
Test status
Simulation time 57066116 ps
CPU time 1.29 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:17:19 PM PST 23
Peak memory 215668 kb
Host smart-15e8db52-2e9a-4f95-b120-0f32e3aeaa35
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2254559924 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_lc_escalation.2254559924 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/27.kmac_lc_escalation/latest


Test location /workspace/coverage/default/27.kmac_long_msg_and_output.2601628831
Short name T249
Test name
Test status
Simulation time 68543512384 ps
CPU time 1381.13 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:40:19 PM PST 23
Peak memory 378328 kb
Host smart-624f742b-36b9-49c9-b5de-44d50cd2c33f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2601628831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_long_msg_a
nd_output.2601628831 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/27.kmac_sideload.1018792287
Short name T230
Test name
Test status
Simulation time 7794577720 ps
CPU time 109.26 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:18:59 PM PST 23
Peak memory 228344 kb
Host smart-f18dc7c6-2a6c-4a00-98f9-2eead61a4ba3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1018792287 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_sideload.1018792287 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_sideload/latest


Test location /workspace/coverage/default/27.kmac_smoke.880512275
Short name T982
Test name
Test status
Simulation time 3483690933 ps
CPU time 49.96 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:17:59 PM PST 23
Peak memory 218612 kb
Host smart-a2e68109-1ecb-4632-a10f-ecee9ee4040d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=880512275 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_smoke.880512275 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_smoke/latest


Test location /workspace/coverage/default/27.kmac_stress_all.1602872031
Short name T484
Test name
Test status
Simulation time 19891408062 ps
CPU time 230.09 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:21:01 PM PST 23
Peak memory 265668 kb
Host smart-65528bc0-3d6e-4755-9854-01bd2e5392ac
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1602872031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all.1602872031 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_stress_all/latest


Test location /workspace/coverage/default/27.kmac_stress_all_with_rand_reset.3894217297
Short name T519
Test name
Test status
Simulation time 17135165044 ps
CPU time 1078.26 seconds
Started Dec 27 01:17:22 PM PST 23
Finished Dec 27 01:35:22 PM PST 23
Peak memory 354472 kb
Host smart-314d67d8-07bf-4ea5-9584-ded289603a92
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3894217297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all_with_rand_reset.3894217297 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_kmac.1442769048
Short name T479
Test name
Test status
Simulation time 63667477 ps
CPU time 3.92 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 208456 kb
Host smart-4b24239a-785f-4df6-b326-de3fb6ed207b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1442769048 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 27.kmac_test_vectors_kmac.1442769048 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_kmac_xof.2015365963
Short name T365
Test name
Test status
Simulation time 106473584 ps
CPU time 4.05 seconds
Started Dec 27 01:17:22 PM PST 23
Finished Dec 27 01:17:27 PM PST 23
Peak memory 215724 kb
Host smart-c099eb79-12b1-4daa-9c56-aed2a0131f89
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2015365963 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 27.kmac_test_vectors_kmac_xof.2015365963 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_224.258980792
Short name T214
Test name
Test status
Simulation time 47267456134 ps
CPU time 1521.74 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:42:34 PM PST 23
Peak memory 393500 kb
Host smart-11643013-180b-46a3-a8d9-a26b3937ea18
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=258980792 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_224.258980792 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_256.3660070057
Short name T995
Test name
Test status
Simulation time 75473522964 ps
CPU time 1532.91 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:42:45 PM PST 23
Peak memory 388420 kb
Host smart-879d8493-d2e5-4622-b24e-491e02ee45e8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3660070057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_256.3660070057 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_384.2179770904
Short name T626
Test name
Test status
Simulation time 28007708691 ps
CPU time 1049.35 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:34:45 PM PST 23
Peak memory 336184 kb
Host smart-c891e3b0-dcfd-41e3-98d4-5c4cdb85993d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2179770904 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_384.2179770904 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_512.3835622358
Short name T639
Test name
Test status
Simulation time 83433918546 ps
CPU time 854.27 seconds
Started Dec 27 01:17:18 PM PST 23
Finished Dec 27 01:31:34 PM PST 23
Peak memory 292200 kb
Host smart-d7187f6e-3eca-483f-9b00-6b55428007cc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3835622358 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_512.3835622358 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_shake_128.1714457318
Short name T329
Test name
Test status
Simulation time 105200422612 ps
CPU time 3649.92 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 02:18:05 PM PST 23
Peak memory 663692 kb
Host smart-99dedcae-d9a9-41c0-a7f9-b24d2b2a8ab6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1714457318 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_128.1714457318 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_shake_256.575415654
Short name T658
Test name
Test status
Simulation time 990952501370 ps
CPU time 3951.2 seconds
Started Dec 27 01:17:07 PM PST 23
Finished Dec 27 02:23:00 PM PST 23
Peak memory 561256 kb
Host smart-7679778c-b2cc-4ffb-8801-5139416fe430
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=575415654 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_256.575415654 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/28.kmac_alert_test.1785725181
Short name T357
Test name
Test status
Simulation time 18836528 ps
CPU time 0.82 seconds
Started Dec 27 01:17:28 PM PST 23
Finished Dec 27 01:17:30 PM PST 23
Peak memory 205180 kb
Host smart-714d5269-919e-4e98-85d9-4682e8c517f6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1785725181 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_alert_test.1785725181 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_alert_test/latest


Test location /workspace/coverage/default/28.kmac_app.2323332238
Short name T107
Test name
Test status
Simulation time 1496179732 ps
CPU time 14.37 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:17:27 PM PST 23
Peak memory 220184 kb
Host smart-c64f05ab-1457-4864-9a73-4198483e275d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2323332238 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_app.2323332238 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_app/latest


Test location /workspace/coverage/default/28.kmac_burst_write.728499946
Short name T761
Test name
Test status
Simulation time 15979182680 ps
CPU time 318.39 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:22:40 PM PST 23
Peak memory 227760 kb
Host smart-9e77335a-21ca-49e5-a8c9-18319e42c517
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=728499946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_burst_write.728499946 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_burst_write/latest


Test location /workspace/coverage/default/28.kmac_entropy_refresh.3281074670
Short name T223
Test name
Test status
Simulation time 1660146221 ps
CPU time 29.66 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:17:51 PM PST 23
Peak memory 219552 kb
Host smart-e6ca9825-bd3b-49a9-809e-696bafa99933
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3281074670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_entropy_refresh.3281074670 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/28.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/28.kmac_error.1863322915
Short name T550
Test name
Test status
Simulation time 14525833204 ps
CPU time 375.2 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:23:32 PM PST 23
Peak memory 252416 kb
Host smart-2e1b9e63-bf94-485f-ba47-34742978a047
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1863322915 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_error.1863322915 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_error/latest


Test location /workspace/coverage/default/28.kmac_key_error.1204840520
Short name T251
Test name
Test status
Simulation time 328618356 ps
CPU time 1.42 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:17:19 PM PST 23
Peak memory 206560 kb
Host smart-486ca972-1c43-4c80-b4e6-3b81844e3ca8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1204840520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_key_error.1204840520 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_key_error/latest


Test location /workspace/coverage/default/28.kmac_lc_escalation.3457510002
Short name T1088
Test name
Test status
Simulation time 219383619 ps
CPU time 1.18 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:17 PM PST 23
Peak memory 215620 kb
Host smart-60b1d48b-6032-4229-aed5-d085e8aeb064
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3457510002 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_lc_escalation.3457510002 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/28.kmac_lc_escalation/latest


Test location /workspace/coverage/default/28.kmac_long_msg_and_output.3574930682
Short name T282
Test name
Test status
Simulation time 40351331140 ps
CPU time 976.83 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:33:30 PM PST 23
Peak memory 317640 kb
Host smart-7a8e3d5f-1319-4038-856c-a3c06bd959bd
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3574930682 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_long_msg_a
nd_output.3574930682 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/28.kmac_sideload.418635180
Short name T978
Test name
Test status
Simulation time 3080273315 ps
CPU time 216.43 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:20:50 PM PST 23
Peak memory 240264 kb
Host smart-d3859ef2-31d6-43c5-9c23-5b7b408ae663
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=418635180 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_sideload.418635180 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_sideload/latest


Test location /workspace/coverage/default/28.kmac_smoke.4082213009
Short name T356
Test name
Test status
Simulation time 361560225 ps
CPU time 17.63 seconds
Started Dec 27 01:17:27 PM PST 23
Finished Dec 27 01:17:46 PM PST 23
Peak memory 215832 kb
Host smart-9fc175eb-eb37-45b6-a9d2-e71966b7ee7d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4082213009 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_smoke.4082213009 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_smoke/latest


Test location /workspace/coverage/default/28.kmac_stress_all.3966139650
Short name T245
Test name
Test status
Simulation time 6728285595 ps
CPU time 253.8 seconds
Started Dec 27 01:17:35 PM PST 23
Finished Dec 27 01:21:53 PM PST 23
Peak memory 288488 kb
Host smart-62c3ca1b-f89e-4ef9-afb3-575680daabbf
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3966139650 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all.3966139650 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_stress_all/latest


Test location /workspace/coverage/default/28.kmac_stress_all_with_rand_reset.2752926893
Short name T825
Test name
Test status
Simulation time 133174050275 ps
CPU time 1420.65 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:40:53 PM PST 23
Peak memory 306248 kb
Host smart-1ce3875a-40b4-484a-b080-ddc4c07cb94e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2752926893 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all_with_rand_reset.2752926893 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_kmac.1797801777
Short name T296
Test name
Test status
Simulation time 534095434 ps
CPU time 3.85 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:19 PM PST 23
Peak memory 215648 kb
Host smart-c804efab-f751-44ce-9cc5-a5f23050a26d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1797801777 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 28.kmac_test_vectors_kmac.1797801777 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_kmac_xof.3487920368
Short name T840
Test name
Test status
Simulation time 259428801 ps
CPU time 3.83 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 215700 kb
Host smart-d5f54dec-ea4d-4a68-bcb7-34303b6e82cf
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3487920368 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 28.kmac_test_vectors_kmac_xof.3487920368 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_224.2761306037
Short name T874
Test name
Test status
Simulation time 65102566278 ps
CPU time 1814.56 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:47:28 PM PST 23
Peak memory 393340 kb
Host smart-a41b8b89-1ec3-4ced-82a0-4dfc22a165c3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2761306037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_224.2761306037 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_256.2164233418
Short name T1066
Test name
Test status
Simulation time 95474227147 ps
CPU time 1828.45 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:47:40 PM PST 23
Peak memory 377660 kb
Host smart-e4f14af6-6b40-4d97-87bf-f2bab9feee61
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2164233418 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_256.2164233418 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_384.2126925695
Short name T575
Test name
Test status
Simulation time 177542487950 ps
CPU time 1287.02 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:38:42 PM PST 23
Peak memory 332312 kb
Host smart-052f3b21-268d-4323-b06f-d67df531ab73
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2126925695 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_384.2126925695 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_512.2320217697
Short name T783
Test name
Test status
Simulation time 18755707921 ps
CPU time 792.58 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:30:23 PM PST 23
Peak memory 296116 kb
Host smart-ca685f41-dc22-49dd-8a9f-dd8b2ec11851
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2320217697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_512.2320217697 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_shake_128.1533134458
Short name T299
Test name
Test status
Simulation time 53201982041 ps
CPU time 3755.03 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 02:19:44 PM PST 23
Peak memory 654712 kb
Host smart-c3da935f-13a4-4236-aa6d-92e66377fe7a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1533134458 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_128.1533134458 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_shake_256.2458072216
Short name T500
Test name
Test status
Simulation time 626771854972 ps
CPU time 3932.36 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 02:22:45 PM PST 23
Peak memory 554152 kb
Host smart-e6133a7f-02ec-4699-be39-b627a3ce700c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2458072216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_256.2458072216 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/29.kmac_alert_test.906027168
Short name T877
Test name
Test status
Simulation time 22410212 ps
CPU time 0.8 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:15 PM PST 23
Peak memory 205128 kb
Host smart-2f4f168a-a65e-4ebb-99a0-f6f3a893c649
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=906027168 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_alert_test.906027168 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/29.kmac_alert_test/latest


Test location /workspace/coverage/default/29.kmac_app.3200574401
Short name T106
Test name
Test status
Simulation time 11915700298 ps
CPU time 266.25 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:21:38 PM PST 23
Peak memory 245260 kb
Host smart-f8645e1e-d53c-4f3f-9ed1-f957c3168079
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3200574401 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_app.3200574401 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_app/latest


Test location /workspace/coverage/default/29.kmac_burst_write.2711328802
Short name T373
Test name
Test status
Simulation time 2703657411 ps
CPU time 216.62 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:20:52 PM PST 23
Peak memory 225432 kb
Host smart-7cfac8be-b298-479e-af2c-1662e848e35c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2711328802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_burst_write.2711328802 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_burst_write/latest


Test location /workspace/coverage/default/29.kmac_entropy_refresh.4094534486
Short name T560
Test name
Test status
Simulation time 1707911508 ps
CPU time 49.58 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:18:06 PM PST 23
Peak memory 223080 kb
Host smart-9ea2b9b1-caa2-4f61-bef3-b3629e8e53f8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4094534486 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_entropy_refresh.4094534486 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/29.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/29.kmac_error.2306547051
Short name T679
Test name
Test status
Simulation time 36250326537 ps
CPU time 230.92 seconds
Started Dec 27 01:17:07 PM PST 23
Finished Dec 27 01:21:00 PM PST 23
Peak memory 248392 kb
Host smart-c27ad2f0-8af5-4d2b-b69c-0c73f979bdba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2306547051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_error.2306547051 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_error/latest


Test location /workspace/coverage/default/29.kmac_key_error.1783251329
Short name T963
Test name
Test status
Simulation time 1801513781 ps
CPU time 3.13 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:15 PM PST 23
Peak memory 207312 kb
Host smart-da45438a-305d-433e-917b-ddc9a05f639c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1783251329 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_key_error.1783251329 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_key_error/latest


Test location /workspace/coverage/default/29.kmac_lc_escalation.4074244440
Short name T726
Test name
Test status
Simulation time 31456402 ps
CPU time 1.36 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:17:23 PM PST 23
Peak memory 216792 kb
Host smart-e8c6233e-e824-4b07-b6ae-cafd3a3c3c99
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4074244440 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_lc_escalation.4074244440 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/29.kmac_lc_escalation/latest


Test location /workspace/coverage/default/29.kmac_long_msg_and_output.49951212
Short name T1124
Test name
Test status
Simulation time 121095282846 ps
CPU time 1241.06 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:38:06 PM PST 23
Peak memory 327664 kb
Host smart-3257c156-5848-443b-a88d-2d2a40188e70
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=49951212 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_and
_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_long_msg_and
_output.49951212 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/29.kmac_sideload.4151266026
Short name T914
Test name
Test status
Simulation time 221970094 ps
CPU time 6.58 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 01:17:29 PM PST 23
Peak memory 223728 kb
Host smart-3dca98a1-b5ea-44dd-9987-df72e94360a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4151266026 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_sideload.4151266026 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_sideload/latest


Test location /workspace/coverage/default/29.kmac_smoke.2798625217
Short name T1065
Test name
Test status
Simulation time 2719449582 ps
CPU time 34.42 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:50 PM PST 23
Peak memory 221772 kb
Host smart-734559e9-9f94-45b7-b34e-9a5b803d891d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2798625217 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_smoke.2798625217 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_smoke/latest


Test location /workspace/coverage/default/29.kmac_stress_all.1587688131
Short name T529
Test name
Test status
Simulation time 259029318319 ps
CPU time 1801.65 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:47:27 PM PST 23
Peak memory 429048 kb
Host smart-bd8cb16b-e31c-4eea-92b7-0879b556f14e
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1587688131 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all.1587688131 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_stress_all/latest


Test location /workspace/coverage/default/29.kmac_stress_all_with_rand_reset.195893476
Short name T933
Test name
Test status
Simulation time 47981474943 ps
CPU time 372.77 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:23:23 PM PST 23
Peak memory 256964 kb
Host smart-de65bf27-cb7d-4ed5-9bd6-203fc51de587
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=195893476 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all_with_rand_reset.195893476 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_kmac.2563978619
Short name T941
Test name
Test status
Simulation time 294809305 ps
CPU time 4.37 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 215740 kb
Host smart-8cad206f-850d-4886-a4af-d7158c10174e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2563978619 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 29.kmac_test_vectors_kmac.2563978619 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_kmac_xof.2147145794
Short name T76
Test name
Test status
Simulation time 234047441 ps
CPU time 3.74 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 208464 kb
Host smart-2bbf98cc-5b36-4800-a13e-8bf9b96387ec
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2147145794 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 29.kmac_test_vectors_kmac_xof.2147145794 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_224.1956755565
Short name T729
Test name
Test status
Simulation time 101147515299 ps
CPU time 1914.74 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:49:17 PM PST 23
Peak memory 387148 kb
Host smart-b9766a0c-a271-4912-9f30-2b955721b73d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1956755565 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_224.1956755565 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_256.2413522296
Short name T208
Test name
Test status
Simulation time 38423283405 ps
CPU time 1521.15 seconds
Started Dec 27 01:17:37 PM PST 23
Finished Dec 27 01:43:01 PM PST 23
Peak memory 372724 kb
Host smart-e1e2dac7-f47d-4ea0-bd99-75e0983c9fb3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2413522296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_256.2413522296 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_384.1413056351
Short name T1009
Test name
Test status
Simulation time 65068092212 ps
CPU time 1116.47 seconds
Started Dec 27 01:17:35 PM PST 23
Finished Dec 27 01:36:16 PM PST 23
Peak memory 335636 kb
Host smart-7c00d069-eb87-4184-9c4f-8912acd8b8df
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1413056351 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_384.1413056351 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_512.2194328212
Short name T1070
Test name
Test status
Simulation time 33470314687 ps
CPU time 868.34 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:31:40 PM PST 23
Peak memory 291848 kb
Host smart-eb8b630a-bc08-486e-8bb1-c59d5cb4bf95
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2194328212 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_512.2194328212 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_shake_128.4096237888
Short name T136
Test name
Test status
Simulation time 227796354618 ps
CPU time 4319.26 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 02:29:09 PM PST 23
Peak memory 640916 kb
Host smart-ae770b85-feab-4229-aa48-163050cc3a45
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4096237888 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_128.4096237888 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_shake_256.2580390245
Short name T733
Test name
Test status
Simulation time 399124177976 ps
CPU time 4033.46 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 02:24:23 PM PST 23
Peak memory 576948 kb
Host smart-f4cdcc30-f2a9-4a77-999d-0c3c689b6851
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2580390245 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_256.2580390245 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/3.kmac_alert_test.3601300004
Short name T506
Test name
Test status
Simulation time 16159235 ps
CPU time 0.8 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:15:51 PM PST 23
Peak memory 205196 kb
Host smart-23079551-9a6e-4876-94e3-6142fa950ad7
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3601300004 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_alert_test.3601300004 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_alert_test/latest


Test location /workspace/coverage/default/3.kmac_app.1637068651
Short name T404
Test name
Test status
Simulation time 25866341952 ps
CPU time 143.78 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:18:30 PM PST 23
Peak memory 232912 kb
Host smart-6373a303-4600-4a69-8b7b-ba098bea9c0a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1637068651 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app.1637068651 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_app/latest


Test location /workspace/coverage/default/3.kmac_app_with_partial_data.1685767179
Short name T402
Test name
Test status
Simulation time 26274269632 ps
CPU time 140.22 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:18:26 PM PST 23
Peak memory 233208 kb
Host smart-1541d0e2-c9c6-4050-b0cf-5ea7d7f52923
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1685767179 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app_with_partial_data.1685767179 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/3.kmac_burst_write.2851421973
Short name T935
Test name
Test status
Simulation time 5430762150 ps
CPU time 223.21 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:19:46 PM PST 23
Peak memory 233752 kb
Host smart-143f9397-e6f4-4438-9a07-967a41291e4c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2851421973 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_burst_write.2851421973 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_burst_write/latest


Test location /workspace/coverage/default/3.kmac_edn_timeout_error.1233364461
Short name T343
Test name
Test status
Simulation time 2414575959 ps
CPU time 48.55 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:16:38 PM PST 23
Peak memory 223736 kb
Host smart-65027eb9-a275-4cc3-a613-729b4cded4a5
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1233364461 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_edn_timeout_error.1233364461 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/3.kmac_entropy_mode_error.161500862
Short name T945
Test name
Test status
Simulation time 2702287386 ps
CPU time 10.69 seconds
Started Dec 27 01:15:48 PM PST 23
Finished Dec 27 01:16:00 PM PST 23
Peak memory 218680 kb
Host smart-451b89c6-936c-4a83-ac88-bdad21c904c8
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=161500862 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_mode_error.161500862 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/3.kmac_entropy_ready_error.4040250981
Short name T1094
Test name
Test status
Simulation time 1767225783 ps
CPU time 13.67 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:16:12 PM PST 23
Peak memory 215728 kb
Host smart-871c6da9-a112-4a4a-951e-0abc248512c0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4040250981 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_ready_error.4040250981 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/3.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/3.kmac_entropy_refresh.522478224
Short name T673
Test name
Test status
Simulation time 12080157739 ps
CPU time 203.11 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:19:25 PM PST 23
Peak memory 239036 kb
Host smart-788e49e8-ff38-42aa-b8d3-06becaee1fd0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=522478224 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_refresh.522478224 +enable_masking=0 +sw_
key_masked=0
Directory /workspace/3.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/3.kmac_error.2316650140
Short name T757
Test name
Test status
Simulation time 91247005133 ps
CPU time 251.33 seconds
Started Dec 27 01:16:06 PM PST 23
Finished Dec 27 01:20:20 PM PST 23
Peak memory 249280 kb
Host smart-f6bba517-4577-445f-80ec-71cefa9af047
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2316650140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_error.2316650140 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_error/latest


Test location /workspace/coverage/default/3.kmac_key_error.2040251812
Short name T476
Test name
Test status
Simulation time 1556041485 ps
CPU time 2.92 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:16:01 PM PST 23
Peak memory 207240 kb
Host smart-f5917f39-8044-4a7c-b50e-4246822880b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2040251812 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_key_error.2040251812 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_key_error/latest


Test location /workspace/coverage/default/3.kmac_lc_escalation.3481895793
Short name T576
Test name
Test status
Simulation time 120889095 ps
CPU time 1.3 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:16:08 PM PST 23
Peak memory 215620 kb
Host smart-201625e5-2ac6-43ce-b47a-055ef4f5b477
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3481895793 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_lc_escalation.3481895793 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/3.kmac_lc_escalation/latest


Test location /workspace/coverage/default/3.kmac_long_msg_and_output.4255384344
Short name T46
Test name
Test status
Simulation time 165744252388 ps
CPU time 1856.01 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:46:59 PM PST 23
Peak memory 368852 kb
Host smart-c135175d-5b4d-42aa-a2ba-8aadd790af74
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4255384344 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_long_msg_an
d_output.4255384344 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/3.kmac_mubi.2763043676
Short name T1042
Test name
Test status
Simulation time 88650401 ps
CPU time 5.9 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:15:56 PM PST 23
Peak memory 219776 kb
Host smart-db7fbcfb-66ef-40af-8756-3059b9f3d138
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2763043676 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_mubi.2763043676 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_mubi/latest


Test location /workspace/coverage/default/3.kmac_sec_cm.933465427
Short name T12
Test name
Test status
Simulation time 9195353655 ps
CPU time 32.39 seconds
Started Dec 27 01:15:49 PM PST 23
Finished Dec 27 01:16:22 PM PST 23
Peak memory 246688 kb
Host smart-4105ce74-8e25-44d6-879d-5aa0a20b46d6
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=933465427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sec_cm.933465427 +enable_masking
=0 +sw_key_masked=0
Directory /workspace/3.kmac_sec_cm/latest


Test location /workspace/coverage/default/3.kmac_sideload.305313492
Short name T19
Test name
Test status
Simulation time 3796400107 ps
CPU time 71.6 seconds
Started Dec 27 01:16:08 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 223596 kb
Host smart-36c928ce-9074-4c09-b21b-1d3f413015a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=305313492 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sideload.305313492 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_sideload/latest


Test location /workspace/coverage/default/3.kmac_smoke.3618289841
Short name T803
Test name
Test status
Simulation time 511477104 ps
CPU time 12.55 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:16:10 PM PST 23
Peak memory 218308 kb
Host smart-b05f0983-5b4a-4a77-b36b-94a6fe6990ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3618289841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_smoke.3618289841 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_smoke/latest


Test location /workspace/coverage/default/3.kmac_stress_all.961081642
Short name T1091
Test name
Test status
Simulation time 234026708280 ps
CPU time 1249 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:36:41 PM PST 23
Peak memory 338504 kb
Host smart-4033dbd4-5896-4887-a8eb-90fae90d80a4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=961081642 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all.961081642 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_stress_all/latest


Test location /workspace/coverage/default/3.kmac_stress_all_with_rand_reset.2667078655
Short name T855
Test name
Test status
Simulation time 59393706786 ps
CPU time 984.51 seconds
Started Dec 27 01:15:50 PM PST 23
Finished Dec 27 01:32:15 PM PST 23
Peak memory 289492 kb
Host smart-dac79087-cfbe-406a-94e4-abc24581b120
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2667078655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all_with_rand_reset.2667078655 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_kmac.3297951724
Short name T525
Test name
Test status
Simulation time 263609580 ps
CPU time 5.34 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:11 PM PST 23
Peak memory 215748 kb
Host smart-68d4a4cc-2b20-4744-960a-f62122b4b4cb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3297951724 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 3.kmac_test_vectors_kmac.3297951724 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_kmac_xof.2880079594
Short name T480
Test name
Test status
Simulation time 955691819 ps
CPU time 4.78 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:16:12 PM PST 23
Peak memory 215716 kb
Host smart-218bc85f-de6c-4e1a-a549-fadd7b86a09c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2880079594 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 3.kmac_test_vectors_kmac_xof.2880079594 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_224.1339382638
Short name T286
Test name
Test status
Simulation time 1923114923384 ps
CPU time 1997.28 seconds
Started Dec 27 01:16:06 PM PST 23
Finished Dec 27 01:49:26 PM PST 23
Peak memory 379552 kb
Host smart-e39ecdda-520b-4e0b-9bac-9ec0b3f17ce2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1339382638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_224.1339382638 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_256.3168032270
Short name T798
Test name
Test status
Simulation time 73088734512 ps
CPU time 1496.43 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:40:57 PM PST 23
Peak memory 391760 kb
Host smart-af71c4ac-5695-4063-87b5-b58f5c890aa5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3168032270 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_256.3168032270 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_384.2129710317
Short name T1002
Test name
Test status
Simulation time 13831715063 ps
CPU time 1019.11 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:33:03 PM PST 23
Peak memory 338764 kb
Host smart-44ec6ae9-4bfd-4386-906b-89b89b35f4c4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2129710317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_384.2129710317 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_512.912476632
Short name T423
Test name
Test status
Simulation time 44249323241 ps
CPU time 857.53 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:30:25 PM PST 23
Peak memory 295392 kb
Host smart-9c7df205-d0e3-4c1b-89fc-d4e36bd5be40
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=912476632 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_512.912476632 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_shake_128.1142911054
Short name T1095
Test name
Test status
Simulation time 719645686538 ps
CPU time 4422.02 seconds
Started Dec 27 01:18:37 PM PST 23
Finished Dec 27 02:32:20 PM PST 23
Peak memory 654700 kb
Host smart-a9c8abfc-669f-4203-b1d3-16f57716ff59
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1142911054 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_128.1142911054 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_shake_256.1070975934
Short name T523
Test name
Test status
Simulation time 428013162601 ps
CPU time 3947.44 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 02:21:53 PM PST 23
Peak memory 549692 kb
Host smart-603cd4bc-c21f-455d-b247-896d4da50928
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1070975934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_256.1070975934 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/30.kmac_alert_test.2732872622
Short name T875
Test name
Test status
Simulation time 26676289 ps
CPU time 0.78 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:16 PM PST 23
Peak memory 205192 kb
Host smart-88b75d31-e31d-4c35-8f8c-885a7bf09b99
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2732872622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_alert_test.2732872622 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_alert_test/latest


Test location /workspace/coverage/default/30.kmac_app.604916495
Short name T417
Test name
Test status
Simulation time 10755805941 ps
CPU time 102.06 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:19:04 PM PST 23
Peak memory 239452 kb
Host smart-74527d6f-114a-4ef1-8e4f-3417af9edd72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=604916495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_app.604916495 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_app/latest


Test location /workspace/coverage/default/30.kmac_burst_write.2881230976
Short name T657
Test name
Test status
Simulation time 6912735318 ps
CPU time 278.17 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:21:49 PM PST 23
Peak memory 227300 kb
Host smart-3eaec73d-1d8f-44d8-82d1-f3ef1e00ab7b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2881230976 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_burst_write.2881230976 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_burst_write/latest


Test location /workspace/coverage/default/30.kmac_entropy_refresh.4001808778
Short name T1142
Test name
Test status
Simulation time 4851057692 ps
CPU time 79.17 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:18:33 PM PST 23
Peak memory 227256 kb
Host smart-408ff37c-c8c8-4f62-95fc-dd293625837e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4001808778 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_entropy_refresh.4001808778 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/30.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/30.kmac_error.1424167539
Short name T514
Test name
Test status
Simulation time 36263364496 ps
CPU time 346.41 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:23:02 PM PST 23
Peak memory 256696 kb
Host smart-b4eccde3-0808-484a-a97d-22b9da712856
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1424167539 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_error.1424167539 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_error/latest


Test location /workspace/coverage/default/30.kmac_key_error.3702464010
Short name T824
Test name
Test status
Simulation time 249959736 ps
CPU time 1.75 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:16 PM PST 23
Peak memory 206736 kb
Host smart-561b1e21-2a77-41cb-8d5c-4cfd7a42aed9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3702464010 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_key_error.3702464010 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_key_error/latest


Test location /workspace/coverage/default/30.kmac_lc_escalation.550363205
Short name T311
Test name
Test status
Simulation time 27662648 ps
CPU time 1.27 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:16 PM PST 23
Peak memory 215564 kb
Host smart-df1e4540-4994-4733-806f-0d5af9f9aadb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=550363205 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_lc_escalation.550363205 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/30.kmac_lc_escalation/latest


Test location /workspace/coverage/default/30.kmac_long_msg_and_output.2567856924
Short name T601
Test name
Test status
Simulation time 19800891845 ps
CPU time 382.53 seconds
Started Dec 27 01:17:19 PM PST 23
Finished Dec 27 01:23:43 PM PST 23
Peak memory 262436 kb
Host smart-5c48b494-47ff-4111-a9b4-31503156abd6
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2567856924 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_long_msg_a
nd_output.2567856924 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/30.kmac_sideload.2347388260
Short name T718
Test name
Test status
Simulation time 15516796156 ps
CPU time 312.76 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:22:32 PM PST 23
Peak memory 246684 kb
Host smart-fad7776e-fbb4-4f24-80fe-1fc8ddcb0fb5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2347388260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_sideload.2347388260 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_sideload/latest


Test location /workspace/coverage/default/30.kmac_smoke.2804221062
Short name T369
Test name
Test status
Simulation time 3177816600 ps
CPU time 7.42 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:17:24 PM PST 23
Peak memory 223864 kb
Host smart-928be83a-c123-4df9-8982-eb89b91a0a0c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2804221062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_smoke.2804221062 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_smoke/latest


Test location /workspace/coverage/default/30.kmac_stress_all.1865364575
Short name T330
Test name
Test status
Simulation time 52444779979 ps
CPU time 304.01 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:22:15 PM PST 23
Peak memory 285392 kb
Host smart-89b55e79-a72a-4bd5-b6a1-79cee14d287c
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1865364575 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all.1865364575 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_stress_all/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_kmac.2952330951
Short name T280
Test name
Test status
Simulation time 241058081 ps
CPU time 4.63 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 215620 kb
Host smart-23efd7b6-8266-4aa9-aa60-75675e8a8962
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2952330951 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 30.kmac_test_vectors_kmac.2952330951 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_kmac_xof.1461057865
Short name T434
Test name
Test status
Simulation time 136084312 ps
CPU time 4.06 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:15 PM PST 23
Peak memory 215696 kb
Host smart-786ed2e0-7369-4bae-afae-01a82220fcec
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1461057865 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 30.kmac_test_vectors_kmac_xof.1461057865 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_224.2751263068
Short name T1076
Test name
Test status
Simulation time 77883279626 ps
CPU time 1592.86 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:43:47 PM PST 23
Peak memory 388996 kb
Host smart-d5626514-5d5f-45fe-983b-3435f2ecbedc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2751263068 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_224.2751263068 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_256.2987363478
Short name T68
Test name
Test status
Simulation time 247134489963 ps
CPU time 1758.66 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:46:33 PM PST 23
Peak memory 363640 kb
Host smart-83f404f2-1433-4c26-b0e8-e1a87e86c91f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2987363478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_256.2987363478 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_384.106534015
Short name T358
Test name
Test status
Simulation time 271774936042 ps
CPU time 1227.56 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:37:43 PM PST 23
Peak memory 330084 kb
Host smart-f51bb9fb-d017-4ad5-b542-88d2840d6b31
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=106534015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_384.106534015 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_512.1659874211
Short name T949
Test name
Test status
Simulation time 194786651805 ps
CPU time 990.55 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:33:49 PM PST 23
Peak memory 293556 kb
Host smart-75fc0f3b-6cfd-423f-8015-8752f7675bd6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1659874211 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_512.1659874211 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_shake_128.2437187205
Short name T414
Test name
Test status
Simulation time 921885501040 ps
CPU time 5108.08 seconds
Started Dec 27 01:17:06 PM PST 23
Finished Dec 27 02:42:16 PM PST 23
Peak memory 654568 kb
Host smart-b4f49733-078e-4765-85fc-0f06c1b205e5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2437187205 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_128.2437187205 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_shake_256.768811524
Short name T1113
Test name
Test status
Simulation time 585493073423 ps
CPU time 3929.48 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 02:22:49 PM PST 23
Peak memory 567024 kb
Host smart-9f235d48-129a-4452-a97a-a68edfdf932a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=768811524 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_256.768811524 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/31.kmac_alert_test.2290868922
Short name T250
Test name
Test status
Simulation time 18308265 ps
CPU time 0.81 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 205200 kb
Host smart-ad71d8f7-16e0-4e6f-bc22-833d38a1baa0
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2290868922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_alert_test.2290868922 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_alert_test/latest


Test location /workspace/coverage/default/31.kmac_app.3199090598
Short name T650
Test name
Test status
Simulation time 8051047114 ps
CPU time 121.32 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:19:20 PM PST 23
Peak memory 232264 kb
Host smart-373fa3bb-9b9d-4fd6-952a-2c1abffbf87f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3199090598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_app.3199090598 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_app/latest


Test location /workspace/coverage/default/31.kmac_entropy_refresh.500252179
Short name T676
Test name
Test status
Simulation time 35449886647 ps
CPU time 133.62 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:19:28 PM PST 23
Peak memory 233920 kb
Host smart-387e7bb9-29c7-45a0-91e3-ddca9a4fa37b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=500252179 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_entropy_refresh.500252179 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/31.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/31.kmac_error.2109889459
Short name T1031
Test name
Test status
Simulation time 2552572660 ps
CPU time 97.89 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:18:56 PM PST 23
Peak memory 240368 kb
Host smart-f27f4bfb-a5ca-432f-936a-c57cec44fec9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2109889459 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_error.2109889459 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_error/latest


Test location /workspace/coverage/default/31.kmac_key_error.573612916
Short name T992
Test name
Test status
Simulation time 3341564507 ps
CPU time 5.31 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 207332 kb
Host smart-c300fb94-dccb-448e-8d14-57d3c924edd8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=573612916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_key_error.573612916 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_key_error/latest


Test location /workspace/coverage/default/31.kmac_lc_escalation.121087005
Short name T539
Test name
Test status
Simulation time 51790850 ps
CPU time 1.36 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:17:13 PM PST 23
Peak memory 215520 kb
Host smart-d36797dd-1fdf-4ef4-9c18-51114e118fff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=121087005 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_lc_escalation.121087005 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/31.kmac_lc_escalation/latest


Test location /workspace/coverage/default/31.kmac_long_msg_and_output.3441259576
Short name T687
Test name
Test status
Simulation time 93139322648 ps
CPU time 1972.2 seconds
Started Dec 27 01:17:22 PM PST 23
Finished Dec 27 01:50:16 PM PST 23
Peak memory 441180 kb
Host smart-4c01428e-62b4-43ea-afbd-8ef8b71b183a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3441259576 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_long_msg_a
nd_output.3441259576 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/31.kmac_sideload.1755201816
Short name T683
Test name
Test status
Simulation time 2803210288 ps
CPU time 184.69 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:20:18 PM PST 23
Peak memory 237584 kb
Host smart-944a1ab3-d224-4c9c-b5ff-e3c3040e244a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1755201816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_sideload.1755201816 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_sideload/latest


Test location /workspace/coverage/default/31.kmac_smoke.460452402
Short name T704
Test name
Test status
Simulation time 2204446808 ps
CPU time 22.91 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:17:42 PM PST 23
Peak memory 218668 kb
Host smart-2c93613c-6a02-4442-bad0-09822f0acf98
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=460452402 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_smoke.460452402 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_smoke/latest


Test location /workspace/coverage/default/31.kmac_stress_all.2000376376
Short name T864
Test name
Test status
Simulation time 111456063379 ps
CPU time 1881.79 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:48:35 PM PST 23
Peak memory 429436 kb
Host smart-4019c9e5-9858-4e86-a665-f9262ad9750b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2000376376 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all.2000376376 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_stress_all/latest


Test location /workspace/coverage/default/31.kmac_stress_all_with_rand_reset.494058052
Short name T1126
Test name
Test status
Simulation time 23112135448 ps
CPU time 706.91 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:29:04 PM PST 23
Peak memory 291648 kb
Host smart-8970d095-d359-490a-8102-cddebe8869d2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=494058052 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all_with_rand_reset.494058052 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_kmac.3063687533
Short name T452
Test name
Test status
Simulation time 200027478 ps
CPU time 4.04 seconds
Started Dec 27 01:17:19 PM PST 23
Finished Dec 27 01:17:25 PM PST 23
Peak memory 215708 kb
Host smart-3a3d915f-ff1f-4907-8b1c-356797183b43
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3063687533 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 31.kmac_test_vectors_kmac.3063687533 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_kmac_xof.57049318
Short name T844
Test name
Test status
Simulation time 241884496 ps
CPU time 3.81 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:15 PM PST 23
Peak memory 215644 kb
Host smart-8cdc23a3-a53d-4761-8a30-5ed022fe311a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=57049318 -assert nopostproc +UVM_TESTNAME=kmac_base_t
est +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d
ev/null -cm_name 31.kmac_test_vectors_kmac_xof.57049318 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_224.440170091
Short name T546
Test name
Test status
Simulation time 97743669188 ps
CPU time 1936.52 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:49:35 PM PST 23
Peak memory 394812 kb
Host smart-b9cc1f85-1eb9-4000-ab70-caa9195a0f0c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=440170091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_224.440170091 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_256.4244727259
Short name T379
Test name
Test status
Simulation time 62120799843 ps
CPU time 1612.73 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:44:11 PM PST 23
Peak memory 370948 kb
Host smart-83b6e8b1-8346-4aa5-afd4-211ba515cb27
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4244727259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_256.4244727259 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_384.2583280762
Short name T416
Test name
Test status
Simulation time 62386651283 ps
CPU time 1292.45 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:38:48 PM PST 23
Peak memory 333008 kb
Host smart-545f7b17-b69c-4aef-8f62-e9ec9cb2f44a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2583280762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_384.2583280762 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_512.728619082
Short name T233
Test name
Test status
Simulation time 33200409513 ps
CPU time 911.32 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:32:24 PM PST 23
Peak memory 298068 kb
Host smart-5d24d0b7-3ba1-4f9d-925a-e745fa522575
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=728619082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_512.728619082 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_shake_128.4206968565
Short name T459
Test name
Test status
Simulation time 252417605239 ps
CPU time 4539.16 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 02:32:57 PM PST 23
Peak memory 633024 kb
Host smart-871d7c1d-ef63-4a45-9087-235095958f87
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4206968565 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_128.4206968565 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_shake_256.2346043156
Short name T395
Test name
Test status
Simulation time 179601944504 ps
CPU time 3116.17 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 02:09:19 PM PST 23
Peak memory 558776 kb
Host smart-48f94d08-8db0-46ff-9c98-6afa5aa6da34
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2346043156 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_256.2346043156 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/32.kmac_alert_test.4061712945
Short name T228
Test name
Test status
Simulation time 55308743 ps
CPU time 0.78 seconds
Started Dec 27 01:17:18 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 205196 kb
Host smart-f71f9651-89cd-4cff-89ae-ee61a4b70dda
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4061712945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_alert_test.4061712945 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_alert_test/latest


Test location /workspace/coverage/default/32.kmac_app.2276180048
Short name T276
Test name
Test status
Simulation time 1223533520 ps
CPU time 4.7 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:17:16 PM PST 23
Peak memory 223800 kb
Host smart-c092045f-452c-45c8-9f1a-c5a836eadc2a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2276180048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_app.2276180048 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_app/latest


Test location /workspace/coverage/default/32.kmac_burst_write.2698292325
Short name T457
Test name
Test status
Simulation time 2986683948 ps
CPU time 247.02 seconds
Started Dec 27 01:17:09 PM PST 23
Finished Dec 27 01:21:18 PM PST 23
Peak memory 225624 kb
Host smart-42603024-2fbc-4599-a41d-eb0b294bd45e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2698292325 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_burst_write.2698292325 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_burst_write/latest


Test location /workspace/coverage/default/32.kmac_entropy_refresh.3486383660
Short name T788
Test name
Test status
Simulation time 60816673993 ps
CPU time 354.59 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:23:13 PM PST 23
Peak memory 249856 kb
Host smart-e8645563-a6d4-41b2-b1ed-a4722df637b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3486383660 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_entropy_refresh.3486383660 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/32.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/32.kmac_error.1466881815
Short name T391
Test name
Test status
Simulation time 44876696 ps
CPU time 2.88 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:17:20 PM PST 23
Peak memory 218652 kb
Host smart-8908b8a9-4553-4710-b33f-9e66bab11352
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1466881815 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_error.1466881815 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_error/latest


Test location /workspace/coverage/default/32.kmac_key_error.3000612245
Short name T65
Test name
Test status
Simulation time 7745123242 ps
CPU time 5.09 seconds
Started Dec 27 01:17:25 PM PST 23
Finished Dec 27 01:17:32 PM PST 23
Peak memory 207424 kb
Host smart-e2ac99a3-81c6-4cec-b755-03946ec69448
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3000612245 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_key_error.3000612245 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_key_error/latest


Test location /workspace/coverage/default/32.kmac_lc_escalation.2431635797
Short name T441
Test name
Test status
Simulation time 68418179 ps
CPU time 1.11 seconds
Started Dec 27 01:17:11 PM PST 23
Finished Dec 27 01:17:14 PM PST 23
Peak memory 215636 kb
Host smart-912f2c2a-00ab-43a5-9c50-8735168a8925
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2431635797 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_lc_escalation.2431635797 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/32.kmac_lc_escalation/latest


Test location /workspace/coverage/default/32.kmac_long_msg_and_output.692536391
Short name T946
Test name
Test status
Simulation time 56473862376 ps
CPU time 551.69 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:26:27 PM PST 23
Peak memory 281120 kb
Host smart-81fed5b5-f5c9-4585-9a0a-56d87b5a86ea
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=692536391 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_long_msg_an
d_output.692536391 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/32.kmac_sideload.1973016314
Short name T179
Test name
Test status
Simulation time 40229992383 ps
CPU time 168.74 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:20:08 PM PST 23
Peak memory 233672 kb
Host smart-8aa35f12-b351-4228-b7a5-c5f5eb245c51
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1973016314 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_sideload.1973016314 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_sideload/latest


Test location /workspace/coverage/default/32.kmac_smoke.1674790811
Short name T267
Test name
Test status
Simulation time 919957926 ps
CPU time 21.16 seconds
Started Dec 27 01:17:08 PM PST 23
Finished Dec 27 01:17:31 PM PST 23
Peak memory 216988 kb
Host smart-e22deeef-7db3-438a-a59e-ae600f564d93
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1674790811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_smoke.1674790811 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_smoke/latest


Test location /workspace/coverage/default/32.kmac_stress_all.610500303
Short name T29
Test name
Test status
Simulation time 22231875917 ps
CPU time 541.6 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:26:21 PM PST 23
Peak memory 292872 kb
Host smart-35b249f2-db1c-4e13-976f-a7be03e71ea3
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=610500303 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all.610500303 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_stress_all/latest


Test location /workspace/coverage/default/32.kmac_stress_all_with_rand_reset.2029301255
Short name T504
Test name
Test status
Simulation time 256171407231 ps
CPU time 1718.79 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:45:58 PM PST 23
Peak memory 354708 kb
Host smart-0d444e39-1f64-4f99-8669-a882c2445cd7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2029301255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all_with_rand_reset.2029301255 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_kmac.3852626362
Short name T896
Test name
Test status
Simulation time 837498748 ps
CPU time 5.13 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:21 PM PST 23
Peak memory 215672 kb
Host smart-b347428c-b90c-4580-a8b6-56c4019156f3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3852626362 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 32.kmac_test_vectors_kmac.3852626362 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_kmac_xof.3676229375
Short name T1121
Test name
Test status
Simulation time 445503366 ps
CPU time 4.93 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 215692 kb
Host smart-2ddf19cb-8f26-40b2-8bab-0fdc45330e7e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3676229375 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 32.kmac_test_vectors_kmac_xof.3676229375 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_224.2783096154
Short name T684
Test name
Test status
Simulation time 22231653835 ps
CPU time 1513.24 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:42:35 PM PST 23
Peak memory 376928 kb
Host smart-4be9078a-0ec2-428b-8289-b5d691e40c62
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2783096154 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_224.2783096154 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_256.3183755469
Short name T974
Test name
Test status
Simulation time 37208111063 ps
CPU time 1473.33 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:41:52 PM PST 23
Peak memory 376568 kb
Host smart-99f14536-73c4-4d3f-add3-8c8115b18c9b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3183755469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_256.3183755469 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_384.3142864890
Short name T1123
Test name
Test status
Simulation time 53611354831 ps
CPU time 1110.09 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:35:49 PM PST 23
Peak memory 340972 kb
Host smart-ce2d48f2-228d-4be5-a7e8-d81d9c3cd3d1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3142864890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_384.3142864890 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_512.1723546621
Short name T703
Test name
Test status
Simulation time 21799059945 ps
CPU time 770.15 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:30:07 PM PST 23
Peak memory 300796 kb
Host smart-563107c7-c98a-4e88-b829-7a9ac48959e2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1723546621 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_512.1723546621 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_shake_128.1853383945
Short name T407
Test name
Test status
Simulation time 1302743035217 ps
CPU time 4440.21 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 02:31:20 PM PST 23
Peak memory 634912 kb
Host smart-420be6f7-4269-4b6d-af20-fbaad4c5964b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1853383945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_128.1853383945 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_shake_256.3856115505
Short name T366
Test name
Test status
Simulation time 607709859197 ps
CPU time 3684.7 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 02:18:43 PM PST 23
Peak memory 563716 kb
Host smart-b8da8371-b52e-4161-a2f5-8537a078eb28
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3856115505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_256.3856115505 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/33.kmac_alert_test.1803648161
Short name T21
Test name
Test status
Simulation time 33397839 ps
CPU time 0.78 seconds
Started Dec 27 01:17:40 PM PST 23
Finished Dec 27 01:17:44 PM PST 23
Peak memory 205200 kb
Host smart-b204b99e-6041-4b05-8b38-b15e831bbe22
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1803648161 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_alert_test.1803648161 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_alert_test/latest


Test location /workspace/coverage/default/33.kmac_app.2142732183
Short name T34
Test name
Test status
Simulation time 6311000376 ps
CPU time 90.57 seconds
Started Dec 27 01:17:10 PM PST 23
Finished Dec 27 01:18:42 PM PST 23
Peak memory 228700 kb
Host smart-86b47810-cf07-4b17-b450-7f413dbdc0fc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2142732183 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_app.2142732183 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_app/latest


Test location /workspace/coverage/default/33.kmac_burst_write.2742137719
Short name T212
Test name
Test status
Simulation time 38542083914 ps
CPU time 288.02 seconds
Started Dec 27 01:17:39 PM PST 23
Finished Dec 27 01:22:31 PM PST 23
Peak memory 227968 kb
Host smart-e09b5d7d-0dcc-4e33-9855-ea6cba8289cd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2742137719 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_burst_write.2742137719 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_burst_write/latest


Test location /workspace/coverage/default/33.kmac_entropy_refresh.3114521452
Short name T895
Test name
Test status
Simulation time 59073654863 ps
CPU time 183.92 seconds
Started Dec 27 01:17:33 PM PST 23
Finished Dec 27 01:20:41 PM PST 23
Peak memory 235732 kb
Host smart-84940b8c-8958-44b7-a6d9-7932234f9ec2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3114521452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_entropy_refresh.3114521452 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/33.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/33.kmac_error.374797320
Short name T565
Test name
Test status
Simulation time 4813611648 ps
CPU time 46.2 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:18:11 PM PST 23
Peak memory 240388 kb
Host smart-c3357e0a-92e9-43c5-b334-ac35f35d50b4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=374797320 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_error.374797320 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_error/latest


Test location /workspace/coverage/default/33.kmac_key_error.2287154697
Short name T22
Test name
Test status
Simulation time 648180744 ps
CPU time 3.31 seconds
Started Dec 27 01:17:26 PM PST 23
Finished Dec 27 01:17:30 PM PST 23
Peak memory 207292 kb
Host smart-3b759569-1b6b-4f63-96a9-de322cc6ce33
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2287154697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_key_error.2287154697 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_key_error/latest


Test location /workspace/coverage/default/33.kmac_lc_escalation.316090314
Short name T841
Test name
Test status
Simulation time 48430495 ps
CPU time 1.25 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 216916 kb
Host smart-62339023-ce2c-4a17-b550-eceae9ba70cf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=316090314 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_lc_escalation.316090314 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/33.kmac_lc_escalation/latest


Test location /workspace/coverage/default/33.kmac_long_msg_and_output.2265880462
Short name T743
Test name
Test status
Simulation time 3507158271 ps
CPU time 30.16 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 01:18:02 PM PST 23
Peak memory 221440 kb
Host smart-ceadef23-854d-415a-9862-2adac53348ae
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2265880462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_long_msg_a
nd_output.2265880462 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/33.kmac_sideload.3719624067
Short name T235
Test name
Test status
Simulation time 6506888735 ps
CPU time 103.14 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:19:03 PM PST 23
Peak memory 229340 kb
Host smart-ae27f57e-7b50-46b1-9992-0de5bb13da4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3719624067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_sideload.3719624067 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_sideload/latest


Test location /workspace/coverage/default/33.kmac_smoke.2100445980
Short name T951
Test name
Test status
Simulation time 746126348 ps
CPU time 34.92 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:17:54 PM PST 23
Peak memory 215808 kb
Host smart-cc3caae9-22ee-4f5a-9dec-c964dadf7d57
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2100445980 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_smoke.2100445980 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_smoke/latest


Test location /workspace/coverage/default/33.kmac_stress_all_with_rand_reset.2704327434
Short name T749
Test name
Test status
Simulation time 17853393838 ps
CPU time 467.24 seconds
Started Dec 27 01:17:19 PM PST 23
Finished Dec 27 01:25:08 PM PST 23
Peak memory 262724 kb
Host smart-86ccbcfc-4fef-4e62-bf3a-3594578dde52
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2704327434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_stress_all_with_rand_reset.2704327434 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_kmac.2335727077
Short name T430
Test name
Test status
Simulation time 245568482 ps
CPU time 4.92 seconds
Started Dec 27 01:17:27 PM PST 23
Finished Dec 27 01:17:33 PM PST 23
Peak memory 215688 kb
Host smart-e153e09e-62b3-4cbd-9189-a0310e5d9e2f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2335727077 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 33.kmac_test_vectors_kmac.2335727077 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_kmac_xof.1932391831
Short name T1035
Test name
Test status
Simulation time 68136060 ps
CPU time 3.98 seconds
Started Dec 27 01:17:12 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 215716 kb
Host smart-fb83eb50-4854-4c38-b129-c35be2aee83e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1932391831 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 33.kmac_test_vectors_kmac_xof.1932391831 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_224.2278134493
Short name T1101
Test name
Test status
Simulation time 401636916288 ps
CPU time 1878.26 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:48:41 PM PST 23
Peak memory 389256 kb
Host smart-39e9cb0d-55f4-4da6-a74b-1538fa377b4e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2278134493 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_224.2278134493 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_256.2609361621
Short name T337
Test name
Test status
Simulation time 92418647643 ps
CPU time 1784.8 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:47:04 PM PST 23
Peak memory 377724 kb
Host smart-20b043ec-1456-4015-b986-3699fe5a6f4d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2609361621 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_256.2609361621 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_384.2671765653
Short name T990
Test name
Test status
Simulation time 1248439269573 ps
CPU time 1414.38 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 01:40:57 PM PST 23
Peak memory 341796 kb
Host smart-bb680b20-30e4-4062-8acb-183168ae7e6e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2671765653 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_384.2671765653 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_512.2732536586
Short name T1078
Test name
Test status
Simulation time 9782353101 ps
CPU time 710.95 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:29:16 PM PST 23
Peak memory 295536 kb
Host smart-f70695d7-2838-4ffb-ae79-f8a548e59ee4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2732536586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_512.2732536586 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_shake_128.1913174843
Short name T1138
Test name
Test status
Simulation time 183376932571 ps
CPU time 4508.14 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 02:32:33 PM PST 23
Peak memory 662892 kb
Host smart-e2d2ef9f-d70e-4924-b168-0e8ac8bc1575
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1913174843 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_128.1913174843 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_shake_256.12570112
Short name T277
Test name
Test status
Simulation time 195333688140 ps
CPU time 3059.43 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 02:08:22 PM PST 23
Peak memory 556532 kb
Host smart-dbe91a3f-d322-41ac-834b-be459411d615
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=12570112 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_256.12570112 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/34.kmac_alert_test.908379333
Short name T1069
Test name
Test status
Simulation time 19418806 ps
CPU time 0.74 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 01:17:31 PM PST 23
Peak memory 205188 kb
Host smart-b12c595b-f233-430d-8229-45803fce1bc0
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=908379333 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_alert_test.908379333 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/34.kmac_alert_test/latest


Test location /workspace/coverage/default/34.kmac_app.3900145022
Short name T411
Test name
Test status
Simulation time 20832301135 ps
CPU time 255.77 seconds
Started Dec 27 01:17:15 PM PST 23
Finished Dec 27 01:21:33 PM PST 23
Peak memory 241948 kb
Host smart-b0beed45-bd5e-4afe-8c45-aaa292f11b0a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3900145022 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_app.3900145022 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_app/latest


Test location /workspace/coverage/default/34.kmac_burst_write.537616068
Short name T752
Test name
Test status
Simulation time 1980326663 ps
CPU time 40.75 seconds
Started Dec 27 01:17:28 PM PST 23
Finished Dec 27 01:18:10 PM PST 23
Peak memory 223888 kb
Host smart-c8a57634-819f-4fe6-9e68-a9b73addc340
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=537616068 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_burst_write.537616068 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_burst_write/latest


Test location /workspace/coverage/default/34.kmac_entropy_refresh.1394537107
Short name T354
Test name
Test status
Simulation time 19691257289 ps
CPU time 160.55 seconds
Started Dec 27 01:17:32 PM PST 23
Finished Dec 27 01:20:14 PM PST 23
Peak memory 237620 kb
Host smart-88a86781-4777-45df-8f70-e34e4653c530
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1394537107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_entropy_refresh.1394537107 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/34.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/34.kmac_error.2226986539
Short name T1105
Test name
Test status
Simulation time 476668631 ps
CPU time 36.56 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:17:55 PM PST 23
Peak memory 232100 kb
Host smart-cdfaf210-f4ac-4cef-9741-7ebc81e1d5e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2226986539 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_error.2226986539 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_error/latest


Test location /workspace/coverage/default/34.kmac_key_error.119785317
Short name T616
Test name
Test status
Simulation time 4238679550 ps
CPU time 6.41 seconds
Started Dec 27 01:17:13 PM PST 23
Finished Dec 27 01:17:22 PM PST 23
Peak memory 207360 kb
Host smart-48bdb7ad-6de5-4507-ac87-97770d99eca3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=119785317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_key_error.119785317 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_key_error/latest


Test location /workspace/coverage/default/34.kmac_lc_escalation.2800594820
Short name T428
Test name
Test status
Simulation time 61760211 ps
CPU time 1.18 seconds
Started Dec 27 01:17:25 PM PST 23
Finished Dec 27 01:17:27 PM PST 23
Peak memory 215520 kb
Host smart-afb67dc6-caac-4a35-9d4d-57acd942ad1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2800594820 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_lc_escalation.2800594820 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/34.kmac_lc_escalation/latest


Test location /workspace/coverage/default/34.kmac_long_msg_and_output.2665887114
Short name T498
Test name
Test status
Simulation time 15157745975 ps
CPU time 308.23 seconds
Started Dec 27 01:17:29 PM PST 23
Finished Dec 27 01:22:38 PM PST 23
Peak memory 247708 kb
Host smart-f6d1f0ff-615c-45ae-92f9-25849f3eda30
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2665887114 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_long_msg_a
nd_output.2665887114 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/34.kmac_smoke.1003249386
Short name T79
Test name
Test status
Simulation time 3652963812 ps
CPU time 20.79 seconds
Started Dec 27 01:17:39 PM PST 23
Finished Dec 27 01:18:04 PM PST 23
Peak memory 216920 kb
Host smart-2b258b97-1044-43e9-9a3a-f1ef950a4356
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1003249386 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_smoke.1003249386 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_smoke/latest


Test location /workspace/coverage/default/34.kmac_stress_all.2588980732
Short name T736
Test name
Test status
Simulation time 1951416960 ps
CPU time 62.53 seconds
Started Dec 27 01:17:14 PM PST 23
Finished Dec 27 01:18:19 PM PST 23
Peak memory 226260 kb
Host smart-d266878d-5422-4351-9629-a6d718717e2d
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2588980732 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all.2588980732 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_stress_all/latest


Test location /workspace/coverage/default/34.kmac_stress_all_with_rand_reset.1622052395
Short name T255
Test name
Test status
Simulation time 281055710725 ps
CPU time 1064.92 seconds
Started Dec 27 01:17:31 PM PST 23
Finished Dec 27 01:35:18 PM PST 23
Peak memory 273476 kb
Host smart-6f31431a-23f1-4831-9e02-5f18d942b901
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1622052395 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all_with_rand_reset.1622052395 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_kmac.1648050246
Short name T584
Test name
Test status
Simulation time 123013049 ps
CPU time 3.88 seconds
Started Dec 27 01:17:27 PM PST 23
Finished Dec 27 01:17:32 PM PST 23
Peak memory 208508 kb
Host smart-c459fc82-9144-4b2e-a479-3f66b0238528
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1648050246 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 34.kmac_test_vectors_kmac.1648050246 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_kmac_xof.1289526584
Short name T328
Test name
Test status
Simulation time 185134192 ps
CPU time 4.58 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:17:27 PM PST 23
Peak memory 215652 kb
Host smart-43013f95-291e-4d9d-b58b-6c4448412c1b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1289526584 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 34.kmac_test_vectors_kmac_xof.1289526584 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_224.2064484621
Short name T594
Test name
Test status
Simulation time 104673214779 ps
CPU time 1838.17 seconds
Started Dec 27 01:17:33 PM PST 23
Finished Dec 27 01:48:12 PM PST 23
Peak memory 392124 kb
Host smart-dfa9f4d5-2a31-42b4-8970-b0a028097a45
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2064484621 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_224.2064484621 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_256.650150739
Short name T1036
Test name
Test status
Simulation time 64104358596 ps
CPU time 1506.18 seconds
Started Dec 27 01:17:26 PM PST 23
Finished Dec 27 01:42:34 PM PST 23
Peak memory 377328 kb
Host smart-bc9dd0ea-426b-4f30-8b36-697d4c775a55
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=650150739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_256.650150739 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_384.3174417858
Short name T886
Test name
Test status
Simulation time 233597587135 ps
CPU time 1259.98 seconds
Started Dec 27 01:17:19 PM PST 23
Finished Dec 27 01:38:20 PM PST 23
Peak memory 334100 kb
Host smart-f2fe499e-4f85-4d5f-8ab6-1a7ba80b3e79
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3174417858 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_384.3174417858 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_512.2050601759
Short name T206
Test name
Test status
Simulation time 41601530914 ps
CPU time 832.65 seconds
Started Dec 27 01:17:26 PM PST 23
Finished Dec 27 01:31:20 PM PST 23
Peak memory 289240 kb
Host smart-d4db6487-9d78-432d-bae5-83aebfbbfab5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2050601759 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_512.2050601759 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_shake_128.3181798231
Short name T950
Test name
Test status
Simulation time 225177150329 ps
CPU time 4322.16 seconds
Started Dec 27 01:17:22 PM PST 23
Finished Dec 27 02:29:26 PM PST 23
Peak memory 660980 kb
Host smart-67891438-8cff-4252-a193-0d762636096f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3181798231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_128.3181798231 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_shake_256.43763479
Short name T1038
Test name
Test status
Simulation time 43160651076 ps
CPU time 3227.09 seconds
Started Dec 27 01:17:28 PM PST 23
Finished Dec 27 02:11:16 PM PST 23
Peak memory 559556 kb
Host smart-26ab1ff9-aaae-4cce-8176-cf5e465ba911
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=43763479 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_256.43763479 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/35.kmac_alert_test.4106954579
Short name T74
Test name
Test status
Simulation time 42656189 ps
CPU time 0.73 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 01:17:31 PM PST 23
Peak memory 205116 kb
Host smart-a5e53604-bd41-4031-a828-bebdfee60eac
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4106954579 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_alert_test.4106954579 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_alert_test/latest


Test location /workspace/coverage/default/35.kmac_app.1152672832
Short name T349
Test name
Test status
Simulation time 64911414258 ps
CPU time 311.03 seconds
Started Dec 27 01:17:34 PM PST 23
Finished Dec 27 01:22:50 PM PST 23
Peak memory 243528 kb
Host smart-bb7eb2f6-f95b-4164-b59f-3b38b2205a4e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1152672832 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_app.1152672832 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_app/latest


Test location /workspace/coverage/default/35.kmac_burst_write.295622404
Short name T268
Test name
Test status
Simulation time 6769154374 ps
CPU time 229.61 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 01:21:21 PM PST 23
Peak memory 225072 kb
Host smart-66df85cd-0dbb-42d2-b9ab-dcc619261f5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=295622404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_burst_write.295622404 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_burst_write/latest


Test location /workspace/coverage/default/35.kmac_entropy_refresh.2487024486
Short name T1120
Test name
Test status
Simulation time 6138733207 ps
CPU time 130.41 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:19:34 PM PST 23
Peak memory 233376 kb
Host smart-f40b2225-1b79-4bc7-ab9e-3d950be197c9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2487024486 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_entropy_refresh.2487024486 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/35.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/35.kmac_error.1784030276
Short name T535
Test name
Test status
Simulation time 8340979562 ps
CPU time 279.72 seconds
Started Dec 27 01:17:29 PM PST 23
Finished Dec 27 01:22:09 PM PST 23
Peak memory 256784 kb
Host smart-5a4fb861-6611-4253-98fe-31e2550c572f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1784030276 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_error.1784030276 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_error/latest


Test location /workspace/coverage/default/35.kmac_lc_escalation.2694435377
Short name T1044
Test name
Test status
Simulation time 831325628 ps
CPU time 13.05 seconds
Started Dec 27 01:17:34 PM PST 23
Finished Dec 27 01:17:53 PM PST 23
Peak memory 226820 kb
Host smart-7d778736-83b4-4abc-a907-1aee1413ba5f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2694435377 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_lc_escalation.2694435377 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/35.kmac_lc_escalation/latest


Test location /workspace/coverage/default/35.kmac_long_msg_and_output.3389079549
Short name T827
Test name
Test status
Simulation time 296341187468 ps
CPU time 2280.38 seconds
Started Dec 27 01:17:25 PM PST 23
Finished Dec 27 01:55:27 PM PST 23
Peak memory 429276 kb
Host smart-1b367b27-e7ea-4ce6-a60b-74106dd39930
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3389079549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_long_msg_a
nd_output.3389079549 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/35.kmac_sideload.3152461984
Short name T664
Test name
Test status
Simulation time 477238660 ps
CPU time 36.68 seconds
Started Dec 27 01:17:38 PM PST 23
Finished Dec 27 01:18:17 PM PST 23
Peak memory 223824 kb
Host smart-5a843449-7204-4b8e-9772-f104d38c8c7a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3152461984 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_sideload.3152461984 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_sideload/latest


Test location /workspace/coverage/default/35.kmac_smoke.900431869
Short name T734
Test name
Test status
Simulation time 4125206219 ps
CPU time 29.46 seconds
Started Dec 27 01:17:25 PM PST 23
Finished Dec 27 01:17:56 PM PST 23
Peak memory 223872 kb
Host smart-6ff504ce-5a07-49b9-bad0-ede8715f9aab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=900431869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_smoke.900431869 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_smoke/latest


Test location /workspace/coverage/default/35.kmac_stress_all.3495112165
Short name T578
Test name
Test status
Simulation time 61623387364 ps
CPU time 1683.14 seconds
Started Dec 27 01:17:21 PM PST 23
Finished Dec 27 01:45:26 PM PST 23
Peak memory 416784 kb
Host smart-1fc503bc-404e-45ea-94b5-91edcf6e7924
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3495112165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all.3495112165 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_stress_all/latest


Test location /workspace/coverage/default/35.kmac_stress_all_with_rand_reset.510499029
Short name T561
Test name
Test status
Simulation time 110074417873 ps
CPU time 979.87 seconds
Started Dec 27 01:17:26 PM PST 23
Finished Dec 27 01:33:47 PM PST 23
Peak memory 338768 kb
Host smart-fe7fc0dc-150f-478f-8f92-9c47cbb39532
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=510499029 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all_with_rand_reset.510499029 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_kmac.2416049633
Short name T191
Test name
Test status
Simulation time 709408872 ps
CPU time 4.7 seconds
Started Dec 27 01:17:19 PM PST 23
Finished Dec 27 01:17:26 PM PST 23
Peak memory 215592 kb
Host smart-c53c290a-0f48-4470-9773-260b59df7fbb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2416049633 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 35.kmac_test_vectors_kmac.2416049633 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_kmac_xof.1175260383
Short name T965
Test name
Test status
Simulation time 993877698 ps
CPU time 4.9 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 01:17:25 PM PST 23
Peak memory 215744 kb
Host smart-1e8a64b8-7df4-4dcf-b8e6-1922761ec8a1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1175260383 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 35.kmac_test_vectors_kmac_xof.1175260383 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_224.1870708496
Short name T989
Test name
Test status
Simulation time 258932255187 ps
CPU time 1675.42 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:45:20 PM PST 23
Peak memory 390116 kb
Host smart-b0f462de-1c11-4262-813d-856be1669a33
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1870708496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_224.1870708496 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_256.3438515927
Short name T597
Test name
Test status
Simulation time 126670574055 ps
CPU time 1453.51 seconds
Started Dec 27 01:17:20 PM PST 23
Finished Dec 27 01:41:35 PM PST 23
Peak memory 373780 kb
Host smart-c38003fc-82dc-4b61-ab62-be40b9c080aa
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3438515927 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_256.3438515927 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_384.2228076789
Short name T510
Test name
Test status
Simulation time 194415305073 ps
CPU time 1244.85 seconds
Started Dec 27 01:17:16 PM PST 23
Finished Dec 27 01:38:03 PM PST 23
Peak memory 333608 kb
Host smart-e4870ff7-c707-4862-9fa1-936b4d712917
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2228076789 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_384.2228076789 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_512.453480667
Short name T669
Test name
Test status
Simulation time 32281198544 ps
CPU time 891.25 seconds
Started Dec 27 01:17:34 PM PST 23
Finished Dec 27 01:32:30 PM PST 23
Peak memory 292820 kb
Host smart-6ebf6d86-b72e-4150-9062-b3d72b7aa3e9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=453480667 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_512.453480667 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_shake_128.2228527389
Short name T432
Test name
Test status
Simulation time 52521537126 ps
CPU time 3930.44 seconds
Started Dec 27 01:17:17 PM PST 23
Finished Dec 27 02:22:50 PM PST 23
Peak memory 651624 kb
Host smart-372a3615-597b-4653-865f-3202d51cb81b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2228527389 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_128.2228527389 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_shake_256.1539738265
Short name T796
Test name
Test status
Simulation time 89786765398 ps
CPU time 3211.84 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 02:11:03 PM PST 23
Peak memory 557648 kb
Host smart-12ba55bb-4260-46f5-b92d-57ca4c8b19ba
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1539738265 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_256.1539738265 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/36.kmac_alert_test.2504258186
Short name T806
Test name
Test status
Simulation time 72536207 ps
CPU time 0.77 seconds
Started Dec 27 01:17:38 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 205196 kb
Host smart-101a8319-a3c9-445a-a60b-f325811f1539
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2504258186 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_alert_test.2504258186 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_alert_test/latest


Test location /workspace/coverage/default/36.kmac_app.28135573
Short name T36
Test name
Test status
Simulation time 6483826007 ps
CPU time 138.92 seconds
Started Dec 27 01:17:48 PM PST 23
Finished Dec 27 01:20:08 PM PST 23
Peak memory 234112 kb
Host smart-3207d130-7278-4f50-8d85-ebcb2a7bf1ec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=28135573 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_app.28135573 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_app/latest


Test location /workspace/coverage/default/36.kmac_burst_write.172942337
Short name T556
Test name
Test status
Simulation time 10579717643 ps
CPU time 430.15 seconds
Started Dec 27 01:17:25 PM PST 23
Finished Dec 27 01:24:37 PM PST 23
Peak memory 237868 kb
Host smart-d7643e22-ac23-4ebb-968c-e4b306e38d0d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=172942337 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_burst_write.172942337 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_burst_write/latest


Test location /workspace/coverage/default/36.kmac_entropy_refresh.2224279531
Short name T549
Test name
Test status
Simulation time 12118331866 ps
CPU time 213.73 seconds
Started Dec 27 01:17:48 PM PST 23
Finished Dec 27 01:21:26 PM PST 23
Peak memory 241200 kb
Host smart-87beb947-7faa-4004-8cb3-49905b516cbb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2224279531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_entropy_refresh.2224279531 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/36.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/36.kmac_error.2479310930
Short name T528
Test name
Test status
Simulation time 6036847184 ps
CPU time 127.21 seconds
Started Dec 27 01:17:37 PM PST 23
Finished Dec 27 01:19:47 PM PST 23
Peak memory 240972 kb
Host smart-5858965d-ec59-40af-bcb9-915a7c45d0e3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2479310930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_error.2479310930 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_error/latest


Test location /workspace/coverage/default/36.kmac_key_error.4140464101
Short name T385
Test name
Test status
Simulation time 483622756 ps
CPU time 3.16 seconds
Started Dec 27 01:17:31 PM PST 23
Finished Dec 27 01:17:36 PM PST 23
Peak memory 207236 kb
Host smart-1c12ee97-69c6-442e-bedb-b9c74353d072
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4140464101 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_key_error.4140464101 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_key_error/latest


Test location /workspace/coverage/default/36.kmac_lc_escalation.3444055116
Short name T712
Test name
Test status
Simulation time 430538143 ps
CPU time 1.29 seconds
Started Dec 27 01:17:36 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 215648 kb
Host smart-2fabdc2b-ca56-4b22-bd53-695f8a00eccc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3444055116 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_lc_escalation.3444055116 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/36.kmac_lc_escalation/latest


Test location /workspace/coverage/default/36.kmac_long_msg_and_output.170892500
Short name T828
Test name
Test status
Simulation time 348256011278 ps
CPU time 1929.91 seconds
Started Dec 27 01:17:34 PM PST 23
Finished Dec 27 01:49:50 PM PST 23
Peak memory 378196 kb
Host smart-54d95550-fe02-4108-80ad-aadfb71228e5
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=170892500 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_long_msg_an
d_output.170892500 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/36.kmac_sideload.1184681164
Short name T552
Test name
Test status
Simulation time 27799590788 ps
CPU time 225.21 seconds
Started Dec 27 01:17:29 PM PST 23
Finished Dec 27 01:21:15 PM PST 23
Peak memory 241592 kb
Host smart-f12ea230-5d6c-4965-be56-a66e59c693d9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1184681164 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_sideload.1184681164 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_sideload/latest


Test location /workspace/coverage/default/36.kmac_smoke.974205649
Short name T1040
Test name
Test status
Simulation time 3635098841 ps
CPU time 48.09 seconds
Started Dec 27 01:17:26 PM PST 23
Finished Dec 27 01:18:15 PM PST 23
Peak memory 215748 kb
Host smart-017b0b11-d868-4c08-b6f2-8844ace56309
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=974205649 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_smoke.974205649 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_smoke/latest


Test location /workspace/coverage/default/36.kmac_stress_all.2840469745
Short name T608
Test name
Test status
Simulation time 9004675205 ps
CPU time 138.04 seconds
Started Dec 27 01:17:35 PM PST 23
Finished Dec 27 01:19:58 PM PST 23
Peak memory 253236 kb
Host smart-5c87ee2e-d051-4114-860a-518480292f1f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2840469745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all.2840469745 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_stress_all/latest


Test location /workspace/coverage/default/36.kmac_stress_all_with_rand_reset.3619744475
Short name T256
Test name
Test status
Simulation time 729829288826 ps
CPU time 2520.02 seconds
Started Dec 27 01:17:36 PM PST 23
Finished Dec 27 01:59:40 PM PST 23
Peak memory 404340 kb
Host smart-85d1a536-e98c-4fec-91a8-579f7b7709f9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3619744475 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all_with_rand_reset.3619744475 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_kmac.3688305995
Short name T971
Test name
Test status
Simulation time 889773570 ps
CPU time 4.33 seconds
Started Dec 27 01:17:31 PM PST 23
Finished Dec 27 01:17:37 PM PST 23
Peak memory 215636 kb
Host smart-5d21c22d-e48c-4bdf-8a29-70f6cd5a20ba
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3688305995 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 36.kmac_test_vectors_kmac.3688305995 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_kmac_xof.3378083834
Short name T259
Test name
Test status
Simulation time 888635422 ps
CPU time 5.09 seconds
Started Dec 27 01:17:48 PM PST 23
Finished Dec 27 01:17:58 PM PST 23
Peak memory 215780 kb
Host smart-6e8385ae-5834-420d-baf7-2b4fb3155f9a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3378083834 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 36.kmac_test_vectors_kmac_xof.3378083834 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_224.1775991149
Short name T830
Test name
Test status
Simulation time 524069108004 ps
CPU time 1669.98 seconds
Started Dec 27 01:17:33 PM PST 23
Finished Dec 27 01:45:27 PM PST 23
Peak memory 372840 kb
Host smart-bab24ebe-647a-4bfb-a3c7-fac16da8c69c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1775991149 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_224.1775991149 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_256.1503476356
Short name T675
Test name
Test status
Simulation time 1859585236631 ps
CPU time 1776.1 seconds
Started Dec 27 01:17:28 PM PST 23
Finished Dec 27 01:47:05 PM PST 23
Peak memory 387196 kb
Host smart-34719098-0020-4299-ad3e-b1b19f39f2b6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1503476356 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_256.1503476356 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_384.3485963074
Short name T833
Test name
Test status
Simulation time 89972475680 ps
CPU time 1271.86 seconds
Started Dec 27 01:17:23 PM PST 23
Finished Dec 27 01:38:36 PM PST 23
Peak memory 333880 kb
Host smart-67fdf583-bfbe-44c6-9d4f-34c9337e5ee6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3485963074 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_384.3485963074 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_512.135449068
Short name T912
Test name
Test status
Simulation time 39468199038 ps
CPU time 726.53 seconds
Started Dec 27 01:17:24 PM PST 23
Finished Dec 27 01:29:32 PM PST 23
Peak memory 293948 kb
Host smart-77ce2235-fa80-4bca-b03b-0e24028d61b8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=135449068 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_512.135449068 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_shake_128.3513400725
Short name T764
Test name
Test status
Simulation time 1040662958797 ps
CPU time 4862.12 seconds
Started Dec 27 01:17:46 PM PST 23
Finished Dec 27 02:38:51 PM PST 23
Peak memory 663116 kb
Host smart-eb3ffb2e-7a44-4b14-b632-a721297e96f8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3513400725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_128.3513400725 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_shake_256.526289586
Short name T766
Test name
Test status
Simulation time 1469220800634 ps
CPU time 4313.15 seconds
Started Dec 27 01:17:30 PM PST 23
Finished Dec 27 02:29:26 PM PST 23
Peak memory 573676 kb
Host smart-a3de59a5-65ef-48f0-8c18-4da8c9a5432e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=526289586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_256.526289586 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/37.kmac_alert_test.672944065
Short name T727
Test name
Test status
Simulation time 78663752 ps
CPU time 0.77 seconds
Started Dec 27 01:17:37 PM PST 23
Finished Dec 27 01:17:41 PM PST 23
Peak memory 205108 kb
Host smart-5ff3a33e-c741-4a87-85de-d3608d179c1d
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=672944065 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_alert_test.672944065 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/37.kmac_alert_test/latest


Test location /workspace/coverage/default/37.kmac_app.954110820
Short name T1013
Test name
Test status
Simulation time 127972822245 ps
CPU time 317.56 seconds
Started Dec 27 01:17:35 PM PST 23
Finished Dec 27 01:22:57 PM PST 23
Peak memory 245584 kb
Host smart-6a1a9e36-1284-4882-8842-60f2dd54ea72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=954110820 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_app.954110820 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_app/latest


Test location /workspace/coverage/default/37.kmac_burst_write.2503182644
Short name T1107
Test name
Test status
Simulation time 30085700749 ps
CPU time 586.56 seconds
Started Dec 27 01:17:38 PM PST 23
Finished Dec 27 01:27:29 PM PST 23
Peak memory 231044 kb
Host smart-fe0986eb-c418-4d62-b655-c7153baccc72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2503182644 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_burst_write.2503182644 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_burst_write/latest


Test location /workspace/coverage/default/37.kmac_entropy_refresh.525884761
Short name T105
Test name
Test status
Simulation time 2170881066 ps
CPU time 11.52 seconds
Started Dec 27 01:17:44 PM PST 23
Finished Dec 27 01:17:56 PM PST 23
Peak memory 215696 kb
Host smart-d6880562-66d1-4f1c-ae2c-6f9efd1cf5f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=525884761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_entropy_refresh.525884761 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/37.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/37.kmac_error.1536267115
Short name T553
Test name
Test status
Simulation time 86652251 ps
CPU time 1.83 seconds
Started Dec 27 01:17:33 PM PST 23
Finished Dec 27 01:17:39 PM PST 23
Peak memory 217160 kb
Host smart-6359e33e-e95d-4d89-98c9-aafa82e51447
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1536267115 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_error.1536267115 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_error/latest


Test location /workspace/coverage/default/37.kmac_key_error.1318469372
Short name T1122
Test name
Test status
Simulation time 892635784 ps
CPU time 4.42 seconds
Started Dec 27 01:17:48 PM PST 23
Finished Dec 27 01:17:56 PM PST 23
Peak memory 207324 kb
Host smart-506fed5c-4083-4fd5-93ba-1a218447eacb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1318469372 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_key_error.1318469372 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_key_error/latest


Test location /workspace/coverage/default/37.kmac_lc_escalation.3195154494
Short name T399
Test name
Test status
Simulation time 63325286 ps
CPU time 1.17 seconds
Started Dec 27 01:17:44 PM PST 23
Finished Dec 27 01:17:46 PM PST 23
Peak memory 216624 kb
Host smart-31171f93-a61b-428c-84d0-2e01e0e2911e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3195154494 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_lc_escalation.3195154494 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/37.kmac_lc_escalation/latest


Test location /workspace/coverage/default/37.kmac_long_msg_and_output.3251436847
Short name T755
Test name
Test status
Simulation time 117419345998 ps
CPU time 2494.79 seconds
Started Dec 27 01:17:39 PM PST 23
Finished Dec 27 01:59:18 PM PST 23
Peak memory 436148 kb
Host smart-f0c9d70f-3ea0-493b-b3c3-e1eaf6e89e16
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3251436847 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_long_msg_a
nd_output.3251436847 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/37.kmac_sideload.2221299921
Short name T573
Test name
Test status
Simulation time 5111318425 ps
CPU time 88.72 seconds
Started Dec 27 01:17:44 PM PST 23
Finished Dec 27 01:19:14 PM PST 23
Peak memory 227336 kb
Host smart-eb9c6e0b-fea8-4321-8651-ac49a9e7c88d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2221299921 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_sideload.2221299921 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_sideload/latest


Test location /workspace/coverage/default/37.kmac_smoke.1847215827
Short name T534
Test name
Test status
Simulation time 56319501 ps
CPU time 3.05 seconds
Started Dec 27 01:17:42 PM PST 23
Finished Dec 27 01:17:47 PM PST 23
Peak memory 217980 kb
Host smart-10e0c93f-969d-4b3b-8f9a-bb352f65a644
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1847215827 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_smoke.1847215827 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_smoke/latest


Test location /workspace/coverage/default/37.kmac_stress_all.2366492186
Short name T28
Test name
Test status
Simulation time 93006887946 ps
CPU time 1452.15 seconds
Started Dec 27 01:17:56 PM PST 23
Finished Dec 27 01:42:10 PM PST 23
Peak memory 412980 kb
Host smart-9b154e54-6dd3-4212-ba70-67edc0c1a1a2
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2366492186 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_stress_all.2366492186 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_stress_all/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_kmac.2949465377
Short name T303
Test name
Test status
Simulation time 416334878 ps
CPU time 4.42 seconds
Started Dec 27 01:17:42 PM PST 23
Finished Dec 27 01:17:49 PM PST 23
Peak memory 215676 kb
Host smart-e8acf8fa-12b6-44fd-8206-6559be88f02f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2949465377 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 37.kmac_test_vectors_kmac.2949465377 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_kmac_xof.4093280835
Short name T1060
Test name
Test status
Simulation time 247256855 ps
CPU time 4.73 seconds
Started Dec 27 01:17:43 PM PST 23
Finished Dec 27 01:17:49 PM PST 23
Peak memory 208960 kb
Host smart-d46656bd-3eb9-4c45-ba84-be897ef9dd47
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4093280835 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 37.kmac_test_vectors_kmac_xof.4093280835 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_224.2632933994
Short name T1125
Test name
Test status
Simulation time 18821213811 ps
CPU time 1506.44 seconds
Started Dec 27 01:17:41 PM PST 23
Finished Dec 27 01:42:50 PM PST 23
Peak memory 391456 kb
Host smart-cd4427db-d651-476f-8931-ab829b265863
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2632933994 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_224.2632933994 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_256.3224408271
Short name T646
Test name
Test status
Simulation time 62450874675 ps
CPU time 1669.67 seconds
Started Dec 27 01:17:36 PM PST 23
Finished Dec 27 01:45:30 PM PST 23
Peak memory 378044 kb
Host smart-422ee690-322b-4f93-9200-30f056d30e0b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3224408271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_256.3224408271 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_384.3535339952
Short name T309
Test name
Test status
Simulation time 46547781966 ps
CPU time 1265.71 seconds
Started Dec 27 01:17:41 PM PST 23
Finished Dec 27 01:38:50 PM PST 23
Peak memory 332796 kb
Host smart-16e80627-cbf7-4304-944d-f34bc502dafa
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3535339952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_384.3535339952 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_512.1834233808
Short name T694
Test name
Test status
Simulation time 115616061478 ps
CPU time 753.47 seconds
Started Dec 27 01:17:43 PM PST 23
Finished Dec 27 01:30:18 PM PST 23
Peak memory 289896 kb
Host smart-fbb43762-7fa8-4f70-96dd-b6a465fea4d3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1834233808 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_512.1834233808 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_shake_128.2813117549
Short name T659
Test name
Test status
Simulation time 2004977392713 ps
CPU time 4660.45 seconds
Started Dec 27 01:17:41 PM PST 23
Finished Dec 27 02:35:25 PM PST 23
Peak memory 665556 kb
Host smart-ba4f8768-1e7f-460f-8345-b4503981616f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2813117549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_128.2813117549 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_shake_256.3928056043
Short name T202
Test name
Test status
Simulation time 1454836780939 ps
CPU time 4485.28 seconds
Started Dec 27 01:17:43 PM PST 23
Finished Dec 27 02:32:30 PM PST 23
Peak memory 567024 kb
Host smart-2d667dbe-a9a7-4ac9-8017-08945c869d23
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3928056043 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_256.3928056043 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/38.kmac_alert_test.3306324397
Short name T297
Test name
Test status
Simulation time 16045447 ps
CPU time 0.78 seconds
Started Dec 27 01:19:20 PM PST 23
Finished Dec 27 01:19:21 PM PST 23
Peak memory 205080 kb
Host smart-c0cff665-fa95-4519-bcc2-2a9bcb4905a5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3306324397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_alert_test.3306324397 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_alert_test/latest


Test location /workspace/coverage/default/38.kmac_app.3244226811
Short name T1077
Test name
Test status
Simulation time 455728266 ps
CPU time 1.8 seconds
Started Dec 27 01:17:44 PM PST 23
Finished Dec 27 01:17:47 PM PST 23
Peak memory 207412 kb
Host smart-a06d9ad5-2703-43ab-9d31-5293b78628f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3244226811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_app.3244226811 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_app/latest


Test location /workspace/coverage/default/38.kmac_burst_write.407866435
Short name T604
Test name
Test status
Simulation time 43246939987 ps
CPU time 511.13 seconds
Started Dec 27 01:17:43 PM PST 23
Finished Dec 27 01:26:16 PM PST 23
Peak memory 231012 kb
Host smart-5bc36a67-ca12-4204-9416-9f16a5d507ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=407866435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_burst_write.407866435 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_burst_write/latest


Test location /workspace/coverage/default/38.kmac_entropy_refresh.1181238697
Short name T1127
Test name
Test status
Simulation time 13130696038 ps
CPU time 256.2 seconds
Started Dec 27 01:18:53 PM PST 23
Finished Dec 27 01:23:10 PM PST 23
Peak memory 241884 kb
Host smart-2278d4f9-d037-4cef-997a-51a53633c328
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1181238697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_entropy_refresh.1181238697 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/38.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/38.kmac_error.1500084034
Short name T939
Test name
Test status
Simulation time 5735089672 ps
CPU time 78.66 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:19:18 PM PST 23
Peak memory 240316 kb
Host smart-04c728a3-19f5-45ff-871f-b5686d330273
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1500084034 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_error.1500084034 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_error/latest


Test location /workspace/coverage/default/38.kmac_key_error.3017916836
Short name T751
Test name
Test status
Simulation time 890963695 ps
CPU time 4.72 seconds
Started Dec 27 01:17:45 PM PST 23
Finished Dec 27 01:17:51 PM PST 23
Peak memory 207368 kb
Host smart-e25c0ae5-6460-4d61-ac0b-9e62c4df1305
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3017916836 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_key_error.3017916836 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_key_error/latest


Test location /workspace/coverage/default/38.kmac_lc_escalation.3016641875
Short name T439
Test name
Test status
Simulation time 66857099 ps
CPU time 1.13 seconds
Started Dec 27 01:17:47 PM PST 23
Finished Dec 27 01:17:50 PM PST 23
Peak memory 215620 kb
Host smart-7bc6d554-a00f-43a5-9d9d-5ea993478574
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3016641875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_lc_escalation.3016641875 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/38.kmac_lc_escalation/latest


Test location /workspace/coverage/default/38.kmac_long_msg_and_output.2685563834
Short name T376
Test name
Test status
Simulation time 4035754576 ps
CPU time 303.03 seconds
Started Dec 27 01:17:50 PM PST 23
Finished Dec 27 01:22:57 PM PST 23
Peak memory 250464 kb
Host smart-77f78b20-e018-4959-908d-77bc08b5c2c3
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2685563834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_long_msg_a
nd_output.2685563834 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/38.kmac_sideload.1296528957
Short name T447
Test name
Test status
Simulation time 7452711453 ps
CPU time 279.68 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:22:39 PM PST 23
Peak memory 242812 kb
Host smart-00ec801e-2cb5-43e1-a00c-8b057769ed1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1296528957 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_sideload.1296528957 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_sideload/latest


Test location /workspace/coverage/default/38.kmac_smoke.3685427935
Short name T160
Test name
Test status
Simulation time 2477640204 ps
CPU time 31.49 seconds
Started Dec 27 01:18:00 PM PST 23
Finished Dec 27 01:18:33 PM PST 23
Peak memory 217404 kb
Host smart-857d7103-5ac9-48ea-9e7f-9fbc79ed690c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3685427935 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_smoke.3685427935 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_smoke/latest


Test location /workspace/coverage/default/38.kmac_stress_all.630795193
Short name T1029
Test name
Test status
Simulation time 185771418 ps
CPU time 7.25 seconds
Started Dec 27 01:17:42 PM PST 23
Finished Dec 27 01:17:51 PM PST 23
Peak memory 218132 kb
Host smart-756ab758-be48-4775-bd5b-4376403ba120
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=630795193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all.630795193 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_stress_all/latest


Test location /workspace/coverage/default/38.kmac_stress_all_with_rand_reset.189839260
Short name T801
Test name
Test status
Simulation time 27454373674 ps
CPU time 1399.42 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:41:18 PM PST 23
Peak memory 371728 kb
Host smart-66051f73-d1cb-4b88-a281-6c24943d71c6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=189839260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all_with_rand_reset.189839260 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_kmac.2445120406
Short name T737
Test name
Test status
Simulation time 73093342 ps
CPU time 4.23 seconds
Started Dec 27 01:17:43 PM PST 23
Finished Dec 27 01:17:49 PM PST 23
Peak memory 215684 kb
Host smart-4600369a-d950-477f-856c-d0f512a03ab1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2445120406 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 38.kmac_test_vectors_kmac.2445120406 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_kmac_xof.1263155829
Short name T1019
Test name
Test status
Simulation time 704426870 ps
CPU time 4.82 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:18:03 PM PST 23
Peak memory 215716 kb
Host smart-febc8847-2d54-4cee-894f-81280d989e5a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1263155829 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 38.kmac_test_vectors_kmac_xof.1263155829 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_224.2325715375
Short name T184
Test name
Test status
Simulation time 19109410593 ps
CPU time 1502.96 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:43:01 PM PST 23
Peak memory 390056 kb
Host smart-a2180e13-d771-4eff-aecb-c074d4c88ffa
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2325715375 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_224.2325715375 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_256.672097625
Short name T75
Test name
Test status
Simulation time 35353620861 ps
CPU time 1472.49 seconds
Started Dec 27 01:17:39 PM PST 23
Finished Dec 27 01:42:16 PM PST 23
Peak memory 365648 kb
Host smart-b58331e3-1842-4754-8f51-e5d3527c26e3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=672097625 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_256.672097625 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_384.3813102340
Short name T1079
Test name
Test status
Simulation time 49112416168 ps
CPU time 1349.97 seconds
Started Dec 27 01:17:48 PM PST 23
Finished Dec 27 01:40:23 PM PST 23
Peak memory 335784 kb
Host smart-b3a239f5-bf38-4409-8676-c3be9ccb9538
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3813102340 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_384.3813102340 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_512.1997805037
Short name T551
Test name
Test status
Simulation time 137231372170 ps
CPU time 885.33 seconds
Started Dec 27 01:17:40 PM PST 23
Finished Dec 27 01:32:29 PM PST 23
Peak memory 296448 kb
Host smart-cfad729b-53a5-4ace-8457-07df42a74ff3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1997805037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_512.1997805037 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_shake_128.647299739
Short name T1082
Test name
Test status
Simulation time 109645025875 ps
CPU time 3614.71 seconds
Started Dec 27 01:17:56 PM PST 23
Finished Dec 27 02:18:13 PM PST 23
Peak memory 641980 kb
Host smart-a0e60289-ebbd-4f42-81c8-58fe91963b39
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=647299739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_128.647299739 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_shake_256.467443195
Short name T804
Test name
Test status
Simulation time 584318047574 ps
CPU time 3864.03 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 02:22:37 PM PST 23
Peak memory 565260 kb
Host smart-f3463706-e5fb-42b4-b3ac-afe035a2c4b6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=467443195 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_256.467443195 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/39.kmac_alert_test.2308152870
Short name T680
Test name
Test status
Simulation time 40157811 ps
CPU time 0.74 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:12 PM PST 23
Peak memory 205128 kb
Host smart-68d022a2-261e-4c5b-bc4b-4500014c00cb
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2308152870 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_alert_test.2308152870 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_alert_test/latest


Test location /workspace/coverage/default/39.kmac_app.2726351845
Short name T612
Test name
Test status
Simulation time 31391094290 ps
CPU time 182.48 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:21:02 PM PST 23
Peak memory 238036 kb
Host smart-fb25a8e8-94c3-43f1-9284-3ef5bc365ab3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2726351845 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_app.2726351845 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_app/latest


Test location /workspace/coverage/default/39.kmac_burst_write.1764063523
Short name T968
Test name
Test status
Simulation time 104980686435 ps
CPU time 302.86 seconds
Started Dec 27 01:18:00 PM PST 23
Finished Dec 27 01:23:04 PM PST 23
Peak memory 228696 kb
Host smart-ac1ced34-8652-4b6d-97e5-1ab05d54d2f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1764063523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_burst_write.1764063523 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_burst_write/latest


Test location /workspace/coverage/default/39.kmac_entropy_refresh.277522475
Short name T485
Test name
Test status
Simulation time 10038930877 ps
CPU time 144.83 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:20:38 PM PST 23
Peak memory 234696 kb
Host smart-48c40ccc-7e40-40d4-a861-472a9ddf4e04
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=277522475 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_entropy_refresh.277522475 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/39.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/39.kmac_error.3324626822
Short name T1084
Test name
Test status
Simulation time 7236089683 ps
CPU time 149.2 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 01:20:39 PM PST 23
Peak memory 240808 kb
Host smart-8ab34be1-5df9-41d7-b0e8-4a730b3b743b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3324626822 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_error.3324626822 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_error/latest


Test location /workspace/coverage/default/39.kmac_key_error.4261051339
Short name T885
Test name
Test status
Simulation time 1728927923 ps
CPU time 3.38 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:18:03 PM PST 23
Peak memory 207216 kb
Host smart-ae689d38-27ec-4a51-99cb-415ec3e8728c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4261051339 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_key_error.4261051339 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_key_error/latest


Test location /workspace/coverage/default/39.kmac_lc_escalation.3458900668
Short name T425
Test name
Test status
Simulation time 80908600 ps
CPU time 1.3 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 01:18:13 PM PST 23
Peak memory 215696 kb
Host smart-0fe1789f-f04b-459a-ae90-0aad683d6085
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3458900668 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_lc_escalation.3458900668 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/39.kmac_lc_escalation/latest


Test location /workspace/coverage/default/39.kmac_long_msg_and_output.4151893288
Short name T785
Test name
Test status
Simulation time 13564523188 ps
CPU time 363.85 seconds
Started Dec 27 01:18:14 PM PST 23
Finished Dec 27 01:24:19 PM PST 23
Peak memory 255456 kb
Host smart-43d46ea4-5e22-487b-baf9-4f36835276af
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4151893288 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_long_msg_a
nd_output.4151893288 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/39.kmac_sideload.854576264
Short name T956
Test name
Test status
Simulation time 3635204022 ps
CPU time 126.66 seconds
Started Dec 27 01:18:54 PM PST 23
Finished Dec 27 01:21:01 PM PST 23
Peak memory 231120 kb
Host smart-988172b7-902c-4af1-a6c8-dd663cf97412
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=854576264 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_sideload.854576264 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_sideload/latest


Test location /workspace/coverage/default/39.kmac_smoke.3367275563
Short name T1005
Test name
Test status
Simulation time 1907189331 ps
CPU time 46.76 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 01:18:59 PM PST 23
Peak memory 223828 kb
Host smart-5e68a46d-e7d5-4bb6-9e5b-c56c10d55ded
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3367275563 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_smoke.3367275563 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_smoke/latest


Test location /workspace/coverage/default/39.kmac_stress_all.3328621563
Short name T264
Test name
Test status
Simulation time 12586894502 ps
CPU time 858.52 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:32:48 PM PST 23
Peak memory 354664 kb
Host smart-00fd0f10-9ae8-4718-a755-b0b69aada453
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3328621563 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all.3328621563 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_stress_all/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_kmac.3534701744
Short name T370
Test name
Test status
Simulation time 63532720 ps
CPU time 3.84 seconds
Started Dec 27 01:18:14 PM PST 23
Finished Dec 27 01:18:19 PM PST 23
Peak memory 215664 kb
Host smart-60614076-983c-4c2f-8101-0c697456a1b9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3534701744 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 39.kmac_test_vectors_kmac.3534701744 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_kmac_xof.2422546706
Short name T378
Test name
Test status
Simulation time 1197027459 ps
CPU time 4.44 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:18:17 PM PST 23
Peak memory 215652 kb
Host smart-47a59c16-fb81-4e0e-b134-5dc47bd872ad
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2422546706 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 39.kmac_test_vectors_kmac_xof.2422546706 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_224.2363331285
Short name T554
Test name
Test status
Simulation time 390870093946 ps
CPU time 1875.77 seconds
Started Dec 27 01:18:13 PM PST 23
Finished Dec 27 01:49:30 PM PST 23
Peak memory 371124 kb
Host smart-0031d41b-bbd4-4288-8d11-ac402644f1d9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2363331285 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_224.2363331285 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_256.3302655194
Short name T537
Test name
Test status
Simulation time 98469385360 ps
CPU time 1469.47 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:42:43 PM PST 23
Peak memory 372836 kb
Host smart-fd4e8176-5384-4181-9b48-f439fe95195c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3302655194 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_256.3302655194 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_384.658532801
Short name T290
Test name
Test status
Simulation time 46612244215 ps
CPU time 1265.37 seconds
Started Dec 27 01:17:55 PM PST 23
Finished Dec 27 01:39:04 PM PST 23
Peak memory 332600 kb
Host smart-ade8abaa-fcc6-4680-9bd3-a938aeb4babc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=658532801 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_384.658532801 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_512.4241612998
Short name T1026
Test name
Test status
Simulation time 83740962080 ps
CPU time 906.33 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 01:34:04 PM PST 23
Peak memory 293928 kb
Host smart-c025d021-3744-40ff-8ccb-bb7b3834bfe2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4241612998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_512.4241612998 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_shake_128.2677559353
Short name T570
Test name
Test status
Simulation time 720286777295 ps
CPU time 4529.89 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 02:33:41 PM PST 23
Peak memory 655624 kb
Host smart-e4deea23-7d78-43fa-8c1f-48417e34df37
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2677559353 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_128.2677559353 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_shake_256.1602532983
Short name T305
Test name
Test status
Simulation time 173431270037 ps
CPU time 3375.57 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 02:14:28 PM PST 23
Peak memory 562824 kb
Host smart-844e9cc4-023c-4935-9523-c84f8abf7be7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1602532983 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_256.1602532983 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/4.kmac_alert_test.1132535837
Short name T364
Test name
Test status
Simulation time 52083096 ps
CPU time 0.8 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:15:54 PM PST 23
Peak memory 205200 kb
Host smart-e971d85f-48ea-4e94-b39d-d94bd54ff7d0
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1132535837 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_alert_test.1132535837 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_alert_test/latest


Test location /workspace/coverage/default/4.kmac_app.2602631086
Short name T569
Test name
Test status
Simulation time 19038464241 ps
CPU time 366.29 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:22:13 PM PST 23
Peak memory 248928 kb
Host smart-0902d6b3-ef8c-493d-91b9-a0d9078390db
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2602631086 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app.2602631086 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_app/latest


Test location /workspace/coverage/default/4.kmac_app_with_partial_data.784899275
Short name T386
Test name
Test status
Simulation time 3415114086 ps
CPU time 82.16 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:17:20 PM PST 23
Peak memory 227240 kb
Host smart-edfb0296-26b2-49ea-a3fd-d81aedafdd13
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=784899275 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app_with_partial_data.784899275 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/4.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/4.kmac_burst_write.2739819875
Short name T1028
Test name
Test status
Simulation time 5670736580 ps
CPU time 142.07 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:18:16 PM PST 23
Peak memory 222508 kb
Host smart-ce22f858-358c-4300-9539-a4c250a65717
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2739819875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_burst_write.2739819875 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_burst_write/latest


Test location /workspace/coverage/default/4.kmac_edn_timeout_error.4075869360
Short name T194
Test name
Test status
Simulation time 318378860 ps
CPU time 22.6 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:16:30 PM PST 23
Peak memory 224444 kb
Host smart-25d2b07f-32ad-4e89-9ce2-089114cd884c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4075869360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_edn_timeout_error.4075869360 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/4.kmac_entropy_mode_error.3451579667
Short name T418
Test name
Test status
Simulation time 1574153385 ps
CPU time 15.83 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:16:18 PM PST 23
Peak memory 223796 kb
Host smart-e91f96da-ffef-4b12-9701-27620bb53d22
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3451579667 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_mode_error.3451579667 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/4.kmac_entropy_ready_error.1990648349
Short name T109
Test name
Test status
Simulation time 5262489529 ps
CPU time 39.51 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:16:36 PM PST 23
Peak memory 215648 kb
Host smart-3fe49e97-90bb-4278-8858-8bf211d0daad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1990648349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_ready_error.1990648349 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/4.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/4.kmac_entropy_refresh.252156816
Short name T976
Test name
Test status
Simulation time 19821535796 ps
CPU time 272.41 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:20:35 PM PST 23
Peak memory 244440 kb
Host smart-fdeaeaa3-df92-4d6b-be77-ee734cd3a29f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=252156816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_refresh.252156816 +enable_masking=0 +sw_
key_masked=0
Directory /workspace/4.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/4.kmac_error.3285939917
Short name T1086
Test name
Test status
Simulation time 13322311983 ps
CPU time 280.96 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:20:39 PM PST 23
Peak memory 256796 kb
Host smart-b27c0590-4980-4247-a776-402b4b3d98d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3285939917 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_error.3285939917 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_error/latest


Test location /workspace/coverage/default/4.kmac_key_error.3639437182
Short name T555
Test name
Test status
Simulation time 634706358 ps
CPU time 3.51 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:15:57 PM PST 23
Peak memory 207120 kb
Host smart-01916e8e-7e87-4927-aed5-3bdf14d27748
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3639437182 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_key_error.3639437182 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_key_error/latest


Test location /workspace/coverage/default/4.kmac_lc_escalation.1137380778
Short name T771
Test name
Test status
Simulation time 2099878680 ps
CPU time 20.73 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:25 PM PST 23
Peak memory 227388 kb
Host smart-f917959b-fdd9-40db-b585-e7a52716eb27
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1137380778 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_lc_escalation.1137380778 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/4.kmac_lc_escalation/latest


Test location /workspace/coverage/default/4.kmac_long_msg_and_output.2680667980
Short name T355
Test name
Test status
Simulation time 176782705252 ps
CPU time 2553.26 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:58:35 PM PST 23
Peak memory 463924 kb
Host smart-fda75b3c-0af3-4e70-bf49-2e52e2928f80
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2680667980 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_long_msg_an
d_output.2680667980 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/4.kmac_mubi.130637183
Short name T747
Test name
Test status
Simulation time 1303857217 ps
CPU time 16.03 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:16:09 PM PST 23
Peak memory 218800 kb
Host smart-785325a1-091b-4544-b2e7-e3a6ef4ab09b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=130637183 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_mubi.130637183 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_mubi/latest


Test location /workspace/coverage/default/4.kmac_sec_cm.2283460823
Short name T71
Test name
Test status
Simulation time 6421196105 ps
CPU time 79.27 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:17:23 PM PST 23
Peak memory 275604 kb
Host smart-0f1e63c5-80dd-498a-8982-2bfc88858089
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2283460823 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sec_cm.2283460823 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/4.kmac_sec_cm/latest


Test location /workspace/coverage/default/4.kmac_sideload.2469093375
Short name T861
Test name
Test status
Simulation time 360860022 ps
CPU time 26.92 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:16:33 PM PST 23
Peak memory 220372 kb
Host smart-30352ec4-a004-4129-b77b-ed3f6d6a113b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2469093375 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sideload.2469093375 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_sideload/latest


Test location /workspace/coverage/default/4.kmac_smoke.533090799
Short name T287
Test name
Test status
Simulation time 4737739195 ps
CPU time 28.11 seconds
Started Dec 27 01:15:50 PM PST 23
Finished Dec 27 01:16:19 PM PST 23
Peak memory 219064 kb
Host smart-df18a7c0-4d8d-4744-a169-186c177df6ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=533090799 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_smoke.533090799 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_smoke/latest


Test location /workspace/coverage/default/4.kmac_stress_all.2638637785
Short name T836
Test name
Test status
Simulation time 90994889327 ps
CPU time 1262.78 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:37:08 PM PST 23
Peak memory 371592 kb
Host smart-c245d69c-f14d-486e-be97-5cb7f42c393d
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2638637785 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all.2638637785 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_stress_all/latest


Test location /workspace/coverage/default/4.kmac_stress_all_with_rand_reset.2100963800
Short name T1100
Test name
Test status
Simulation time 142379560605 ps
CPU time 733.93 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:28:21 PM PST 23
Peak memory 287256 kb
Host smart-268cbcb9-2ac0-4cc3-be0e-cfb854f7a243
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2100963800 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all_with_rand_reset.2100963800 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_kmac.3101531468
Short name T288
Test name
Test status
Simulation time 255107969 ps
CPU time 4.69 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:15:58 PM PST 23
Peak memory 215704 kb
Host smart-20d93bfb-9c93-49ca-bab7-76720a046f2e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3101531468 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 4.kmac_test_vectors_kmac.3101531468 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_kmac_xof.3698739043
Short name T196
Test name
Test status
Simulation time 1063891290 ps
CPU time 4.65 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:15:59 PM PST 23
Peak memory 208532 kb
Host smart-22296638-530b-488d-b5fd-5144ae57e951
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3698739043 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 4.kmac_test_vectors_kmac_xof.3698739043 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_224.2074395275
Short name T470
Test name
Test status
Simulation time 51534468746 ps
CPU time 1543.98 seconds
Started Dec 27 01:16:05 PM PST 23
Finished Dec 27 01:41:52 PM PST 23
Peak memory 396516 kb
Host smart-e3f6448e-8d97-4f73-8e7e-681d518f304e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2074395275 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_224.2074395275 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_256.893222107
Short name T482
Test name
Test status
Simulation time 120108859526 ps
CPU time 1666.48 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:43:43 PM PST 23
Peak memory 367828 kb
Host smart-712b0f59-7a63-4951-bf1a-e3196b8cfa35
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=893222107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_256.893222107 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_384.3221097611
Short name T981
Test name
Test status
Simulation time 193471699375 ps
CPU time 1339.34 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:38:14 PM PST 23
Peak memory 332092 kb
Host smart-f46ef150-4f41-4f16-9e1a-9d7b38052fbd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3221097611 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_384.3221097611 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_512.2225381589
Short name T481
Test name
Test status
Simulation time 19093724542 ps
CPU time 781.96 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:29:08 PM PST 23
Peak memory 295840 kb
Host smart-9f21686a-47bd-4c50-a452-ae5d89849a37
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2225381589 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_512.2225381589 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_shake_128.69980823
Short name T782
Test name
Test status
Simulation time 171182338167 ps
CPU time 4389.2 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 02:29:15 PM PST 23
Peak memory 646356 kb
Host smart-9449ee6c-898a-48a4-aa21-b91912aeebd9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=69980823 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_128.69980823 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_shake_256.1383549891
Short name T943
Test name
Test status
Simulation time 45161073865 ps
CPU time 3381.27 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 02:12:20 PM PST 23
Peak memory 563624 kb
Host smart-6f7c1c75-8e3f-43c7-8c94-fa2abcc9a287
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1383549891 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_256.1383549891 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/40.kmac_alert_test.2599836262
Short name T574
Test name
Test status
Simulation time 52555396 ps
CPU time 0.8 seconds
Started Dec 27 01:18:15 PM PST 23
Finished Dec 27 01:18:17 PM PST 23
Peak memory 205164 kb
Host smart-3aeef845-95e1-4dab-b0c7-1ca52a1f152d
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2599836262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_alert_test.2599836262 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_alert_test/latest


Test location /workspace/coverage/default/40.kmac_app.1363730749
Short name T542
Test name
Test status
Simulation time 120499566905 ps
CPU time 228.07 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:21:59 PM PST 23
Peak memory 239068 kb
Host smart-92ee34bc-c39b-41f8-b45b-1f89c0de1159
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1363730749 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_app.1363730749 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_app/latest


Test location /workspace/coverage/default/40.kmac_burst_write.1459336031
Short name T714
Test name
Test status
Simulation time 52144532588 ps
CPU time 779.09 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:31:12 PM PST 23
Peak memory 231640 kb
Host smart-cf849b3e-4d37-4807-92ba-fa823fb3b3a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1459336031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_burst_write.1459336031 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_burst_write/latest


Test location /workspace/coverage/default/40.kmac_entropy_refresh.3740012773
Short name T908
Test name
Test status
Simulation time 10589413793 ps
CPU time 143.94 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:20:37 PM PST 23
Peak memory 233008 kb
Host smart-71c0c27a-5d6a-4886-a4e5-498100cc1d51
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3740012773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_entropy_refresh.3740012773 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/40.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/40.kmac_error.3947213787
Short name T922
Test name
Test status
Simulation time 28231402621 ps
CPU time 154.24 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:20:33 PM PST 23
Peak memory 246052 kb
Host smart-2d758813-07b8-4bf3-92c2-2cb0837b5a22
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3947213787 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_error.3947213787 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_error/latest


Test location /workspace/coverage/default/40.kmac_key_error.1505164230
Short name T744
Test name
Test status
Simulation time 2655295630 ps
CPU time 4.19 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 01:18:16 PM PST 23
Peak memory 207416 kb
Host smart-3ebbc9ee-dd14-4f0a-8b47-91ac86d64ad3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1505164230 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_key_error.1505164230 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_key_error/latest


Test location /workspace/coverage/default/40.kmac_lc_escalation.2210486972
Short name T918
Test name
Test status
Simulation time 58362836 ps
CPU time 1.26 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:13 PM PST 23
Peak memory 220332 kb
Host smart-1365c877-844d-4031-874c-5e1f19d201c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2210486972 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_lc_escalation.2210486972 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/40.kmac_lc_escalation/latest


Test location /workspace/coverage/default/40.kmac_long_msg_and_output.3126240108
Short name T865
Test name
Test status
Simulation time 16439357393 ps
CPU time 338.1 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:23:49 PM PST 23
Peak memory 249552 kb
Host smart-e7e7e37b-603f-4ecb-8125-49d36a7a7656
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3126240108 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_long_msg_a
nd_output.3126240108 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/40.kmac_sideload.2296661216
Short name T466
Test name
Test status
Simulation time 136521571764 ps
CPU time 244.9 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 01:22:15 PM PST 23
Peak memory 237916 kb
Host smart-ec6b883a-c1ba-4ded-9031-4f214f3af162
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2296661216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_sideload.2296661216 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_sideload/latest


Test location /workspace/coverage/default/40.kmac_smoke.4120959630
Short name T547
Test name
Test status
Simulation time 393148376 ps
CPU time 10.55 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 01:18:22 PM PST 23
Peak memory 219084 kb
Host smart-c71bfbf8-f522-4551-a0ef-29044c1cc62a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4120959630 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_smoke.4120959630 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_smoke/latest


Test location /workspace/coverage/default/40.kmac_stress_all_with_rand_reset.3954191619
Short name T73
Test name
Test status
Simulation time 110226151342 ps
CPU time 1473.68 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 01:43:02 PM PST 23
Peak memory 289696 kb
Host smart-7e4ae579-db12-4fc6-a3fe-6644cd5f5187
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3954191619 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all_with_rand_reset.3954191619 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_kmac.1026800650
Short name T195
Test name
Test status
Simulation time 64665056 ps
CPU time 3.91 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:15 PM PST 23
Peak memory 209072 kb
Host smart-6762cad7-88db-4c14-a8e1-9222ae42afb6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1026800650 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 40.kmac_test_vectors_kmac.1026800650 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_kmac_xof.3552487578
Short name T1131
Test name
Test status
Simulation time 214659004 ps
CPU time 4.4 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 01:18:14 PM PST 23
Peak memory 215632 kb
Host smart-f7ea85ce-95a4-48d5-930d-193c5e4df8d7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3552487578 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 40.kmac_test_vectors_kmac_xof.3552487578 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_224.1678670107
Short name T849
Test name
Test status
Simulation time 70727064276 ps
CPU time 1734.35 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:47:52 PM PST 23
Peak memory 396592 kb
Host smart-7243b301-3561-41a6-a535-5012086a7014
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1678670107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_224.1678670107 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_256.3818928585
Short name T839
Test name
Test status
Simulation time 181068326361 ps
CPU time 1780.36 seconds
Started Dec 27 01:17:59 PM PST 23
Finished Dec 27 01:47:40 PM PST 23
Peak memory 370568 kb
Host smart-383466b3-fdc4-4334-8c26-a2311baebad1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3818928585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_256.3818928585 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_384.457555601
Short name T421
Test name
Test status
Simulation time 59494029779 ps
CPU time 1070.45 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:36:03 PM PST 23
Peak memory 335960 kb
Host smart-0a1f4f59-b61f-4bff-ab55-533bcbe5e335
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=457555601 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_384.457555601 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_512.1891490943
Short name T936
Test name
Test status
Simulation time 87917556792 ps
CPU time 908.71 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:33:08 PM PST 23
Peak memory 294312 kb
Host smart-dc2b663c-c3e8-4525-b9bc-7968400ea16a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1891490943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_512.1891490943 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_shake_128.2362471721
Short name T665
Test name
Test status
Simulation time 385600638573 ps
CPU time 4001.41 seconds
Started Dec 27 01:17:59 PM PST 23
Finished Dec 27 02:24:42 PM PST 23
Peak memory 635440 kb
Host smart-30cf5bc1-ca51-44c4-9630-243cf13b6bd9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2362471721 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_128.2362471721 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_shake_256.3478038889
Short name T1037
Test name
Test status
Simulation time 61233653455 ps
CPU time 3082.96 seconds
Started Dec 27 01:18:13 PM PST 23
Finished Dec 27 02:09:37 PM PST 23
Peak memory 565208 kb
Host smart-d8f1160c-4d3f-41c5-9b5e-f933ed03209a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3478038889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_256.3478038889 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/41.kmac_alert_test.1692254008
Short name T522
Test name
Test status
Simulation time 34882839 ps
CPU time 0.77 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:18:14 PM PST 23
Peak memory 205212 kb
Host smart-cb33d349-0b9a-455e-8afc-e6fdd1e03adf
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1692254008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_alert_test.1692254008 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_alert_test/latest


Test location /workspace/coverage/default/41.kmac_app.1659995477
Short name T301
Test name
Test status
Simulation time 19196727422 ps
CPU time 177.34 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:21:09 PM PST 23
Peak memory 235464 kb
Host smart-5e740be2-70aa-496a-8d34-a42b86243e92
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1659995477 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_app.1659995477 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_app/latest


Test location /workspace/coverage/default/41.kmac_burst_write.2317875165
Short name T661
Test name
Test status
Simulation time 4923973662 ps
CPU time 95.28 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:19:34 PM PST 23
Peak memory 221260 kb
Host smart-24728840-fb92-43db-b4a1-408be845c1d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2317875165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_burst_write.2317875165 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_burst_write/latest


Test location /workspace/coverage/default/41.kmac_entropy_refresh.2033275400
Short name T708
Test name
Test status
Simulation time 12317793333 ps
CPU time 108.52 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:20:00 PM PST 23
Peak memory 229712 kb
Host smart-0716a59e-37dd-45e8-80b9-e4597aa64c0a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2033275400 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_entropy_refresh.2033275400 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/41.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/41.kmac_error.508506304
Short name T520
Test name
Test status
Simulation time 14336910043 ps
CPU time 242.46 seconds
Started Dec 27 01:18:00 PM PST 23
Finished Dec 27 01:22:04 PM PST 23
Peak memory 254476 kb
Host smart-af6dfaff-d141-4046-843d-2f6bb0c41fbf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=508506304 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_error.508506304 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_error/latest


Test location /workspace/coverage/default/41.kmac_lc_escalation.1586771484
Short name T871
Test name
Test status
Simulation time 42183122 ps
CPU time 1.33 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 01:18:12 PM PST 23
Peak memory 215652 kb
Host smart-2eb6087a-7789-435a-b697-7a4a03dc47cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1586771484 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_lc_escalation.1586771484 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/41.kmac_lc_escalation/latest


Test location /workspace/coverage/default/41.kmac_long_msg_and_output.2436553039
Short name T600
Test name
Test status
Simulation time 41458322966 ps
CPU time 1181.89 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:37:41 PM PST 23
Peak memory 335872 kb
Host smart-281bd6db-393d-41bc-b805-de8536657f5f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2436553039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_long_msg_a
nd_output.2436553039 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/41.kmac_sideload.124711033
Short name T985
Test name
Test status
Simulation time 1432840118 ps
CPU time 27.2 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:38 PM PST 23
Peak memory 223912 kb
Host smart-3f39548c-c157-48a0-b6f3-a19cb437ea71
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=124711033 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_sideload.124711033 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_sideload/latest


Test location /workspace/coverage/default/41.kmac_smoke.146066647
Short name T966
Test name
Test status
Simulation time 47798262075 ps
CPU time 40.36 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:51 PM PST 23
Peak memory 218864 kb
Host smart-bcf63382-3d38-4c7a-915a-ef7ea81e8766
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=146066647 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_smoke.146066647 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_smoke/latest


Test location /workspace/coverage/default/41.kmac_stress_all.2315776687
Short name T427
Test name
Test status
Simulation time 11658632483 ps
CPU time 592.65 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 01:28:27 PM PST 23
Peak memory 330812 kb
Host smart-3f7589e7-6286-4ca8-9031-fac95fac25a1
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2315776687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all.2315776687 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_stress_all/latest


Test location /workspace/coverage/default/41.kmac_stress_all_with_rand_reset.940795928
Short name T605
Test name
Test status
Simulation time 29083743273 ps
CPU time 1760.68 seconds
Started Dec 27 01:18:55 PM PST 23
Finished Dec 27 01:48:17 PM PST 23
Peak memory 404568 kb
Host smart-50425b5a-b732-4f29-8495-18ce0d8aa4e3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=940795928 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all_with_rand_reset.940795928 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_kmac.1565931080
Short name T881
Test name
Test status
Simulation time 799388535 ps
CPU time 4.84 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 01:19:02 PM PST 23
Peak memory 215744 kb
Host smart-6449f1a7-f80f-4739-943f-281276f91460
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1565931080 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 41.kmac_test_vectors_kmac.1565931080 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_kmac_xof.1501320023
Short name T229
Test name
Test status
Simulation time 316505183 ps
CPU time 4.18 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 01:18:16 PM PST 23
Peak memory 215664 kb
Host smart-96d6a635-d7b1-4514-8d7d-ca342e31859d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1501320023 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 41.kmac_test_vectors_kmac_xof.1501320023 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_224.4155834761
Short name T375
Test name
Test status
Simulation time 68148502006 ps
CPU time 1878.06 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:49:29 PM PST 23
Peak memory 395836 kb
Host smart-6c546778-303e-42ee-a86b-171b637336ac
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4155834761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_224.4155834761 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_256.831497967
Short name T220
Test name
Test status
Simulation time 327148431105 ps
CPU time 1726.65 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:47:00 PM PST 23
Peak memory 370316 kb
Host smart-bfe70745-1a6a-454e-9371-7417ecee70f5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=831497967 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_256.831497967 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_384.1952000363
Short name T327
Test name
Test status
Simulation time 54667796321 ps
CPU time 1131.92 seconds
Started Dec 27 01:18:58 PM PST 23
Finished Dec 27 01:37:50 PM PST 23
Peak memory 334852 kb
Host smart-c9fe8100-ef77-4394-b561-34914a5eb475
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1952000363 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_384.1952000363 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_512.3304580499
Short name T1061
Test name
Test status
Simulation time 141784613585 ps
CPU time 887.74 seconds
Started Dec 27 01:17:59 PM PST 23
Finished Dec 27 01:32:48 PM PST 23
Peak memory 294948 kb
Host smart-9e20c784-0782-488a-bc55-ef0a288cc013
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3304580499 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_512.3304580499 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_shake_128.3557258840
Short name T326
Test name
Test status
Simulation time 261112754621 ps
CPU time 4826.4 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 02:38:25 PM PST 23
Peak memory 637364 kb
Host smart-b4e361d6-d375-4f60-a988-83730c9a4980
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3557258840 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_128.3557258840 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_shake_256.396788982
Short name T393
Test name
Test status
Simulation time 182631886532 ps
CPU time 3456.69 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 02:16:11 PM PST 23
Peak memory 573216 kb
Host smart-52f2ddff-099c-4ece-ba5e-9f246e73de30
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=396788982 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_256.396788982 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/42.kmac_alert_test.747958394
Short name T911
Test name
Test status
Simulation time 85485629 ps
CPU time 0.82 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:18:00 PM PST 23
Peak memory 205192 kb
Host smart-cc704c81-c6d4-4b1e-aec6-e4c5dc301d73
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=747958394 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_alert_test.747958394 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/42.kmac_alert_test/latest


Test location /workspace/coverage/default/42.kmac_app.149230411
Short name T352
Test name
Test status
Simulation time 9379272595 ps
CPU time 60.66 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 01:19:11 PM PST 23
Peak memory 224768 kb
Host smart-bb7e34e6-7096-45d7-b791-777f57d43640
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=149230411 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_app.149230411 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_app/latest


Test location /workspace/coverage/default/42.kmac_burst_write.3888530474
Short name T765
Test name
Test status
Simulation time 23507082118 ps
CPU time 527.81 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:26:59 PM PST 23
Peak memory 228408 kb
Host smart-2f54f908-95b2-48a3-9c09-31c7b074a40d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3888530474 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_burst_write.3888530474 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_burst_write/latest


Test location /workspace/coverage/default/42.kmac_entropy_refresh.2312394633
Short name T438
Test name
Test status
Simulation time 41073162669 ps
CPU time 75.99 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:19:15 PM PST 23
Peak memory 227044 kb
Host smart-5c840f7a-f5f0-47c9-ae73-37c890106842
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2312394633 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_entropy_refresh.2312394633 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/42.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/42.kmac_error.1267518472
Short name T47
Test name
Test status
Simulation time 2602760811 ps
CPU time 47.63 seconds
Started Dec 27 01:17:56 PM PST 23
Finished Dec 27 01:18:46 PM PST 23
Peak memory 232168 kb
Host smart-c4a6d035-cb05-46d8-bdd4-ddf07c9caff5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1267518472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_error.1267518472 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_error/latest


Test location /workspace/coverage/default/42.kmac_key_error.14320639
Short name T905
Test name
Test status
Simulation time 3261482434 ps
CPU time 5.59 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:18:04 PM PST 23
Peak memory 207296 kb
Host smart-73a71382-a4c1-452e-95b2-195760c014e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=14320639 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_key_error.14320639 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_key_error/latest


Test location /workspace/coverage/default/42.kmac_lc_escalation.201899008
Short name T929
Test name
Test status
Simulation time 573747417 ps
CPU time 14.18 seconds
Started Dec 27 01:18:30 PM PST 23
Finished Dec 27 01:18:45 PM PST 23
Peak memory 223964 kb
Host smart-ed4085bc-82a9-439a-8b11-051fc8eaa099
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=201899008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_lc_escalation.201899008 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/42.kmac_lc_escalation/latest


Test location /workspace/coverage/default/42.kmac_long_msg_and_output.3660603585
Short name T455
Test name
Test status
Simulation time 93217799013 ps
CPU time 716.44 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:29:56 PM PST 23
Peak memory 285424 kb
Host smart-5823f0a9-9460-463b-b1e8-482d8f5bc9e3
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3660603585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_long_msg_a
nd_output.3660603585 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/42.kmac_sideload.2903522634
Short name T819
Test name
Test status
Simulation time 5059801381 ps
CPU time 200.2 seconds
Started Dec 27 01:17:58 PM PST 23
Finished Dec 27 01:21:20 PM PST 23
Peak memory 238680 kb
Host smart-6a5fa282-0627-465c-84a0-13bd0704e78e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2903522634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_sideload.2903522634 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_sideload/latest


Test location /workspace/coverage/default/42.kmac_smoke.814980361
Short name T647
Test name
Test status
Simulation time 994930332 ps
CPU time 12.41 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:18:25 PM PST 23
Peak memory 215872 kb
Host smart-fbeb47d1-4dcd-433e-a50f-ce7199e79f87
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=814980361 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_smoke.814980361 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_smoke/latest


Test location /workspace/coverage/default/42.kmac_stress_all.1339871515
Short name T422
Test name
Test status
Simulation time 6329959707 ps
CPU time 122.29 seconds
Started Dec 27 01:18:03 PM PST 23
Finished Dec 27 01:20:06 PM PST 23
Peak memory 240348 kb
Host smart-e4e95029-50c4-4139-910b-069195339933
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1339871515 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all.1339871515 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_stress_all/latest


Test location /workspace/coverage/default/42.kmac_stress_all_with_rand_reset.3845333057
Short name T856
Test name
Test status
Simulation time 38493367419 ps
CPU time 205.96 seconds
Started Dec 27 01:18:55 PM PST 23
Finished Dec 27 01:22:21 PM PST 23
Peak memory 255432 kb
Host smart-b3c6a2b2-1130-40c0-a527-34516ff847fe
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3845333057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all_with_rand_reset.3845333057 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_kmac.1143625509
Short name T180
Test name
Test status
Simulation time 656960152 ps
CPU time 4.45 seconds
Started Dec 27 01:18:13 PM PST 23
Finished Dec 27 01:18:18 PM PST 23
Peak memory 215776 kb
Host smart-28f873ec-8c19-4f3b-aa9c-c8771be4e4d7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1143625509 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 42.kmac_test_vectors_kmac.1143625509 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_kmac_xof.147482913
Short name T14
Test name
Test status
Simulation time 1544093164 ps
CPU time 5.23 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:16 PM PST 23
Peak memory 215704 kb
Host smart-1ed43762-1cca-4ee1-9809-98c9f2259938
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=147482913 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 42.kmac_test_vectors_kmac_xof.147482913 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_224.2129146278
Short name T668
Test name
Test status
Simulation time 204931260381 ps
CPU time 2011.52 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:51:43 PM PST 23
Peak memory 388444 kb
Host smart-cacf11e9-5dd7-4cb1-98b8-90908e7bcdc4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2129146278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_224.2129146278 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_256.2534374095
Short name T453
Test name
Test status
Simulation time 363180268530 ps
CPU time 1876.6 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:49:30 PM PST 23
Peak memory 370864 kb
Host smart-8e1e8c02-89f9-41e9-9155-5917247414c1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2534374095 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_256.2534374095 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_384.2070740637
Short name T304
Test name
Test status
Simulation time 47862546807 ps
CPU time 1088.27 seconds
Started Dec 27 01:17:57 PM PST 23
Finished Dec 27 01:36:07 PM PST 23
Peak memory 329904 kb
Host smart-7760e8e3-eaf8-4e94-810f-cef938062178
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2070740637 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_384.2070740637 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_512.1799579844
Short name T508
Test name
Test status
Simulation time 67602301776 ps
CPU time 840.14 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:32:31 PM PST 23
Peak memory 293820 kb
Host smart-2dbd6c6e-5273-4136-9336-23d23b576fbe
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1799579844 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_512.1799579844 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_shake_128.4251442150
Short name T619
Test name
Test status
Simulation time 180359295932 ps
CPU time 4518.74 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 02:33:31 PM PST 23
Peak memory 656460 kb
Host smart-19866de3-9705-44b4-8e20-6e4ba5998c1f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4251442150 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_128.4251442150 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_shake_256.2902796150
Short name T140
Test name
Test status
Simulation time 435079401361 ps
CPU time 3969.95 seconds
Started Dec 27 01:18:00 PM PST 23
Finished Dec 27 02:24:12 PM PST 23
Peak memory 547300 kb
Host smart-9a8531b8-a3c7-461d-b262-fef66d666977
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2902796150 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_256.2902796150 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/43.kmac_alert_test.3902314374
Short name T226
Test name
Test status
Simulation time 46376815 ps
CPU time 0.75 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:18:12 PM PST 23
Peak memory 205116 kb
Host smart-cd8f1d80-1bbb-4a63-8565-3637d9886226
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3902314374 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_alert_test.3902314374 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_alert_test/latest


Test location /workspace/coverage/default/43.kmac_burst_write.552902319
Short name T620
Test name
Test status
Simulation time 70523368757 ps
CPU time 374.75 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:24:28 PM PST 23
Peak memory 228976 kb
Host smart-cdb7ec84-5793-4b00-8de7-4b3bfe2f9e9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=552902319 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_burst_write.552902319 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_burst_write/latest


Test location /workspace/coverage/default/43.kmac_entropy_refresh.4289237498
Short name T492
Test name
Test status
Simulation time 19446074473 ps
CPU time 232.59 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 01:22:21 PM PST 23
Peak memory 243356 kb
Host smart-3addb28c-2e8f-4ad6-9e5c-40102ed1bc53
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4289237498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_entropy_refresh.4289237498 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/43.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/43.kmac_error.415529073
Short name T518
Test name
Test status
Simulation time 11985393602 ps
CPU time 165.71 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 01:21:20 PM PST 23
Peak memory 248444 kb
Host smart-6107e268-21bc-4a39-8c4f-1ac35ff839f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=415529073 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_error.415529073 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_error/latest


Test location /workspace/coverage/default/43.kmac_key_error.960409809
Short name T821
Test name
Test status
Simulation time 1180324252 ps
CPU time 4.94 seconds
Started Dec 27 01:18:27 PM PST 23
Finished Dec 27 01:18:33 PM PST 23
Peak memory 207128 kb
Host smart-807d1134-3dd2-4719-89c0-e87068887b8d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=960409809 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_key_error.960409809 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_key_error/latest


Test location /workspace/coverage/default/43.kmac_lc_escalation.230661785
Short name T1006
Test name
Test status
Simulation time 1513888231 ps
CPU time 11.86 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:18:41 PM PST 23
Peak memory 223932 kb
Host smart-d5972bd5-3a44-49e2-83c6-8ed0666e1761
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=230661785 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_lc_escalation.230661785 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/43.kmac_lc_escalation/latest


Test location /workspace/coverage/default/43.kmac_long_msg_and_output.1288793190
Short name T581
Test name
Test status
Simulation time 1803096182 ps
CPU time 36.1 seconds
Started Dec 27 01:17:59 PM PST 23
Finished Dec 27 01:18:36 PM PST 23
Peak memory 220956 kb
Host smart-0860114c-396f-49d3-884e-dea931773891
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1288793190 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_long_msg_a
nd_output.1288793190 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/43.kmac_sideload.3275700172
Short name T873
Test name
Test status
Simulation time 28188109975 ps
CPU time 409.52 seconds
Started Dec 27 01:18:32 PM PST 23
Finished Dec 27 01:25:22 PM PST 23
Peak memory 250780 kb
Host smart-da3026e5-ae66-4379-847f-2299b0bf67a0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3275700172 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_sideload.3275700172 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_sideload/latest


Test location /workspace/coverage/default/43.kmac_smoke.1034587997
Short name T677
Test name
Test status
Simulation time 39780898 ps
CPU time 1.29 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 01:18:12 PM PST 23
Peak memory 218376 kb
Host smart-865a99cf-3660-4ff7-8bf4-53b6e767b83e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1034587997 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_smoke.1034587997 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_smoke/latest


Test location /workspace/coverage/default/43.kmac_stress_all.1779682812
Short name T420
Test name
Test status
Simulation time 40948830509 ps
CPU time 86.28 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 01:20:01 PM PST 23
Peak memory 249436 kb
Host smart-6b8ddeba-a110-4d4e-8e2c-0ce4d1618321
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1779682812 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_stress_all.1779682812 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_stress_all/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_kmac.2147447544
Short name T283
Test name
Test status
Simulation time 641322143 ps
CPU time 4.3 seconds
Started Dec 27 01:18:11 PM PST 23
Finished Dec 27 01:18:16 PM PST 23
Peak memory 215684 kb
Host smart-f3b24180-afe0-4e11-96e9-00c01465fdd8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2147447544 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 43.kmac_test_vectors_kmac.2147447544 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_kmac_xof.144100375
Short name T405
Test name
Test status
Simulation time 168247203 ps
CPU time 4.17 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:19:01 PM PST 23
Peak memory 215784 kb
Host smart-75da88dd-8df0-46fc-a548-6ebc05635904
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=144100375 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 43.kmac_test_vectors_kmac_xof.144100375 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_224.419357945
Short name T262
Test name
Test status
Simulation time 379261973790 ps
CPU time 1990.46 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:51:23 PM PST 23
Peak memory 376048 kb
Host smart-26ca7b17-90d5-44ee-817d-91286068fdf0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=419357945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_224.419357945 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_256.3988255462
Short name T970
Test name
Test status
Simulation time 205049232610 ps
CPU time 1843.89 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 01:49:18 PM PST 23
Peak memory 369236 kb
Host smart-6f5964d9-2478-4448-a496-0611939a3cbb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3988255462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_256.3988255462 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_384.3133546923
Short name T557
Test name
Test status
Simulation time 96488814030 ps
CPU time 1304.84 seconds
Started Dec 27 01:17:56 PM PST 23
Finished Dec 27 01:39:43 PM PST 23
Peak memory 330976 kb
Host smart-6a8be900-d695-4ac8-8562-1bf662aa7440
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3133546923 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_384.3133546923 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_512.3075978057
Short name T347
Test name
Test status
Simulation time 39839097329 ps
CPU time 801.85 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:31:34 PM PST 23
Peak memory 295944 kb
Host smart-23b5ff5b-6400-46ff-ae02-a75fc6dffccc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3075978057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_512.3075978057 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_shake_256.1582523457
Short name T784
Test name
Test status
Simulation time 615429708681 ps
CPU time 3777.62 seconds
Started Dec 27 01:18:13 PM PST 23
Finished Dec 27 02:21:12 PM PST 23
Peak memory 575280 kb
Host smart-286757e7-26d2-4e49-a925-229de4dbf95b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1582523457 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_256.1582523457 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/44.kmac_alert_test.2832704287
Short name T49
Test name
Test status
Simulation time 16757290 ps
CPU time 0.78 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:18:32 PM PST 23
Peak memory 205136 kb
Host smart-d8a22f87-fe12-4633-963a-8b41ba44f6f2
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2832704287 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_alert_test.2832704287 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_alert_test/latest


Test location /workspace/coverage/default/44.kmac_app.2509337347
Short name T701
Test name
Test status
Simulation time 3345279969 ps
CPU time 170.66 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 01:21:24 PM PST 23
Peak memory 238636 kb
Host smart-1a18378f-fc55-4aa7-813a-c6a1cac3ac0c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2509337347 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_app.2509337347 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_app/latest


Test location /workspace/coverage/default/44.kmac_burst_write.1785437282
Short name T210
Test name
Test status
Simulation time 5935563836 ps
CPU time 489.02 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:26:39 PM PST 23
Peak memory 231152 kb
Host smart-cf6980e4-eae8-4f5e-8dcd-40d228566107
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1785437282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_burst_write.1785437282 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_burst_write/latest


Test location /workspace/coverage/default/44.kmac_entropy_refresh.2454669431
Short name T490
Test name
Test status
Simulation time 4601657632 ps
CPU time 57.63 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:19:24 PM PST 23
Peak memory 223896 kb
Host smart-95a66375-1ec2-4651-8641-ce5be8ea3b55
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2454669431 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_entropy_refresh.2454669431 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/44.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/44.kmac_error.1170274870
Short name T1096
Test name
Test status
Simulation time 312800411 ps
CPU time 21.76 seconds
Started Dec 27 01:18:35 PM PST 23
Finished Dec 27 01:18:57 PM PST 23
Peak memory 232300 kb
Host smart-545efa9f-3a20-419a-81f3-d48a3f0eb20a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1170274870 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_error.1170274870 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_error/latest


Test location /workspace/coverage/default/44.kmac_key_error.4178100335
Short name T252
Test name
Test status
Simulation time 724771450 ps
CPU time 2.49 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 01:18:36 PM PST 23
Peak memory 207324 kb
Host smart-7b7c5c27-44ca-4bd9-9470-e344b24abd32
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4178100335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_key_error.4178100335 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_key_error/latest


Test location /workspace/coverage/default/44.kmac_lc_escalation.4045110953
Short name T900
Test name
Test status
Simulation time 58781850 ps
CPU time 1.22 seconds
Started Dec 27 01:18:15 PM PST 23
Finished Dec 27 01:18:17 PM PST 23
Peak memory 215580 kb
Host smart-da8ef345-06cc-44fa-816f-ba8ec1e0c417
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4045110953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_lc_escalation.4045110953 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/44.kmac_lc_escalation/latest


Test location /workspace/coverage/default/44.kmac_long_msg_and_output.718267300
Short name T845
Test name
Test status
Simulation time 34562003162 ps
CPU time 1023.14 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 01:35:32 PM PST 23
Peak memory 315356 kb
Host smart-2e6bc952-90fb-445e-98f7-3645bf84d03b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=718267300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_long_msg_an
d_output.718267300 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/44.kmac_sideload.46424547
Short name T777
Test name
Test status
Simulation time 2718981782 ps
CPU time 202.48 seconds
Started Dec 27 01:18:58 PM PST 23
Finished Dec 27 01:22:22 PM PST 23
Peak memory 239772 kb
Host smart-4d30c0b8-4564-496f-af6f-153491689a1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=46424547 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg
l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_sideload.46424547 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_sideload/latest


Test location /workspace/coverage/default/44.kmac_smoke.2289867594
Short name T773
Test name
Test status
Simulation time 310257308 ps
CPU time 15.84 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:18:48 PM PST 23
Peak memory 218392 kb
Host smart-08bf20e1-59ce-4f8d-a431-e7d277f171cf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2289867594 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_smoke.2289867594 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_smoke/latest


Test location /workspace/coverage/default/44.kmac_stress_all.3615598857
Short name T465
Test name
Test status
Simulation time 76299513922 ps
CPU time 783.26 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 01:31:38 PM PST 23
Peak memory 304312 kb
Host smart-677f7fa7-8a08-42f5-8de9-3c32337b05b5
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3615598857 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all.3615598857 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_stress_all/latest


Test location /workspace/coverage/default/44.kmac_stress_all_with_rand_reset.3778797306
Short name T772
Test name
Test status
Simulation time 179254882039 ps
CPU time 1282.25 seconds
Started Dec 27 01:18:12 PM PST 23
Finished Dec 27 01:39:36 PM PST 23
Peak memory 338592 kb
Host smart-69a35a52-38c8-418b-ac6a-463fa1017a89
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3778797306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all_with_rand_reset.3778797306 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_kmac.4117908272
Short name T1115
Test name
Test status
Simulation time 163035825 ps
CPU time 4.03 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:18:34 PM PST 23
Peak memory 215660 kb
Host smart-817dcac2-ed18-4750-a2d4-c3684ab3ceaf
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4117908272 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 44.kmac_test_vectors_kmac.4117908272 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_kmac_xof.3699715232
Short name T1143
Test name
Test status
Simulation time 185117363 ps
CPU time 4.44 seconds
Started Dec 27 01:18:16 PM PST 23
Finished Dec 27 01:18:21 PM PST 23
Peak memory 215692 kb
Host smart-7ae9b5e4-be67-4259-8260-8b2aaab6afb9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3699715232 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 44.kmac_test_vectors_kmac_xof.3699715232 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_224.1233290533
Short name T204
Test name
Test status
Simulation time 76507177810 ps
CPU time 1594.34 seconds
Started Dec 27 01:18:10 PM PST 23
Finished Dec 27 01:44:46 PM PST 23
Peak memory 397376 kb
Host smart-8410bb95-a5ab-407c-aead-46cc18d9f1de
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1233290533 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_224.1233290533 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_256.3595433117
Short name T564
Test name
Test status
Simulation time 122921761694 ps
CPU time 1564.52 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:44:37 PM PST 23
Peak memory 368304 kb
Host smart-910fa44e-a0a6-499b-9f8c-fd9d4331dbff
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3595433117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_256.3595433117 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_384.2123156745
Short name T198
Test name
Test status
Simulation time 144848528474 ps
CPU time 1288.29 seconds
Started Dec 27 01:18:32 PM PST 23
Finished Dec 27 01:40:01 PM PST 23
Peak memory 331472 kb
Host smart-c4b5a060-6ff8-4d7d-b43b-074e604ec442
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2123156745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_384.2123156745 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_512.2459845344
Short name T257
Test name
Test status
Simulation time 133116448703 ps
CPU time 871.06 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:33:28 PM PST 23
Peak memory 290388 kb
Host smart-b2227971-6e38-47cb-88fd-c38164e8d247
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2459845344 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_512.2459845344 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_shake_128.2908355839
Short name T1111
Test name
Test status
Simulation time 958452919855 ps
CPU time 4631.47 seconds
Started Dec 27 01:18:09 PM PST 23
Finished Dec 27 02:35:22 PM PST 23
Peak memory 653268 kb
Host smart-b2e719a3-4679-400d-83e8-c911bce54558
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2908355839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_128.2908355839 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_shake_256.2629532747
Short name T1017
Test name
Test status
Simulation time 1442600447918 ps
CPU time 3785.46 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 02:22:04 PM PST 23
Peak memory 555164 kb
Host smart-16a932db-1680-47b8-b2f0-71e883598b94
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2629532747 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_256.2629532747 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/45.kmac_alert_test.103364206
Short name T813
Test name
Test status
Simulation time 13633776 ps
CPU time 0.75 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 01:19:00 PM PST 23
Peak memory 205100 kb
Host smart-391edbce-2257-49fb-946a-75a97b7638be
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=103364206 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_alert_test.103364206 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/45.kmac_alert_test/latest


Test location /workspace/coverage/default/45.kmac_app.4267344026
Short name T524
Test name
Test status
Simulation time 19723555842 ps
CPU time 99.15 seconds
Started Dec 27 01:19:19 PM PST 23
Finished Dec 27 01:20:59 PM PST 23
Peak memory 228524 kb
Host smart-79c419b6-69ad-4bb9-8706-c0cb21f25ce5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4267344026 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_app.4267344026 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_app/latest


Test location /workspace/coverage/default/45.kmac_burst_write.2255060005
Short name T289
Test name
Test status
Simulation time 100424775564 ps
CPU time 628.07 seconds
Started Dec 27 01:19:01 PM PST 23
Finished Dec 27 01:29:29 PM PST 23
Peak memory 230780 kb
Host smart-fe08ad03-9876-41af-b022-4fec21c01b99
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2255060005 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_burst_write.2255060005 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_burst_write/latest


Test location /workspace/coverage/default/45.kmac_entropy_refresh.3075453848
Short name T721
Test name
Test status
Simulation time 53556198235 ps
CPU time 185.66 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:21:33 PM PST 23
Peak memory 237276 kb
Host smart-c5cdc0d1-f518-4a74-b8da-d667679eec2f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3075453848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_entropy_refresh.3075453848 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/45.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/45.kmac_error.2841715338
Short name T585
Test name
Test status
Simulation time 6845195327 ps
CPU time 133.59 seconds
Started Dec 27 01:18:27 PM PST 23
Finished Dec 27 01:20:41 PM PST 23
Peak memory 240224 kb
Host smart-464d0c90-b349-485b-b2c5-334453f6542d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2841715338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_error.2841715338 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_error/latest


Test location /workspace/coverage/default/45.kmac_key_error.2760669853
Short name T716
Test name
Test status
Simulation time 1941853079 ps
CPU time 3.31 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 01:18:32 PM PST 23
Peak memory 207348 kb
Host smart-2a024bcf-e78d-4f95-a85a-ef5ee494c13f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2760669853 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_key_error.2760669853 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_key_error/latest


Test location /workspace/coverage/default/45.kmac_lc_escalation.383441271
Short name T8
Test name
Test status
Simulation time 47139226 ps
CPU time 1.27 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:18:32 PM PST 23
Peak memory 215620 kb
Host smart-b38d6dd8-a0e4-4f91-955d-2d39f8dc4ec8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=383441271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_lc_escalation.383441271 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/45.kmac_lc_escalation/latest


Test location /workspace/coverage/default/45.kmac_long_msg_and_output.3535123041
Short name T868
Test name
Test status
Simulation time 457439385371 ps
CPU time 2485.1 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 02:00:00 PM PST 23
Peak memory 454336 kb
Host smart-b2952041-8f6e-4aea-a4d3-8778529e4701
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3535123041 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_long_msg_a
nd_output.3535123041 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/45.kmac_sideload.905391279
Short name T273
Test name
Test status
Simulation time 92430518 ps
CPU time 6.68 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:18:33 PM PST 23
Peak memory 217404 kb
Host smart-a2baeec9-a0de-4255-b65e-a8adf6ee6f29
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=905391279 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_sideload.905391279 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_sideload/latest


Test location /workspace/coverage/default/45.kmac_smoke.3121056890
Short name T319
Test name
Test status
Simulation time 535934755 ps
CPU time 26.34 seconds
Started Dec 27 01:18:27 PM PST 23
Finished Dec 27 01:18:54 PM PST 23
Peak memory 219152 kb
Host smart-1b8783be-f2ab-4681-b1ae-844ba34f5ce2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3121056890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_smoke.3121056890 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_smoke/latest


Test location /workspace/coverage/default/45.kmac_stress_all.1631870283
Short name T1048
Test name
Test status
Simulation time 15240691054 ps
CPU time 196.58 seconds
Started Dec 27 01:18:35 PM PST 23
Finished Dec 27 01:21:52 PM PST 23
Peak memory 250920 kb
Host smart-5708ffcf-6746-44e4-a57a-e3f2adfc9228
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1631870283 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all.1631870283 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_stress_all/latest


Test location /workspace/coverage/default/45.kmac_stress_all_with_rand_reset.2669941506
Short name T1087
Test name
Test status
Simulation time 1421329788 ps
CPU time 33.29 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:19:00 PM PST 23
Peak memory 232140 kb
Host smart-ed5cab7f-f800-4003-b804-8a104048c3dd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2669941506 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all_with_rand_reset.2669941506 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_kmac.358802458
Short name T738
Test name
Test status
Simulation time 223698530 ps
CPU time 4.54 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:18:31 PM PST 23
Peak memory 215640 kb
Host smart-7b11fab8-646f-4432-af37-175ef807faa1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=358802458 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 45.kmac_test_vectors_kmac.358802458 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_kmac_xof.1218154387
Short name T203
Test name
Test status
Simulation time 700008117 ps
CPU time 4.73 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 01:19:04 PM PST 23
Peak memory 208936 kb
Host smart-d71279aa-0390-4dd1-9370-f0d9420bdc36
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1218154387 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 45.kmac_test_vectors_kmac_xof.1218154387 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_224.1793056269
Short name T617
Test name
Test status
Simulation time 1211706453101 ps
CPU time 2327.28 seconds
Started Dec 27 01:18:35 PM PST 23
Finished Dec 27 01:57:23 PM PST 23
Peak memory 390872 kb
Host smart-638c9279-59e8-456c-8152-969618e1b7ac
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1793056269 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_224.1793056269 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_256.2487231385
Short name T826
Test name
Test status
Simulation time 439341840821 ps
CPU time 1771.14 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:48:28 PM PST 23
Peak memory 376348 kb
Host smart-b3670943-bca7-464a-a01a-18aeca29c605
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2487231385 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_256.2487231385 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_512.744703048
Short name T531
Test name
Test status
Simulation time 297232981020 ps
CPU time 985.34 seconds
Started Dec 27 01:19:01 PM PST 23
Finished Dec 27 01:35:27 PM PST 23
Peak memory 294316 kb
Host smart-aa80b832-3aa9-4b03-919c-12b95ec83085
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=744703048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_512.744703048 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_shake_128.476784674
Short name T1055
Test name
Test status
Simulation time 109565748591 ps
CPU time 3641.54 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 02:19:10 PM PST 23
Peak memory 640300 kb
Host smart-df959eab-e8fe-4cf7-8587-97af84bb0d4b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=476784674 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_128.476784674 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_shake_256.2236424956
Short name T295
Test name
Test status
Simulation time 87829242239 ps
CPU time 3106.34 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 02:10:43 PM PST 23
Peak memory 556232 kb
Host smart-5daa0d49-1edb-488a-acab-1460b5ec3031
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2236424956 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_256.2236424956 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/46.kmac_alert_test.626639832
Short name T802
Test name
Test status
Simulation time 127275380 ps
CPU time 0.8 seconds
Started Dec 27 01:19:20 PM PST 23
Finished Dec 27 01:19:22 PM PST 23
Peak memory 205088 kb
Host smart-37ae987a-ea2e-4102-9cc9-acce1223bfb2
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=626639832 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_alert_test.626639832 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/46.kmac_alert_test/latest


Test location /workspace/coverage/default/46.kmac_app.2357146689
Short name T1090
Test name
Test status
Simulation time 24907053585 ps
CPU time 142.4 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 01:20:51 PM PST 23
Peak memory 234260 kb
Host smart-ed8505be-ca0c-48db-abb2-8de0cf84607a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2357146689 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_app.2357146689 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_app/latest


Test location /workspace/coverage/default/46.kmac_burst_write.3011906784
Short name T997
Test name
Test status
Simulation time 5006953787 ps
CPU time 401.57 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 01:25:39 PM PST 23
Peak memory 229188 kb
Host smart-cf6ae247-9e1c-4538-a5dc-3357f82d41b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3011906784 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_burst_write.3011906784 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_burst_write/latest


Test location /workspace/coverage/default/46.kmac_entropy_refresh.3211563362
Short name T829
Test name
Test status
Simulation time 10739180344 ps
CPU time 246 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:22:36 PM PST 23
Peak memory 242924 kb
Host smart-69bf58b9-1398-4488-aef7-03a366266575
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3211563362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_entropy_refresh.3211563362 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/46.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/46.kmac_error.2804839622
Short name T32
Test name
Test status
Simulation time 11200940441 ps
CPU time 223.51 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 01:22:43 PM PST 23
Peak memory 256532 kb
Host smart-4d0d25f5-dbad-46f9-8e65-165870c3be15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2804839622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_error.2804839622 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_error/latest


Test location /workspace/coverage/default/46.kmac_key_error.4050949776
Short name T307
Test name
Test status
Simulation time 2083374345 ps
CPU time 5.33 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:18:37 PM PST 23
Peak memory 207308 kb
Host smart-9505bf7f-28b8-44cd-a42f-3cb1b0be8454
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4050949776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_key_error.4050949776 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_key_error/latest


Test location /workspace/coverage/default/46.kmac_lc_escalation.1506127184
Short name T862
Test name
Test status
Simulation time 43424650 ps
CPU time 1.29 seconds
Started Dec 27 01:19:18 PM PST 23
Finished Dec 27 01:19:20 PM PST 23
Peak memory 220764 kb
Host smart-f998e07f-fda6-481b-85b1-2f2c3043de10
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1506127184 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_lc_escalation.1506127184 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/46.kmac_lc_escalation/latest


Test location /workspace/coverage/default/46.kmac_long_msg_and_output.2181234478
Short name T200
Test name
Test status
Simulation time 460293250229 ps
CPU time 2452.67 seconds
Started Dec 27 01:18:26 PM PST 23
Finished Dec 27 01:59:20 PM PST 23
Peak memory 436948 kb
Host smart-9af57a7c-bfaf-4b75-9932-499621779d34
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2181234478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_long_msg_a
nd_output.2181234478 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/46.kmac_sideload.974280951
Short name T471
Test name
Test status
Simulation time 3503140026 ps
CPU time 254.66 seconds
Started Dec 27 01:18:25 PM PST 23
Finished Dec 27 01:22:41 PM PST 23
Peak memory 242696 kb
Host smart-372969cd-368d-400a-a3a8-87122a8ae628
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=974280951 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_sideload.974280951 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_sideload/latest


Test location /workspace/coverage/default/46.kmac_smoke.3445748848
Short name T505
Test name
Test status
Simulation time 36248009 ps
CPU time 1.25 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:18:34 PM PST 23
Peak memory 215704 kb
Host smart-e73f4c25-832d-479e-8987-206b0b0fd249
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3445748848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_smoke.3445748848 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_smoke/latest


Test location /workspace/coverage/default/46.kmac_stress_all.2086971380
Short name T132
Test name
Test status
Simulation time 33949361185 ps
CPU time 433.86 seconds
Started Dec 27 01:18:32 PM PST 23
Finished Dec 27 01:25:46 PM PST 23
Peak memory 306104 kb
Host smart-a3cad513-e9b5-4d27-a6f8-5461f6f8ad1c
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2086971380 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all.2086971380 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_stress_all/latest


Test location /workspace/coverage/default/46.kmac_stress_all_with_rand_reset.2213950090
Short name T614
Test name
Test status
Simulation time 23438414289 ps
CPU time 256.36 seconds
Started Dec 27 01:19:21 PM PST 23
Finished Dec 27 01:23:39 PM PST 23
Peak memory 259908 kb
Host smart-c5f165ff-57ec-44b6-82d0-32c9a0a43bfb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2213950090 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all_with_rand_reset.2213950090 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_kmac.2985471983
Short name T1073
Test name
Test status
Simulation time 71437281 ps
CPU time 4.01 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 01:19:03 PM PST 23
Peak memory 215676 kb
Host smart-be568681-3969-47fd-a5dc-9b2d389a4944
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2985471983 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 46.kmac_test_vectors_kmac.2985471983 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_kmac_xof.2179593866
Short name T1041
Test name
Test status
Simulation time 64472604 ps
CPU time 3.72 seconds
Started Dec 27 01:19:18 PM PST 23
Finished Dec 27 01:19:22 PM PST 23
Peak memory 215720 kb
Host smart-782d651a-859a-473a-b680-9e4d7e5df6ca
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2179593866 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 46.kmac_test_vectors_kmac_xof.2179593866 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_224.3592761906
Short name T263
Test name
Test status
Simulation time 128033440293 ps
CPU time 1727.89 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 01:47:45 PM PST 23
Peak memory 386908 kb
Host smart-4397c77a-f5ea-4a3e-9697-1afee087a384
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3592761906 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_224.3592761906 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_256.2918382916
Short name T1135
Test name
Test status
Simulation time 60728799603 ps
CPU time 1592.99 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 01:45:30 PM PST 23
Peak memory 371540 kb
Host smart-a673e539-9ceb-4a20-88ac-a772de96daca
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2918382916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_256.2918382916 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_384.3919803682
Short name T957
Test name
Test status
Simulation time 78477644658 ps
CPU time 1215.12 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:38:47 PM PST 23
Peak memory 330820 kb
Host smart-4f952761-0f50-4adf-b1d1-7670fd3f7d68
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3919803682 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_384.3919803682 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_512.4092288158
Short name T231
Test name
Test status
Simulation time 122475888546 ps
CPU time 904.16 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:33:34 PM PST 23
Peak memory 297284 kb
Host smart-51496e88-22c4-492c-8b03-af18d3b52130
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4092288158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_512.4092288158 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_shake_128.1229358462
Short name T892
Test name
Test status
Simulation time 527283898161 ps
CPU time 5045.69 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 02:42:35 PM PST 23
Peak memory 656388 kb
Host smart-acb2e656-2ef6-411c-8908-94290d52b757
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1229358462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_128.1229358462 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_shake_256.2119450861
Short name T509
Test name
Test status
Simulation time 394162266503 ps
CPU time 3409.18 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 02:15:49 PM PST 23
Peak memory 562048 kb
Host smart-93480cfc-b2da-4d8d-9316-685677ba2f70
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2119450861 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_256.2119450861 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/47.kmac_alert_test.111832167
Short name T711
Test name
Test status
Simulation time 18685776 ps
CPU time 0.75 seconds
Started Dec 27 01:19:29 PM PST 23
Finished Dec 27 01:19:31 PM PST 23
Peak memory 205068 kb
Host smart-46decc28-51bf-4be3-aa77-43f5b1d68f2a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=111832167 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_alert_test.111832167 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/47.kmac_alert_test/latest


Test location /workspace/coverage/default/47.kmac_app.2743472457
Short name T781
Test name
Test status
Simulation time 3035247820 ps
CPU time 37.61 seconds
Started Dec 27 01:19:31 PM PST 23
Finished Dec 27 01:20:09 PM PST 23
Peak memory 221992 kb
Host smart-dfe3b143-9aaa-490f-bb7f-c7eb1d044763
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2743472457 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_app.2743472457 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_app/latest


Test location /workspace/coverage/default/47.kmac_burst_write.1419127249
Short name T1020
Test name
Test status
Simulation time 88344411612 ps
CPU time 445.11 seconds
Started Dec 27 01:18:58 PM PST 23
Finished Dec 27 01:26:24 PM PST 23
Peak memory 228004 kb
Host smart-6ad9eb3c-187a-44af-93ff-9f32a9bdb0a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1419127249 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_burst_write.1419127249 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_burst_write/latest


Test location /workspace/coverage/default/47.kmac_entropy_refresh.3243041271
Short name T1140
Test name
Test status
Simulation time 28124173532 ps
CPU time 146.76 seconds
Started Dec 27 01:19:33 PM PST 23
Finished Dec 27 01:22:00 PM PST 23
Peak memory 236600 kb
Host smart-73a012db-36cf-4f43-bd7f-c2fa67409629
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3243041271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_entropy_refresh.3243041271 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/47.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/47.kmac_error.559495720
Short name T469
Test name
Test status
Simulation time 421679077 ps
CPU time 28.97 seconds
Started Dec 27 01:18:24 PM PST 23
Finished Dec 27 01:18:54 PM PST 23
Peak memory 237624 kb
Host smart-4b407a1b-7db4-4125-9816-cbd5e45483f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=559495720 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_error.559495720 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_error/latest


Test location /workspace/coverage/default/47.kmac_key_error.4006656204
Short name T615
Test name
Test status
Simulation time 687814189 ps
CPU time 3.42 seconds
Started Dec 27 01:19:35 PM PST 23
Finished Dec 27 01:19:39 PM PST 23
Peak memory 207288 kb
Host smart-ad7c717f-f8fb-4b9c-a533-af859dc07889
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4006656204 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_key_error.4006656204 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_key_error/latest


Test location /workspace/coverage/default/47.kmac_lc_escalation.967570330
Short name T858
Test name
Test status
Simulation time 80584117 ps
CPU time 1.21 seconds
Started Dec 27 01:19:35 PM PST 23
Finished Dec 27 01:19:37 PM PST 23
Peak memory 216940 kb
Host smart-75542f88-8820-4091-83f4-5d24516dbc14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=967570330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_lc_escalation.967570330 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/47.kmac_lc_escalation/latest


Test location /workspace/coverage/default/47.kmac_long_msg_and_output.740519027
Short name T227
Test name
Test status
Simulation time 69505812125 ps
CPU time 1023.56 seconds
Started Dec 27 01:19:09 PM PST 23
Finished Dec 27 01:36:14 PM PST 23
Peak memory 317048 kb
Host smart-e7756f39-1af9-4bb9-8ba9-89dbcc8514bf
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=740519027 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_long_msg_an
d_output.740519027 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/47.kmac_sideload.1009024631
Short name T1068
Test name
Test status
Simulation time 1383910873 ps
CPU time 36.34 seconds
Started Dec 27 01:19:10 PM PST 23
Finished Dec 27 01:19:47 PM PST 23
Peak memory 231984 kb
Host smart-b713c344-aaed-4136-9004-bb03709bbff3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1009024631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_sideload.1009024631 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_sideload/latest


Test location /workspace/coverage/default/47.kmac_smoke.2078520123
Short name T451
Test name
Test status
Simulation time 5694743053 ps
CPU time 45.22 seconds
Started Dec 27 01:19:20 PM PST 23
Finished Dec 27 01:20:06 PM PST 23
Peak memory 221624 kb
Host smart-d7643a36-bc93-45aa-a204-9b5e8dc052ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2078520123 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_smoke.2078520123 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_smoke/latest


Test location /workspace/coverage/default/47.kmac_stress_all.3790741478
Short name T156
Test name
Test status
Simulation time 1791172854 ps
CPU time 137.53 seconds
Started Dec 27 01:19:38 PM PST 23
Finished Dec 27 01:21:56 PM PST 23
Peak memory 233264 kb
Host smart-1a53bb04-a43f-47e6-adc6-978e42dd53cf
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3790741478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all.3790741478 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_stress_all/latest


Test location /workspace/coverage/default/47.kmac_stress_all_with_rand_reset.3690807969
Short name T672
Test name
Test status
Simulation time 58075980290 ps
CPU time 695.9 seconds
Started Dec 27 01:19:36 PM PST 23
Finished Dec 27 01:31:13 PM PST 23
Peak memory 315368 kb
Host smart-5863c6cf-3c0b-4376-9cad-1c323daf9ce4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3690807969 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all_with_rand_reset.3690807969 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_kmac.4082860405
Short name T298
Test name
Test status
Simulation time 72248107 ps
CPU time 4.19 seconds
Started Dec 27 01:19:37 PM PST 23
Finished Dec 27 01:19:42 PM PST 23
Peak memory 215612 kb
Host smart-32388b28-4252-4cb4-8838-e7c4ae85de56
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4082860405 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 47.kmac_test_vectors_kmac.4082860405 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_kmac_xof.1287554959
Short name T872
Test name
Test status
Simulation time 135312238 ps
CPU time 3.97 seconds
Started Dec 27 01:19:35 PM PST 23
Finished Dec 27 01:19:39 PM PST 23
Peak memory 215716 kb
Host smart-82f9ae11-1194-4c2c-8085-f9eec3495e7e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1287554959 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 47.kmac_test_vectors_kmac_xof.1287554959 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_224.64755117
Short name T994
Test name
Test status
Simulation time 82068743814 ps
CPU time 1581.23 seconds
Started Dec 27 01:18:54 PM PST 23
Finished Dec 27 01:45:16 PM PST 23
Peak memory 392844 kb
Host smart-3529409f-1751-4331-a608-a96d6e127d59
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=64755117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch
+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_224.64755117 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_256.324220924
Short name T759
Test name
Test status
Simulation time 36871835735 ps
CPU time 1428.69 seconds
Started Dec 27 01:19:25 PM PST 23
Finished Dec 27 01:43:15 PM PST 23
Peak memory 373352 kb
Host smart-211e963a-eee0-49a5-88af-0911b1583517
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=324220924 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_256.324220924 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_384.1548830130
Short name T891
Test name
Test status
Simulation time 56289959854 ps
CPU time 1125.89 seconds
Started Dec 27 01:19:10 PM PST 23
Finished Dec 27 01:37:57 PM PST 23
Peak memory 331240 kb
Host smart-d4a5d45c-9e84-4369-a9d1-65c992a10998
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1548830130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_384.1548830130 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_512.3796436685
Short name T653
Test name
Test status
Simulation time 33121692030 ps
CPU time 886.16 seconds
Started Dec 27 01:19:28 PM PST 23
Finished Dec 27 01:34:14 PM PST 23
Peak memory 294976 kb
Host smart-bf2dbd8c-7753-452f-994d-a972a91b407b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3796436685 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_512.3796436685 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_shake_128.1519089862
Short name T635
Test name
Test status
Simulation time 66042795238 ps
CPU time 3751.8 seconds
Started Dec 27 01:19:31 PM PST 23
Finished Dec 27 02:22:04 PM PST 23
Peak memory 650192 kb
Host smart-f7891b09-ec7d-44e3-b494-c710a37e6d52
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1519089862 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_128.1519089862 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_shake_256.3324488725
Short name T586
Test name
Test status
Simulation time 45361122026 ps
CPU time 3229.58 seconds
Started Dec 27 01:19:36 PM PST 23
Finished Dec 27 02:13:27 PM PST 23
Peak memory 566612 kb
Host smart-2981f19c-43e5-4ae1-93a1-25a35ead0750
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3324488725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_256.3324488725 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/48.kmac_alert_test.1650427922
Short name T20
Test name
Test status
Simulation time 39165231 ps
CPU time 0.87 seconds
Started Dec 27 01:21:50 PM PST 23
Finished Dec 27 01:21:52 PM PST 23
Peak memory 205168 kb
Host smart-42511cc9-d89f-4b8e-8c01-72945989ec84
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1650427922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_alert_test.1650427922 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_alert_test/latest


Test location /workspace/coverage/default/48.kmac_app.338580595
Short name T817
Test name
Test status
Simulation time 16492597807 ps
CPU time 212.69 seconds
Started Dec 27 01:18:30 PM PST 23
Finished Dec 27 01:22:04 PM PST 23
Peak memory 241884 kb
Host smart-d0ce4e88-ab46-42b5-9b82-6af4eed9c256
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=338580595 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_app.338580595 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_app/latest


Test location /workspace/coverage/default/48.kmac_burst_write.3520495546
Short name T464
Test name
Test status
Simulation time 4626034785 ps
CPU time 28.08 seconds
Started Dec 27 01:19:01 PM PST 23
Finished Dec 27 01:19:29 PM PST 23
Peak memory 221896 kb
Host smart-c0e44507-0ee8-4b04-bce3-60a2b486fc8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3520495546 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_burst_write.3520495546 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_burst_write/latest


Test location /workspace/coverage/default/48.kmac_entropy_refresh.2804864328
Short name T458
Test name
Test status
Simulation time 57025809205 ps
CPU time 304.85 seconds
Started Dec 27 01:19:19 PM PST 23
Finished Dec 27 01:24:24 PM PST 23
Peak memory 244960 kb
Host smart-c56bc2da-2ffd-476d-ad1a-c8f6de8f3efd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2804864328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_entropy_refresh.2804864328 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/48.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/48.kmac_error.1016617993
Short name T495
Test name
Test status
Simulation time 3746952795 ps
CPU time 297.44 seconds
Started Dec 27 01:18:58 PM PST 23
Finished Dec 27 01:23:57 PM PST 23
Peak memory 256768 kb
Host smart-2b3833c6-9eb8-431a-bb53-41d077a23fbf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1016617993 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_error.1016617993 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_error/latest


Test location /workspace/coverage/default/48.kmac_key_error.3713591783
Short name T25
Test name
Test status
Simulation time 1015153437 ps
CPU time 5.45 seconds
Started Dec 27 01:18:35 PM PST 23
Finished Dec 27 01:18:41 PM PST 23
Peak memory 207296 kb
Host smart-973e6aaa-53e4-4598-8624-bf27006b55ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3713591783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_key_error.3713591783 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_key_error/latest


Test location /workspace/coverage/default/48.kmac_lc_escalation.3736073971
Short name T792
Test name
Test status
Simulation time 152722919 ps
CPU time 1.22 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 01:18:36 PM PST 23
Peak memory 215524 kb
Host smart-795b876a-2152-40ac-8b19-7c0338e4ec6e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3736073971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_lc_escalation.3736073971 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/48.kmac_lc_escalation/latest


Test location /workspace/coverage/default/48.kmac_long_msg_and_output.3357661006
Short name T898
Test name
Test status
Simulation time 22253037439 ps
CPU time 1793.28 seconds
Started Dec 27 01:19:32 PM PST 23
Finished Dec 27 01:49:26 PM PST 23
Peak memory 429176 kb
Host smart-b0af0d14-fa61-4d63-a49a-ef23d43aa5d3
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3357661006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_long_msg_a
nd_output.3357661006 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/48.kmac_sideload.4027795546
Short name T478
Test name
Test status
Simulation time 13118540139 ps
CPU time 87.44 seconds
Started Dec 27 01:18:27 PM PST 23
Finished Dec 27 01:19:55 PM PST 23
Peak memory 225472 kb
Host smart-1107f3c6-aaa5-45e2-ac51-0965cf73571b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4027795546 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_sideload.4027795546 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_sideload/latest


Test location /workspace/coverage/default/48.kmac_smoke.3556196317
Short name T618
Test name
Test status
Simulation time 7091095948 ps
CPU time 19.4 seconds
Started Dec 27 01:19:38 PM PST 23
Finished Dec 27 01:19:58 PM PST 23
Peak memory 215752 kb
Host smart-e2154a1d-199c-4b40-9546-e5acdfcfe3d9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3556196317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_smoke.3556196317 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_smoke/latest


Test location /workspace/coverage/default/48.kmac_stress_all.408093687
Short name T543
Test name
Test status
Simulation time 33488352417 ps
CPU time 224.85 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:22:16 PM PST 23
Peak memory 261052 kb
Host smart-3fe16068-c5c6-4c46-8fa9-1104b5138262
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=408093687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_stress_all.408093687 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_stress_all/latest


Test location /workspace/coverage/default/48.kmac_stress_all_with_rand_reset.3340022489
Short name T511
Test name
Test status
Simulation time 52562652551 ps
CPU time 883.19 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:33:16 PM PST 23
Peak memory 281572 kb
Host smart-7d51e89e-70b4-46f3-8194-8009bdc633c1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3340022489 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_stress_all_with_rand_reset.3340022489 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_kmac.4098052997
Short name T494
Test name
Test status
Simulation time 575758875 ps
CPU time 4.55 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:19:01 PM PST 23
Peak memory 215624 kb
Host smart-8dd7b25a-b3f2-4cff-9ff0-7fe6165252ee
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4098052997 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 48.kmac_test_vectors_kmac.4098052997 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_kmac_xof.3090269189
Short name T335
Test name
Test status
Simulation time 246206526 ps
CPU time 3.66 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:18:33 PM PST 23
Peak memory 215604 kb
Host smart-c671615f-32f0-4010-87bc-dff90786f128
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3090269189 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 48.kmac_test_vectors_kmac_xof.3090269189 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_224.1924024452
Short name T192
Test name
Test status
Simulation time 22245408791 ps
CPU time 1554.88 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 01:44:29 PM PST 23
Peak memory 376312 kb
Host smart-eac26938-7068-4399-b042-0fee45c5fba5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1924024452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_224.1924024452 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_256.3277876983
Short name T697
Test name
Test status
Simulation time 61496303404 ps
CPU time 1726.23 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:47:18 PM PST 23
Peak memory 372728 kb
Host smart-b6dc1e20-d100-42e6-96e0-a00a8217cfae
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3277876983 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_256.3277876983 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_384.1662489684
Short name T1054
Test name
Test status
Simulation time 182580344744 ps
CPU time 1174.8 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:38:07 PM PST 23
Peak memory 327332 kb
Host smart-05074940-c02c-4b42-9e8e-26baccdd0a1e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1662489684 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_384.1662489684 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_512.3817916200
Short name T797
Test name
Test status
Simulation time 51148956110 ps
CPU time 1003.35 seconds
Started Dec 27 01:18:25 PM PST 23
Finished Dec 27 01:35:10 PM PST 23
Peak memory 295612 kb
Host smart-a8e590e9-99cd-4e3c-91c6-fb3ca4c7eb58
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3817916200 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_512.3817916200 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_shake_128.3820185062
Short name T261
Test name
Test status
Simulation time 263274787647 ps
CPU time 4873.52 seconds
Started Dec 27 01:18:27 PM PST 23
Finished Dec 27 02:39:42 PM PST 23
Peak memory 645056 kb
Host smart-f7df3f66-0e1e-4737-9c4d-7727223a5fc9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3820185062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_128.3820185062 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_shake_256.3708297305
Short name T155
Test name
Test status
Simulation time 227061343779 ps
CPU time 4073.43 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 02:26:27 PM PST 23
Peak memory 557848 kb
Host smart-ba3bdf7c-9fc2-4a4b-be98-f11fa02795c2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3708297305 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_256.3708297305 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/49.kmac_alert_test.1542699074
Short name T545
Test name
Test status
Simulation time 52550122 ps
CPU time 0.83 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 01:18:34 PM PST 23
Peak memory 205076 kb
Host smart-661bfde4-17de-4f90-b931-fae13ba6ae85
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1542699074 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_alert_test.1542699074 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_alert_test/latest


Test location /workspace/coverage/default/49.kmac_app.1799317105
Short name T415
Test name
Test status
Simulation time 9854707623 ps
CPU time 112.22 seconds
Started Dec 27 01:18:57 PM PST 23
Finished Dec 27 01:20:49 PM PST 23
Peak memory 231924 kb
Host smart-bd563216-3ee1-4780-b9ff-0f5c73e6817c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1799317105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_app.1799317105 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_app/latest


Test location /workspace/coverage/default/49.kmac_burst_write.430695979
Short name T513
Test name
Test status
Simulation time 18298428631 ps
CPU time 668.17 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:29:38 PM PST 23
Peak memory 230828 kb
Host smart-10672f0b-1065-4bc7-bc3e-4e8106d8514d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=430695979 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_burst_write.430695979 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_burst_write/latest


Test location /workspace/coverage/default/49.kmac_entropy_refresh.4121932039
Short name T593
Test name
Test status
Simulation time 30257725209 ps
CPU time 329.54 seconds
Started Dec 27 01:19:01 PM PST 23
Finished Dec 27 01:24:31 PM PST 23
Peak memory 247384 kb
Host smart-480d9803-96a4-4234-8eeb-08521cc0a166
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4121932039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_entropy_refresh.4121932039 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/49.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/49.kmac_key_error.515893034
Short name T26
Test name
Test status
Simulation time 133773897 ps
CPU time 1.3 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:18:31 PM PST 23
Peak memory 206452 kb
Host smart-326156d5-59f4-4fea-b31e-0f60a80c9fe9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=515893034 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_key_error.515893034 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_key_error/latest


Test location /workspace/coverage/default/49.kmac_lc_escalation.962782173
Short name T9
Test name
Test status
Simulation time 98391186 ps
CPU time 1.2 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 01:18:32 PM PST 23
Peak memory 215524 kb
Host smart-10bec335-9982-4093-ad07-0ee78b00aa0f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=962782173 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_lc_escalation.962782173 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/49.kmac_lc_escalation/latest


Test location /workspace/coverage/default/49.kmac_long_msg_and_output.3540515721
Short name T258
Test name
Test status
Simulation time 105019203815 ps
CPU time 758.55 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:31:35 PM PST 23
Peak memory 288256 kb
Host smart-2d19f681-b3c8-4954-afb0-f55403995d93
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3540515721 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_long_msg_a
nd_output.3540515721 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/49.kmac_sideload.3236715037
Short name T429
Test name
Test status
Simulation time 101396415269 ps
CPU time 328.81 seconds
Started Dec 27 01:18:33 PM PST 23
Finished Dec 27 01:24:03 PM PST 23
Peak memory 243368 kb
Host smart-423fd47c-fdcc-4348-b98b-00d9a546ea01
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3236715037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_sideload.3236715037 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_sideload/latest


Test location /workspace/coverage/default/49.kmac_smoke.3278959289
Short name T397
Test name
Test status
Simulation time 449271146 ps
CPU time 22.35 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:18:54 PM PST 23
Peak memory 218640 kb
Host smart-b26c30ce-2a1d-4ea7-be6b-3d8ec5cabae5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3278959289 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_smoke.3278959289 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_smoke/latest


Test location /workspace/coverage/default/49.kmac_stress_all.645717914
Short name T541
Test name
Test status
Simulation time 422581610891 ps
CPU time 2763.63 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 02:05:04 PM PST 23
Peak memory 518636 kb
Host smart-0f7fa6a7-302b-4b67-9353-14b5c451cecb
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=645717914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all.645717914 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_stress_all/latest


Test location /workspace/coverage/default/49.kmac_stress_all_with_rand_reset.1681330891
Short name T890
Test name
Test status
Simulation time 67007290207 ps
CPU time 1319.22 seconds
Started Dec 27 01:18:56 PM PST 23
Finished Dec 27 01:40:55 PM PST 23
Peak memory 322564 kb
Host smart-5ab5c77d-5e9f-43a3-b38a-c199215c5b80
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1681330891 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all_with_rand_reset.1681330891 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_kmac.2194196180
Short name T334
Test name
Test status
Simulation time 254933018 ps
CPU time 3.99 seconds
Started Dec 27 01:18:34 PM PST 23
Finished Dec 27 01:18:39 PM PST 23
Peak memory 209196 kb
Host smart-414f4615-b0fb-4599-a5d5-40a377f8a57f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2194196180 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 49.kmac_test_vectors_kmac.2194196180 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_kmac_xof.2021159540
Short name T1136
Test name
Test status
Simulation time 79314585 ps
CPU time 4.12 seconds
Started Dec 27 01:18:31 PM PST 23
Finished Dec 27 01:18:36 PM PST 23
Peak memory 208988 kb
Host smart-8ef89dcc-1db2-499d-a93b-319d250e40ee
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2021159540 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 49.kmac_test_vectors_kmac_xof.2021159540 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_224.4012614742
Short name T724
Test name
Test status
Simulation time 329417462543 ps
CPU time 1785.41 seconds
Started Dec 27 01:18:25 PM PST 23
Finished Dec 27 01:48:12 PM PST 23
Peak memory 376040 kb
Host smart-051ab3d1-87cf-44f0-a18d-8ca938a0c487
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4012614742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_224.4012614742 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_256.824045877
Short name T954
Test name
Test status
Simulation time 63249537339 ps
CPU time 1667.85 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 01:46:48 PM PST 23
Peak memory 375168 kb
Host smart-ff575356-4568-4f4e-96bf-eb4a393afb57
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=824045877 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_256.824045877 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_384.642501022
Short name T889
Test name
Test status
Simulation time 61046927417 ps
CPU time 1313.54 seconds
Started Dec 27 01:18:27 PM PST 23
Finished Dec 27 01:40:21 PM PST 23
Peak memory 335692 kb
Host smart-d59b70ab-3ecc-44af-96cb-a9df96234606
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=642501022 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_384.642501022 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_512.693330547
Short name T948
Test name
Test status
Simulation time 234137606103 ps
CPU time 1024.98 seconds
Started Dec 27 01:18:59 PM PST 23
Finished Dec 27 01:36:05 PM PST 23
Peak memory 296336 kb
Host smart-febe31cc-5619-44f8-bca3-a8422da7320c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=693330547 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_512.693330547 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_shake_128.1376881596
Short name T501
Test name
Test status
Simulation time 50689029655 ps
CPU time 3869.53 seconds
Started Dec 27 01:18:28 PM PST 23
Finished Dec 27 02:22:58 PM PST 23
Peak memory 635508 kb
Host smart-cd456f77-2d84-4a70-b442-a1dfed0f6b31
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1376881596 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_128.1376881596 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_shake_256.3813194962
Short name T899
Test name
Test status
Simulation time 44518519315 ps
CPU time 3261.54 seconds
Started Dec 27 01:18:29 PM PST 23
Finished Dec 27 02:12:52 PM PST 23
Peak memory 577576 kb
Host smart-4d819b05-3b3e-4937-aae7-86c73f3eef60
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3813194962 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_256.3813194962 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/5.kmac_alert_test.2086928117
Short name T188
Test name
Test status
Simulation time 33531943 ps
CPU time 0.72 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:16:00 PM PST 23
Peak memory 205084 kb
Host smart-609ddaf5-5b72-4afa-8cfc-3fa2a8da6cc5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2086928117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_alert_test.2086928117 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_alert_test/latest


Test location /workspace/coverage/default/5.kmac_app.2708586275
Short name T1085
Test name
Test status
Simulation time 25504924704 ps
CPU time 195.2 seconds
Started Dec 27 01:15:54 PM PST 23
Finished Dec 27 01:19:11 PM PST 23
Peak memory 238588 kb
Host smart-661acd57-ba44-4bc9-a1b8-b3f4af362eaa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2708586275 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app.2708586275 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_app/latest


Test location /workspace/coverage/default/5.kmac_app_with_partial_data.938106441
Short name T834
Test name
Test status
Simulation time 2817744164 ps
CPU time 47.44 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:52 PM PST 23
Peak memory 223912 kb
Host smart-262deb4b-b23d-4d2b-bf76-eee3fb520761
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=938106441 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app_with_partial_data.938106441 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/5.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/5.kmac_burst_write.3794953353
Short name T730
Test name
Test status
Simulation time 168570567309 ps
CPU time 276.44 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:20:37 PM PST 23
Peak memory 225432 kb
Host smart-56d00602-c55b-4095-8947-f4b77faee20e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3794953353 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_burst_write.3794953353 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_burst_write/latest


Test location /workspace/coverage/default/5.kmac_edn_timeout_error.2173785070
Short name T938
Test name
Test status
Simulation time 184477121 ps
CPU time 3.99 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:09 PM PST 23
Peak memory 223428 kb
Host smart-b77b71c4-d774-4dfc-8892-416001c22d3f
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2173785070 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_edn_timeout_error.2173785070 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/5.kmac_entropy_mode_error.3023865537
Short name T302
Test name
Test status
Simulation time 231002019 ps
CPU time 16.04 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:16:12 PM PST 23
Peak memory 223664 kb
Host smart-b7ec67a5-9573-41d0-8a6e-0ec499aff69c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3023865537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_mode_error.3023865537 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/5.kmac_entropy_ready_error.2780160318
Short name T1129
Test name
Test status
Simulation time 13962726550 ps
CPU time 60.58 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:16:55 PM PST 23
Peak memory 216608 kb
Host smart-188c3e2f-a47d-4abd-a7bd-55144635c1b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2780160318 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_ready_error.2780160318 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/5.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/5.kmac_entropy_refresh.1676375827
Short name T360
Test name
Test status
Simulation time 65681860950 ps
CPU time 93.28 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:17:35 PM PST 23
Peak memory 229068 kb
Host smart-0359c1f0-c600-4cdd-9773-6ca31c926bc2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1676375827 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_refresh.1676375827 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/5.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/5.kmac_error.3043880189
Short name T671
Test name
Test status
Simulation time 928743363 ps
CPU time 59.93 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:17:06 PM PST 23
Peak memory 240232 kb
Host smart-ae7c8aae-9eb1-4351-9918-58583b3e3dde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3043880189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_error.3043880189 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_error/latest


Test location /workspace/coverage/default/5.kmac_key_error.2384180461
Short name T1023
Test name
Test status
Simulation time 411938099 ps
CPU time 2.57 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:08 PM PST 23
Peak memory 207148 kb
Host smart-1de93df7-64db-4536-94c7-7b9eb6d564fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2384180461 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_key_error.2384180461 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_key_error/latest


Test location /workspace/coverage/default/5.kmac_lc_escalation.2634273572
Short name T372
Test name
Test status
Simulation time 143559547 ps
CPU time 1.13 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:07 PM PST 23
Peak memory 215500 kb
Host smart-6ce1eee9-63e1-49ce-aab0-cf64d703306c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2634273572 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_lc_escalation.2634273572 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/5.kmac_lc_escalation/latest


Test location /workspace/coverage/default/5.kmac_long_msg_and_output.56011152
Short name T213
Test name
Test status
Simulation time 2228203492 ps
CPU time 178.9 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:19:02 PM PST 23
Peak memory 235980 kb
Host smart-e1034295-92b1-4eee-9349-23121ac55c77
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=56011152 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_and
_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_long_msg_and_
output.56011152 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/5.kmac_mubi.1953394596
Short name T960
Test name
Test status
Simulation time 5302852970 ps
CPU time 150.92 seconds
Started Dec 27 01:16:06 PM PST 23
Finished Dec 27 01:18:39 PM PST 23
Peak memory 237172 kb
Host smart-480c4faf-e75d-4e06-8c4b-f6b789a0b77f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1953394596 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_mubi.1953394596 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_mubi/latest


Test location /workspace/coverage/default/5.kmac_sideload.2011043302
Short name T306
Test name
Test status
Simulation time 22413310460 ps
CPU time 141.82 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:18:25 PM PST 23
Peak memory 231804 kb
Host smart-1963cde0-b9a5-4ed1-90a3-720f6286fb9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2011043302 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_sideload.2011043302 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_sideload/latest


Test location /workspace/coverage/default/5.kmac_smoke.599863740
Short name T159
Test name
Test status
Simulation time 2591452644 ps
CPU time 54.76 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:16:57 PM PST 23
Peak memory 221572 kb
Host smart-83dfc196-88ba-4ea4-b0ac-99560665fd38
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=599863740 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_smoke.599863740 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_smoke/latest


Test location /workspace/coverage/default/5.kmac_stress_all.1028070075
Short name T310
Test name
Test status
Simulation time 60127265607 ps
CPU time 1170.57 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:35:37 PM PST 23
Peak memory 346624 kb
Host smart-e76360b2-d046-4608-adff-015197c9c643
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1028070075 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all.1028070075 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_stress_all/latest


Test location /workspace/coverage/default/5.kmac_stress_all_with_rand_reset.4258826704
Short name T843
Test name
Test status
Simulation time 333545946946 ps
CPU time 1361.04 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:38:41 PM PST 23
Peak memory 349168 kb
Host smart-4c59ffe2-e151-4352-8339-1c5f654467a8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4258826704 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all_with_rand_reset.4258826704 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_kmac.726789244
Short name T1010
Test name
Test status
Simulation time 589172421 ps
CPU time 4.59 seconds
Started Dec 27 01:16:06 PM PST 23
Finished Dec 27 01:16:13 PM PST 23
Peak memory 215756 kb
Host smart-a572e8ae-6e23-4f21-937f-9fd1c971a7a5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=726789244 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 5.kmac_test_vectors_kmac.726789244 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_kmac_xof.129146155
Short name T456
Test name
Test status
Simulation time 1242708558 ps
CPU time 4.15 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:16:04 PM PST 23
Peak memory 215772 kb
Host smart-5f5cdc4d-8a4c-4009-9dda-69ebd6491352
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=129146155 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 5.kmac_test_vectors_kmac_xof.129146155 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_224.4016891480
Short name T850
Test name
Test status
Simulation time 67390753566 ps
CPU time 1621.91 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:43:07 PM PST 23
Peak memory 392676 kb
Host smart-474c27e3-3389-4a68-96f9-35b5e7bb4331
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4016891480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_224.4016891480 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_256.4047544939
Short name T271
Test name
Test status
Simulation time 72873381255 ps
CPU time 1455.04 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:40:15 PM PST 23
Peak memory 368600 kb
Host smart-2ea77dec-286e-4c49-a4e4-3d0e8f167f79
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4047544939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_256.4047544939 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_384.2258525282
Short name T1083
Test name
Test status
Simulation time 48957237232 ps
CPU time 1309.02 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:37:56 PM PST 23
Peak memory 340928 kb
Host smart-a904f305-9977-4a38-aa08-7f798d09117d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2258525282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_384.2258525282 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_512.1608676541
Short name T691
Test name
Test status
Simulation time 194401445963 ps
CPU time 972.68 seconds
Started Dec 27 01:18:15 PM PST 23
Finished Dec 27 01:34:29 PM PST 23
Peak memory 293864 kb
Host smart-b9b4a66f-daef-4726-8ae9-26b2ceb10d45
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1608676541 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_512.1608676541 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_shake_128.1061561368
Short name T810
Test name
Test status
Simulation time 783573125833 ps
CPU time 4419.01 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 02:29:46 PM PST 23
Peak memory 651448 kb
Host smart-10c40c32-4783-4f0f-85a2-99cccd38a831
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1061561368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_128.1061561368 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_shake_256.3212831269
Short name T497
Test name
Test status
Simulation time 148018923557 ps
CPU time 3844.17 seconds
Started Dec 27 01:15:54 PM PST 23
Finished Dec 27 02:19:59 PM PST 23
Peak memory 559748 kb
Host smart-c6e7340f-df0b-407d-b0be-721c9099e361
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3212831269 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_256.3212831269 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/6.kmac_alert_test.2077503466
Short name T215
Test name
Test status
Simulation time 19311752 ps
CPU time 0.77 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:15:59 PM PST 23
Peak memory 205112 kb
Host smart-4277aba5-2d77-436d-a82f-e3c98c162648
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2077503466 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_alert_test.2077503466 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_alert_test/latest


Test location /workspace/coverage/default/6.kmac_app.643341634
Short name T503
Test name
Test status
Simulation time 17013015979 ps
CPU time 323.49 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:21:17 PM PST 23
Peak memory 247308 kb
Host smart-6edb25c8-be3b-4b49-996f-2e1d60693353
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=643341634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app.643341634 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_app/latest


Test location /workspace/coverage/default/6.kmac_app_with_partial_data.3525170784
Short name T134
Test name
Test status
Simulation time 32342629776 ps
CPU time 155.41 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:18:36 PM PST 23
Peak memory 234812 kb
Host smart-d9133366-e7f3-40cb-bd1f-811d3e5bdbda
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3525170784 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app_with_partial_data.3525170784 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/6.kmac_burst_write.826825388
Short name T345
Test name
Test status
Simulation time 9657403676 ps
CPU time 119.22 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:18:01 PM PST 23
Peak memory 223816 kb
Host smart-6e2ceb99-d4c9-47b0-8550-4447099de113
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=826825388 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_burst_write.826825388 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_burst_write/latest


Test location /workspace/coverage/default/6.kmac_edn_timeout_error.1328788269
Short name T917
Test name
Test status
Simulation time 1106605170 ps
CPU time 19.81 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:16:18 PM PST 23
Peak memory 223552 kb
Host smart-c00a8f8f-b5b7-44fc-9acd-27ca089c777c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1328788269 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_edn_timeout_error.1328788269 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/6.kmac_entropy_mode_error.2253065068
Short name T754
Test name
Test status
Simulation time 880009055 ps
CPU time 8.47 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:14 PM PST 23
Peak memory 215440 kb
Host smart-25090730-ecff-496e-9d2d-de6ca4bdd2f4
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2253065068 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_mode_error.2253065068 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/6.kmac_entropy_ready_error.1901843653
Short name T944
Test name
Test status
Simulation time 7602009132 ps
CPU time 22.35 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 215672 kb
Host smart-1885dab2-3c37-4a30-9c76-1bd3987c5060
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1901843653 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_ready_error.1901843653 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/6.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/6.kmac_entropy_refresh.1535403951
Short name T78
Test name
Test status
Simulation time 3362255801 ps
CPU time 110.47 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:17:58 PM PST 23
Peak memory 232720 kb
Host smart-ac29b44f-bc8d-4a7c-a8f9-a0be5a662915
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1535403951 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_refresh.1535403951 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/6.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/6.kmac_error.3204191769
Short name T1050
Test name
Test status
Simulation time 16779986780 ps
CPU time 118.48 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:18:05 PM PST 23
Peak memory 239260 kb
Host smart-910ee18a-dc54-40cf-9cbc-31437c1423ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3204191769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_error.3204191769 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_error/latest


Test location /workspace/coverage/default/6.kmac_key_error.51034344
Short name T663
Test name
Test status
Simulation time 953858408 ps
CPU time 5.03 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:15:58 PM PST 23
Peak memory 207300 kb
Host smart-73b18522-b1a0-48e7-96fc-a45d151ea669
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=51034344 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_key_error.51034344 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_key_error/latest


Test location /workspace/coverage/default/6.kmac_lc_escalation.1834677908
Short name T643
Test name
Test status
Simulation time 981472836 ps
CPU time 6.5 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:16:00 PM PST 23
Peak memory 220760 kb
Host smart-bb3fe328-dc34-48c2-9c8b-b7524d55069d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1834677908 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_lc_escalation.1834677908 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/6.kmac_lc_escalation/latest


Test location /workspace/coverage/default/6.kmac_long_msg_and_output.3971097703
Short name T789
Test name
Test status
Simulation time 279499103454 ps
CPU time 1754.09 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:45:12 PM PST 23
Peak memory 378256 kb
Host smart-d8e6486e-f93c-49c6-9bfa-d495b20681e6
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3971097703 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_long_msg_an
d_output.3971097703 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/6.kmac_mubi.2476138124
Short name T367
Test name
Test status
Simulation time 7609985005 ps
CPU time 96.13 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:17:44 PM PST 23
Peak memory 229856 kb
Host smart-559a0db7-e18f-4dac-a438-3929d5064197
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2476138124 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_mubi.2476138124 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_mubi/latest


Test location /workspace/coverage/default/6.kmac_sideload.2292675796
Short name T884
Test name
Test status
Simulation time 26763106427 ps
CPU time 365.91 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:22:07 PM PST 23
Peak memory 248588 kb
Host smart-5a8ca1fd-ec77-4abe-8a48-e3e8235bba7d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2292675796 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_sideload.2292675796 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_sideload/latest


Test location /workspace/coverage/default/6.kmac_smoke.1635497230
Short name T613
Test name
Test status
Simulation time 2324497535 ps
CPU time 43.01 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:16:42 PM PST 23
Peak memory 221544 kb
Host smart-3791de77-b6dd-4b49-bb5e-616d3a2e37ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1635497230 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_smoke.1635497230 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_smoke/latest


Test location /workspace/coverage/default/6.kmac_stress_all.504629466
Short name T686
Test name
Test status
Simulation time 4555221014 ps
CPU time 85.28 seconds
Started Dec 27 01:15:53 PM PST 23
Finished Dec 27 01:17:20 PM PST 23
Peak memory 222320 kb
Host smart-c6655aa0-cdf6-46cf-a1de-f7ad8caa8e58
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=504629466 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all.504629466 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_stress_all/latest


Test location /workspace/coverage/default/6.kmac_stress_all_with_rand_reset.32366669
Short name T590
Test name
Test status
Simulation time 38472750048 ps
CPU time 818.6 seconds
Started Dec 27 01:15:54 PM PST 23
Finished Dec 27 01:29:34 PM PST 23
Peak memory 322520 kb
Host smart-64a805dd-9d66-45ed-ae21-2ac1eb22c244
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=32366669 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all_with_rand_reset.32366669 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_kmac.1804355782
Short name T930
Test name
Test status
Simulation time 1854370086 ps
CPU time 4.39 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 01:16:02 PM PST 23
Peak memory 215740 kb
Host smart-7ac967a7-957c-4bb4-a635-9319c896d071
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1804355782 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 6.kmac_test_vectors_kmac.1804355782 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_kmac_xof.4151375611
Short name T424
Test name
Test status
Simulation time 234814177 ps
CPU time 3.78 seconds
Started Dec 27 01:15:51 PM PST 23
Finished Dec 27 01:15:56 PM PST 23
Peak memory 215616 kb
Host smart-2e0519a6-ae95-4408-ab07-f7080f5cec26
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4151375611 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 6.kmac_test_vectors_kmac_xof.4151375611 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_224.3708340857
Short name T631
Test name
Test status
Simulation time 275023394477 ps
CPU time 1583.79 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:42:22 PM PST 23
Peak memory 400352 kb
Host smart-dd9def05-3bd6-44d2-a3cc-7e934988da9d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3708340857 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_224.3708340857 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_256.3258102321
Short name T947
Test name
Test status
Simulation time 239628482372 ps
CPU time 1591.31 seconds
Started Dec 27 01:15:52 PM PST 23
Finished Dec 27 01:42:25 PM PST 23
Peak memory 366976 kb
Host smart-8ad831fc-7b45-47a9-bf2a-ea5bfaefa5ac
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3258102321 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_256.3258102321 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_384.3471086673
Short name T919
Test name
Test status
Simulation time 46449077290 ps
CPU time 1312.29 seconds
Started Dec 27 01:16:06 PM PST 23
Finished Dec 27 01:38:01 PM PST 23
Peak memory 332140 kb
Host smart-3f0f7d00-a796-43e0-a9e6-9622048c7239
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3471086673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_384.3471086673 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_512.466907756
Short name T623
Test name
Test status
Simulation time 9600317956 ps
CPU time 777.27 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:29:00 PM PST 23
Peak memory 293460 kb
Host smart-9e8a2e92-067f-4f3d-9158-a90806953de7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=466907756 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_512.466907756 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_shake_128.2407571318
Short name T627
Test name
Test status
Simulation time 1034456949839 ps
CPU time 4997.07 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 02:39:22 PM PST 23
Peak memory 657504 kb
Host smart-4a1315ec-85ca-4542-abc6-9e63fce374d8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2407571318 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_128.2407571318 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_shake_256.3909406624
Short name T907
Test name
Test status
Simulation time 149460614360 ps
CPU time 3779.32 seconds
Started Dec 27 01:15:56 PM PST 23
Finished Dec 27 02:18:57 PM PST 23
Peak memory 575852 kb
Host smart-0f53c7aa-5887-4a7e-9a5b-9df5f9c80ec5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3909406624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_256.3909406624 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/7.kmac_alert_test.1586973361
Short name T446
Test name
Test status
Simulation time 57790781 ps
CPU time 0.85 seconds
Started Dec 27 01:16:07 PM PST 23
Finished Dec 27 01:16:10 PM PST 23
Peak memory 205112 kb
Host smart-11d5c94c-3774-437f-aa31-11f88b6874eb
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1586973361 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_alert_test.1586973361 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_alert_test/latest


Test location /workspace/coverage/default/7.kmac_app.588038235
Short name T1025
Test name
Test status
Simulation time 64960754007 ps
CPU time 227.81 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:19:47 PM PST 23
Peak memory 240068 kb
Host smart-5196676c-46c5-4e9e-87ba-955026db64c5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=588038235 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app.588038235 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_app/latest


Test location /workspace/coverage/default/7.kmac_app_with_partial_data.1325723324
Short name T353
Test name
Test status
Simulation time 44660183787 ps
CPU time 248 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:20:07 PM PST 23
Peak memory 239872 kb
Host smart-824193c6-32ab-462d-9f01-e3f3a6b512a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1325723324 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app_with_partial_data.1325723324 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/7.kmac_burst_write.150152698
Short name T778
Test name
Test status
Simulation time 10286354851 ps
CPU time 235.85 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:19:56 PM PST 23
Peak memory 227336 kb
Host smart-6778dd89-ec43-4e0f-ba38-a90295ff9b73
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=150152698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_burst_write.150152698 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_burst_write/latest


Test location /workspace/coverage/default/7.kmac_edn_timeout_error.1480103115
Short name T1080
Test name
Test status
Simulation time 190766372 ps
CPU time 5.36 seconds
Started Dec 27 01:16:06 PM PST 23
Finished Dec 27 01:16:14 PM PST 23
Peak memory 215496 kb
Host smart-7f15c622-ac96-4a55-a29e-fbebebc83897
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1480103115 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_edn_timeout_error.1480103115 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/7.kmac_entropy_mode_error.2347219743
Short name T448
Test name
Test status
Simulation time 144679159 ps
CPU time 4.03 seconds
Started Dec 27 01:16:07 PM PST 23
Finished Dec 27 01:16:14 PM PST 23
Peak memory 215532 kb
Host smart-034c2d70-ca37-43b5-a0cb-b6f4202156f9
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2347219743 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_mode_error.2347219743 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/7.kmac_entropy_ready_error.1641190677
Short name T952
Test name
Test status
Simulation time 1106522816 ps
CPU time 14.21 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:16:18 PM PST 23
Peak memory 215672 kb
Host smart-14f05147-2574-4b0b-8e59-acd82d665b31
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1641190677 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_ready_error.1641190677 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/7.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/7.kmac_entropy_refresh.2885340731
Short name T392
Test name
Test status
Simulation time 2770686156 ps
CPU time 31.27 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:16:28 PM PST 23
Peak memory 223876 kb
Host smart-0234112b-53d4-4a66-aa97-af237a03164a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2885340731 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_refresh.2885340731 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/7.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/7.kmac_error.2929537459
Short name T96
Test name
Test status
Simulation time 37784866341 ps
CPU time 376.05 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:22:23 PM PST 23
Peak memory 256720 kb
Host smart-16edf580-3044-4c4b-941f-287b13c04d77
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2929537459 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_error.2929537459 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_error/latest


Test location /workspace/coverage/default/7.kmac_key_error.1637188328
Short name T406
Test name
Test status
Simulation time 816765576 ps
CPU time 4.48 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:09 PM PST 23
Peak memory 207176 kb
Host smart-f5cc85ce-71ae-4b61-8fd0-e23cdc5822f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1637188328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_key_error.1637188328 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_key_error/latest


Test location /workspace/coverage/default/7.kmac_long_msg_and_output.2697946972
Short name T934
Test name
Test status
Simulation time 438963493207 ps
CPU time 2418.81 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:56:22 PM PST 23
Peak memory 458448 kb
Host smart-18aa709d-fd1c-41eb-8e0c-c2127056f6f2
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2697946972 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_long_msg_an
d_output.2697946972 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/7.kmac_mubi.3234654670
Short name T702
Test name
Test status
Simulation time 4094051913 ps
CPU time 102.01 seconds
Started Dec 27 01:16:07 PM PST 23
Finished Dec 27 01:17:51 PM PST 23
Peak memory 230080 kb
Host smart-a29e3283-5ab1-4844-95d4-7272a1f4cc8d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3234654670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_mubi.3234654670 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_mubi/latest


Test location /workspace/coverage/default/7.kmac_sideload.3237754986
Short name T493
Test name
Test status
Simulation time 4277884388 ps
CPU time 158.63 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:18:46 PM PST 23
Peak memory 235256 kb
Host smart-2db7c55b-0db3-4b0e-a47e-27a1870083bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3237754986 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_sideload.3237754986 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_sideload/latest


Test location /workspace/coverage/default/7.kmac_smoke.1719877492
Short name T232
Test name
Test status
Simulation time 917432005 ps
CPU time 46.52 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:51 PM PST 23
Peak memory 219556 kb
Host smart-5bb4c0a1-5808-4db8-9947-b9b512a6f9d9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1719877492 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_smoke.1719877492 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_smoke/latest


Test location /workspace/coverage/default/7.kmac_stress_all.4060292465
Short name T45
Test name
Test status
Simulation time 11646687039 ps
CPU time 376.3 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:22:23 PM PST 23
Peak memory 262808 kb
Host smart-e3960f27-e41f-4259-95ea-e41003369393
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=4060292465 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_stress_all.4060292465 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_stress_all/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_kmac.2502795413
Short name T977
Test name
Test status
Simulation time 71135231 ps
CPU time 4.02 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:16:05 PM PST 23
Peak memory 209044 kb
Host smart-580ec563-05fc-444d-b23c-eb9bb12e7a05
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2502795413 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 7.kmac_test_vectors_kmac.2502795413 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_kmac_xof.4039623309
Short name T1007
Test name
Test status
Simulation time 346869258 ps
CPU time 4.42 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:16:12 PM PST 23
Peak memory 215684 kb
Host smart-6881e09b-b099-4f63-b6fe-57180a44c642
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4039623309 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 7.kmac_test_vectors_kmac_xof.4039623309 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_224.1592662477
Short name T583
Test name
Test status
Simulation time 79913035659 ps
CPU time 1539.03 seconds
Started Dec 27 01:15:55 PM PST 23
Finished Dec 27 01:41:36 PM PST 23
Peak memory 375544 kb
Host smart-f4a7e546-ce01-4a08-bee6-8364541909c4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1592662477 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_224.1592662477 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_256.1924550931
Short name T403
Test name
Test status
Simulation time 17697235998 ps
CPU time 1448.17 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:40:08 PM PST 23
Peak memory 368996 kb
Host smart-e040e9ad-e6b9-402a-a38e-571c221b2a02
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1924550931 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_256.1924550931 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_384.1411974544
Short name T645
Test name
Test status
Simulation time 250552304737 ps
CPU time 1298.35 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:37:43 PM PST 23
Peak memory 331432 kb
Host smart-7daef80f-4109-4264-8df9-82f516693899
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1411974544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_384.1411974544 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_512.1125079091
Short name T413
Test name
Test status
Simulation time 34841989628 ps
CPU time 879.87 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:30:43 PM PST 23
Peak memory 297484 kb
Host smart-730a8341-1404-4a11-bf4e-fcdf949acf07
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1125079091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_512.1125079091 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_shake_128.2465715691
Short name T225
Test name
Test status
Simulation time 158547715736 ps
CPU time 3880.75 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 02:20:48 PM PST 23
Peak memory 647536 kb
Host smart-4e93c7b4-fff4-44ca-b7ae-a29d3e0f10c9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2465715691 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_128.2465715691 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_shake_256.3100598680
Short name T445
Test name
Test status
Simulation time 173732429274 ps
CPU time 3308.77 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 02:11:14 PM PST 23
Peak memory 565020 kb
Host smart-5d222f86-bde9-4b04-80d4-a659bdbbfa6e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3100598680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_256.3100598680 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/8.kmac_alert_test.1058382319
Short name T274
Test name
Test status
Simulation time 21365861 ps
CPU time 0.74 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:16:27 PM PST 23
Peak memory 205156 kb
Host smart-46aa06d4-6c0c-438e-9dbd-9131fd950095
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1058382319 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_alert_test.1058382319 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_alert_test/latest


Test location /workspace/coverage/default/8.kmac_app.1857755705
Short name T496
Test name
Test status
Simulation time 10998959970 ps
CPU time 208.77 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:19:34 PM PST 23
Peak memory 238968 kb
Host smart-7303b444-2f23-4d82-8227-b05525af59db
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1857755705 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app.1857755705 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_app/latest


Test location /workspace/coverage/default/8.kmac_app_with_partial_data.2680431564
Short name T882
Test name
Test status
Simulation time 8695013907 ps
CPU time 186.61 seconds
Started Dec 27 01:15:57 PM PST 23
Finished Dec 27 01:19:06 PM PST 23
Peak memory 237308 kb
Host smart-8d0fbbf9-8a26-48b5-a2ed-7dd2e622db8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2680431564 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app_with_partial_data.2680431564 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/8.kmac_burst_write.4253123228
Short name T924
Test name
Test status
Simulation time 753101670 ps
CPU time 11.45 seconds
Started Dec 27 01:16:07 PM PST 23
Finished Dec 27 01:16:21 PM PST 23
Peak memory 215716 kb
Host smart-8f75fabb-f504-47ba-8bca-f1e6b4d888ec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4253123228 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_burst_write.4253123228 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_burst_write/latest


Test location /workspace/coverage/default/8.kmac_edn_timeout_error.3172787370
Short name T199
Test name
Test status
Simulation time 181977680 ps
CPU time 13.12 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:35 PM PST 23
Peak memory 218776 kb
Host smart-22967db2-d849-4b28-9595-b37c81b63a94
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3172787370 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_edn_timeout_error.3172787370 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/8.kmac_entropy_mode_error.2551786899
Short name T243
Test name
Test status
Simulation time 1577985857 ps
CPU time 29.55 seconds
Started Dec 27 01:16:01 PM PST 23
Finished Dec 27 01:16:33 PM PST 23
Peak memory 223756 kb
Host smart-8f36fca1-bad4-42a5-b748-de1964ff6927
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2551786899 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_mode_error.2551786899 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/8.kmac_entropy_ready_error.1202244160
Short name T461
Test name
Test status
Simulation time 13412594054 ps
CPU time 37.11 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:16:58 PM PST 23
Peak memory 216528 kb
Host smart-dc8153d1-1906-4beb-9fda-3b5a891ac903
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1202244160 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_ready_error.1202244160 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/8.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/8.kmac_entropy_refresh.1583779421
Short name T409
Test name
Test status
Simulation time 1841029635 ps
CPU time 39.72 seconds
Started Dec 27 01:16:16 PM PST 23
Finished Dec 27 01:16:56 PM PST 23
Peak memory 223920 kb
Host smart-b1c2befe-a969-49c2-97e5-42d4bfa0c7d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1583779421 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_refresh.1583779421 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/8.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/8.kmac_error.3031258745
Short name T97
Test name
Test status
Simulation time 4789214971 ps
CPU time 22.36 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:16:46 PM PST 23
Peak memory 231808 kb
Host smart-9289c335-e5d5-4451-ac37-3e4490fe02fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3031258745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_error.3031258745 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_error/latest


Test location /workspace/coverage/default/8.kmac_key_error.2175111836
Short name T23
Test name
Test status
Simulation time 900753439 ps
CPU time 5.66 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:16:29 PM PST 23
Peak memory 207412 kb
Host smart-9f2df5ac-39a5-44e2-a8fc-f6ec116fec12
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2175111836 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_key_error.2175111836 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_key_error/latest


Test location /workspace/coverage/default/8.kmac_lc_escalation.1555495983
Short name T1130
Test name
Test status
Simulation time 36595008 ps
CPU time 1.39 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:26 PM PST 23
Peak memory 215616 kb
Host smart-645bbad6-644d-4a59-b251-1d854302deca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1555495983 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_lc_escalation.1555495983 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/8.kmac_lc_escalation/latest


Test location /workspace/coverage/default/8.kmac_long_msg_and_output.2952814726
Short name T756
Test name
Test status
Simulation time 289063478359 ps
CPU time 2059.31 seconds
Started Dec 27 01:16:04 PM PST 23
Finished Dec 27 01:50:27 PM PST 23
Peak memory 419028 kb
Host smart-4016c348-c32c-4f52-81e3-637e6917edad
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2952814726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_long_msg_an
d_output.2952814726 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/8.kmac_mubi.1351150016
Short name T40
Test name
Test status
Simulation time 1673565646 ps
CPU time 93.25 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:17:58 PM PST 23
Peak memory 229116 kb
Host smart-30421c27-ca97-46bb-b9ce-de67a77ba502
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1351150016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_mubi.1351150016 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_mubi/latest


Test location /workspace/coverage/default/8.kmac_sideload.2644165871
Short name T254
Test name
Test status
Simulation time 11599170222 ps
CPU time 202.68 seconds
Started Dec 27 01:16:03 PM PST 23
Finished Dec 27 01:19:29 PM PST 23
Peak memory 239528 kb
Host smart-2ffdf98f-7343-4fba-92d0-eced7cf9f161
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2644165871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_sideload.2644165871 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_sideload/latest


Test location /workspace/coverage/default/8.kmac_smoke.2134812578
Short name T483
Test name
Test status
Simulation time 619066708 ps
CPU time 17.46 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:16:24 PM PST 23
Peak memory 217996 kb
Host smart-d1222dd0-6a4f-4b7d-91b2-6b880a97e1d6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2134812578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_smoke.2134812578 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_smoke/latest


Test location /workspace/coverage/default/8.kmac_stress_all.1174889814
Short name T709
Test name
Test status
Simulation time 67873626719 ps
CPU time 1389.92 seconds
Started Dec 27 01:16:17 PM PST 23
Finished Dec 27 01:39:28 PM PST 23
Peak memory 362380 kb
Host smart-722bd5f5-b763-4ef1-8209-cdb473c32fec
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1174889814 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_stress_all.1174889814 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_stress_all/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_kmac.3439416161
Short name T5
Test name
Test status
Simulation time 253608062 ps
CPU time 4.06 seconds
Started Dec 27 01:16:07 PM PST 23
Finished Dec 27 01:16:13 PM PST 23
Peak memory 215764 kb
Host smart-c300c46e-06c1-45cf-8f57-30b78d562277
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3439416161 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 8.kmac_test_vectors_kmac.3439416161 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_kmac_xof.2245627050
Short name T1052
Test name
Test status
Simulation time 1015418994 ps
CPU time 5.43 seconds
Started Dec 27 01:15:58 PM PST 23
Finished Dec 27 01:16:05 PM PST 23
Peak memory 215628 kb
Host smart-3333d2fc-c46b-4c32-8f92-0b9b440d3af0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2245627050 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 8.kmac_test_vectors_kmac_xof.2245627050 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_224.1035546988
Short name T300
Test name
Test status
Simulation time 18860343019 ps
CPU time 1456.29 seconds
Started Dec 27 01:15:59 PM PST 23
Finished Dec 27 01:40:17 PM PST 23
Peak memory 388928 kb
Host smart-ff4a069c-d1a5-4962-a57b-ca27d546e5f7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1035546988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_224.1035546988 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_256.2652631943
Short name T1045
Test name
Test status
Simulation time 18122156739 ps
CPU time 1466.99 seconds
Started Dec 27 01:16:00 PM PST 23
Finished Dec 27 01:40:30 PM PST 23
Peak memory 388132 kb
Host smart-e56a021b-576a-46e3-939b-963a37ef2484
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2652631943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_256.2652631943 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_384.671290860
Short name T80
Test name
Test status
Simulation time 53398201547 ps
CPU time 1017.69 seconds
Started Dec 27 01:16:09 PM PST 23
Finished Dec 27 01:33:08 PM PST 23
Peak memory 329120 kb
Host smart-cbc44744-4a5c-4d88-9fd1-0519e42116cb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=671290860 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_384.671290860 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_512.2170174766
Short name T859
Test name
Test status
Simulation time 9531485908 ps
CPU time 780.45 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:29:06 PM PST 23
Peak memory 294584 kb
Host smart-6af72eae-88b8-4ca4-8ace-4c62712dcb02
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2170174766 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_512.2170174766 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_shake_128.1935667371
Short name T972
Test name
Test status
Simulation time 706612683152 ps
CPU time 4618.52 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 02:33:03 PM PST 23
Peak memory 636192 kb
Host smart-286621f4-7bc5-4105-a881-d802e6cf89c7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1935667371 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_128.1935667371 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_shake_256.2560930629
Short name T139
Test name
Test status
Simulation time 43399643585 ps
CPU time 3412.51 seconds
Started Dec 27 01:16:08 PM PST 23
Finished Dec 27 02:13:03 PM PST 23
Peak memory 555460 kb
Host smart-a94738f9-b51e-4a23-9063-0b12d46ecc9c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2560930629 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_256.2560930629 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/9.kmac_alert_test.278917922
Short name T762
Test name
Test status
Simulation time 47491621 ps
CPU time 0.76 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:25 PM PST 23
Peak memory 205108 kb
Host smart-00ba8eb7-0d80-4485-99c6-9f5489a3e378
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=278917922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_alert_test.278917922 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/9.kmac_alert_test/latest


Test location /workspace/coverage/default/9.kmac_app.1857118292
Short name T396
Test name
Test status
Simulation time 3784621292 ps
CPU time 181.36 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:19:26 PM PST 23
Peak memory 238368 kb
Host smart-76091210-aeba-4f38-834a-69d5e902b553
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1857118292 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app.1857118292 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_app/latest


Test location /workspace/coverage/default/9.kmac_app_with_partial_data.657643152
Short name T1075
Test name
Test status
Simulation time 3464144563 ps
CPU time 73.35 seconds
Started Dec 27 01:16:02 PM PST 23
Finished Dec 27 01:17:18 PM PST 23
Peak memory 228148 kb
Host smart-37ff4775-7c98-4903-80d3-a0c36abfd50f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=657643152 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app_with_partial_data.657643152 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/9.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/9.kmac_burst_write.1457456348
Short name T325
Test name
Test status
Simulation time 5344821227 ps
CPU time 419.69 seconds
Started Dec 27 01:16:20 PM PST 23
Finished Dec 27 01:23:21 PM PST 23
Peak memory 232448 kb
Host smart-c3469421-a7f3-4f0f-bb51-d7e1ce369275
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1457456348 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_burst_write.1457456348 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_burst_write/latest


Test location /workspace/coverage/default/9.kmac_edn_timeout_error.18432440
Short name T1132
Test name
Test status
Simulation time 165006866 ps
CPU time 10.43 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 01:16:29 PM PST 23
Peak memory 223692 kb
Host smart-c8f6ec9f-8186-4b64-8f3f-5c52e6245170
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=18432440 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -
cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_edn_timeout_error.18432440 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/9.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/9.kmac_entropy_mode_error.3355130160
Short name T580
Test name
Test status
Simulation time 2063573165 ps
CPU time 18.35 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 01:16:37 PM PST 23
Peak memory 223552 kb
Host smart-2fa37f29-b022-4be0-959d-4d4316ba2498
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3355130160 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_mode_error.3355130160 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/9.kmac_entropy_ready_error.748572218
Short name T642
Test name
Test status
Simulation time 8380049837 ps
CPU time 21.25 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 01:16:41 PM PST 23
Peak memory 215688 kb
Host smart-15e14fd3-e653-4323-bf1f-88fac07420f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=748572218 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_ready_error.748572218 +enable_maskin
g=0 +sw_key_masked=0
Directory /workspace/9.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/9.kmac_entropy_refresh.3330939958
Short name T1049
Test name
Test status
Simulation time 23370961205 ps
CPU time 114.2 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:18:17 PM PST 23
Peak memory 229588 kb
Host smart-3dfac966-f25e-455f-beaa-07bf2458aaea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3330939958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_refresh.3330939958 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/9.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/9.kmac_error.3849113424
Short name T1003
Test name
Test status
Simulation time 9405281752 ps
CPU time 205.02 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:19:47 PM PST 23
Peak memory 248552 kb
Host smart-bb7e7513-accd-4660-9966-1cfb8e953b99
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3849113424 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_error.3849113424 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_error/latest


Test location /workspace/coverage/default/9.kmac_key_error.923495343
Short name T705
Test name
Test status
Simulation time 4240300892 ps
CPU time 4.21 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:16:29 PM PST 23
Peak memory 207420 kb
Host smart-fb5b5bcd-cb1a-4b13-af69-0aae057ca3ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=923495343 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_key_error.923495343 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_key_error/latest


Test location /workspace/coverage/default/9.kmac_lc_escalation.873917920
Short name T444
Test name
Test status
Simulation time 43417522 ps
CPU time 1.31 seconds
Started Dec 27 01:16:24 PM PST 23
Finished Dec 27 01:16:26 PM PST 23
Peak memory 215524 kb
Host smart-d074341a-35eb-459b-9097-3d0f427d3a67
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=873917920 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_lc_escalation.873917920 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_lc_escalation/latest


Test location /workspace/coverage/default/9.kmac_long_msg_and_output.3618708128
Short name T1071
Test name
Test status
Simulation time 20685917298 ps
CPU time 1637.02 seconds
Started Dec 27 01:16:16 PM PST 23
Finished Dec 27 01:43:34 PM PST 23
Peak memory 422664 kb
Host smart-96dd115c-07aa-451e-9d16-39be141ee983
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3618708128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_long_msg_an
d_output.3618708128 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/9.kmac_mubi.2216317085
Short name T39
Test name
Test status
Simulation time 382740275 ps
CPU time 4.58 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:16:32 PM PST 23
Peak memory 217160 kb
Host smart-f93f8d76-9c35-43c6-b4bd-519359c57ea7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2216317085 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_mubi.2216317085 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_mubi/latest


Test location /workspace/coverage/default/9.kmac_sideload.3397762488
Short name T348
Test name
Test status
Simulation time 2840267249 ps
CPU time 212.08 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:19:56 PM PST 23
Peak memory 239072 kb
Host smart-62c1db2e-afc8-403b-9f21-5c15faf1082f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3397762488 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_sideload.3397762488 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_sideload/latest


Test location /workspace/coverage/default/9.kmac_smoke.62839892
Short name T776
Test name
Test status
Simulation time 1726512451 ps
CPU time 20.97 seconds
Started Dec 27 01:16:23 PM PST 23
Finished Dec 27 01:16:45 PM PST 23
Peak memory 216724 kb
Host smart-553bb286-a20d-4929-996e-a571712c9048
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=62839892 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_smoke.62839892 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_smoke/latest


Test location /workspace/coverage/default/9.kmac_stress_all.1954958209
Short name T607
Test name
Test status
Simulation time 1655248947 ps
CPU time 123.19 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 01:18:26 PM PST 23
Peak memory 240140 kb
Host smart-6aee7b83-a42c-4a62-a5ff-6120f1b04c46
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1954958209 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all.1954958209 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_stress_all/latest


Test location /workspace/coverage/default/9.kmac_stress_all_with_rand_reset.3469488976
Short name T722
Test name
Test status
Simulation time 53065288612 ps
CPU time 2776.98 seconds
Started Dec 27 01:16:21 PM PST 23
Finished Dec 27 02:02:40 PM PST 23
Peak memory 495872 kb
Host smart-3d2c9d55-2f7a-45b4-915b-1df77940abb3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3469488976 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all_with_rand_reset.3469488976 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_kmac.2057330619
Short name T816
Test name
Test status
Simulation time 307019252 ps
CPU time 4.2 seconds
Started Dec 27 01:16:33 PM PST 23
Finished Dec 27 01:16:38 PM PST 23
Peak memory 215588 kb
Host smart-4c36f422-969e-4433-b72f-752e13d18725
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2057330619 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 9.kmac_test_vectors_kmac.2057330619 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_kmac_xof.1402417527
Short name T815
Test name
Test status
Simulation time 66967359 ps
CPU time 3.85 seconds
Started Dec 27 01:16:25 PM PST 23
Finished Dec 27 01:16:31 PM PST 23
Peak memory 215704 kb
Host smart-500b9e02-bdaa-4551-b98b-0500d290d4bb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1402417527 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 9.kmac_test_vectors_kmac_xof.1402417527 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_224.3938079760
Short name T1011
Test name
Test status
Simulation time 381502360509 ps
CPU time 1961.84 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 01:49:01 PM PST 23
Peak memory 377340 kb
Host smart-c491b39f-a0d2-4ac1-959e-5604969d4152
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3938079760 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_224.3938079760 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_256.2968334810
Short name T244
Test name
Test status
Simulation time 96447942819 ps
CPU time 1901.74 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 01:48:02 PM PST 23
Peak memory 388992 kb
Host smart-4ef3de5c-3e95-4908-9192-58d4dec61d94
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2968334810 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_256.2968334810 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_384.3580132918
Short name T723
Test name
Test status
Simulation time 213725320046 ps
CPU time 1301.55 seconds
Started Dec 27 01:16:22 PM PST 23
Finished Dec 27 01:38:06 PM PST 23
Peak memory 335012 kb
Host smart-d8954510-68d5-49e8-95a8-7d30ecb7e923
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3580132918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_384.3580132918 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_512.3707894739
Short name T260
Test name
Test status
Simulation time 9203147812 ps
CPU time 753.87 seconds
Started Dec 27 01:16:17 PM PST 23
Finished Dec 27 01:28:51 PM PST 23
Peak memory 288656 kb
Host smart-44dcb8c2-a5b3-4f2d-add5-257adf41113b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3707894739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_512.3707894739 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_shake_128.1886080380
Short name T137
Test name
Test status
Simulation time 703152083010 ps
CPU time 4406.16 seconds
Started Dec 27 01:16:18 PM PST 23
Finished Dec 27 02:29:46 PM PST 23
Peak memory 631400 kb
Host smart-b3b620d5-3c38-4ebf-a18d-2edd0592f6d6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1886080380 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_128.1886080380 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_shake_256.1908827106
Short name T468
Test name
Test status
Simulation time 43727929827 ps
CPU time 3193.9 seconds
Started Dec 27 01:16:19 PM PST 23
Finished Dec 27 02:09:35 PM PST 23
Peak memory 562300 kb
Host smart-427f1f7a-0101-433c-b470-a552b833fdb2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1908827106 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_256.1908827106 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_shake_256/latest
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%