Summary for Variable key_len
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for key_len
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Key128] |
67184 |
1 |
|
|
T4 |
77 |
|
T5 |
10 |
|
T6 |
12 |
auto[Key192] |
66927 |
1 |
|
|
T4 |
77 |
|
T5 |
10 |
|
T6 |
5 |
auto[Key256] |
85198 |
1 |
|
|
T4 |
61 |
|
T5 |
15 |
|
T6 |
45 |
auto[Key384] |
66921 |
1 |
|
|
T4 |
85 |
|
T5 |
13 |
|
T6 |
11 |
auto[Key512] |
67575 |
1 |
|
|
T4 |
90 |
|
T5 |
15 |
|
T6 |
11 |
Summary for Variable kmac_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for kmac_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
314460 |
1 |
|
|
T4 |
390 |
|
T5 |
11 |
|
T6 |
43 |
auto[1] |
39345 |
1 |
|
|
T5 |
52 |
|
T6 |
41 |
|
T16 |
99 |
Summary for Variable mode
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
3 |
0 |
3 |
100.00 |
Automatically Generated Bins for mode
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Sha3] |
67639 |
1 |
|
|
T4 |
390 |
|
T5 |
4 |
|
T13 |
374 |
auto[Shake] |
243433 |
1 |
|
|
T5 |
7 |
|
T6 |
27 |
|
T16 |
25 |
auto[CShake] |
42733 |
1 |
|
|
T5 |
52 |
|
T6 |
57 |
|
T16 |
99 |
Summary for Variable msg_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for msg_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
177181 |
1 |
|
|
T4 |
210 |
|
T5 |
35 |
|
T6 |
47 |
auto[1] |
176624 |
1 |
|
|
T4 |
180 |
|
T5 |
28 |
|
T6 |
37 |
Summary for Variable sideload
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for sideload
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
342037 |
1 |
|
|
T4 |
390 |
|
T5 |
62 |
|
T6 |
68 |
auto[1] |
11768 |
1 |
|
|
T5 |
1 |
|
T6 |
16 |
|
T17 |
1 |
Summary for Variable state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for state_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
177286 |
1 |
|
|
T4 |
201 |
|
T5 |
28 |
|
T6 |
44 |
auto[1] |
176519 |
1 |
|
|
T4 |
189 |
|
T5 |
35 |
|
T6 |
40 |
Summary for Variable strength
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for strength
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[L128] |
143110 |
1 |
|
|
T5 |
18 |
|
T6 |
43 |
|
T16 |
57 |
auto[L224] |
19927 |
1 |
|
|
T4 |
390 |
|
T5 |
1 |
|
T16 |
1 |
auto[L256] |
162145 |
1 |
|
|
T5 |
41 |
|
T6 |
41 |
|
T13 |
374 |
auto[L384] |
15913 |
1 |
|
|
T5 |
2 |
|
T15 |
310 |
|
T50 |
1 |
auto[L512] |
12710 |
1 |
|
|
T5 |
1 |
|
T14 |
246 |
|
T50 |
1 |
Summary for Variable xof_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for xof_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
331423 |
1 |
|
|
T4 |
390 |
|
T5 |
27 |
|
T6 |
63 |
auto[1] |
22382 |
1 |
|
|
T5 |
36 |
|
T6 |
21 |
|
T16 |
54 |
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
39345 |
1 |
|
|
T5 |
52 |
|
T6 |
41 |
|
T16 |
99 |
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
42733 |
1 |
|
|
T5 |
52 |
|
T6 |
57 |
|
T16 |
99 |
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
243433 |
1 |
|
|
T5 |
7 |
|
T6 |
27 |
|
T16 |
25 |
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
67639 |
1 |
|
|
T4 |
390 |
|
T5 |
4 |
|
T13 |
374 |