SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
95.26 | 96.58 | 92.46 | 100.00 | 87.50 | 94.67 | 98.84 | 96.74 |
T1252 | /workspace/coverage/cover_reg_top/12.kmac_tl_errors.2982637854 | Jan 03 12:31:17 PM PST 24 | Jan 03 12:32:27 PM PST 24 | 90089555 ps | ||
T1253 | /workspace/coverage/cover_reg_top/4.kmac_csr_bit_bash.2733907922 | Jan 03 12:31:36 PM PST 24 | Jan 03 12:33:01 PM PST 24 | 2170398897 ps | ||
T1254 | /workspace/coverage/cover_reg_top/15.kmac_tl_errors.1903914472 | Jan 03 12:31:18 PM PST 24 | Jan 03 12:32:28 PM PST 24 | 123070176 ps | ||
T1255 | /workspace/coverage/cover_reg_top/4.kmac_intr_test.3654881015 | Jan 03 12:31:14 PM PST 24 | Jan 03 12:32:19 PM PST 24 | 25295008 ps | ||
T1256 | /workspace/coverage/cover_reg_top/11.kmac_same_csr_outstanding.1086920816 | Jan 03 12:32:05 PM PST 24 | Jan 03 12:33:42 PM PST 24 | 42847622 ps | ||
T1257 | /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors.2634205158 | Jan 03 12:31:17 PM PST 24 | Jan 03 12:32:25 PM PST 24 | 131878518 ps | ||
T1258 | /workspace/coverage/cover_reg_top/14.kmac_csr_rw.4062590056 | Jan 03 12:31:22 PM PST 24 | Jan 03 12:32:33 PM PST 24 | 53485167 ps | ||
T1259 | /workspace/coverage/cover_reg_top/18.kmac_csr_mem_rw_with_rand_reset.4273966775 | Jan 03 12:31:25 PM PST 24 | Jan 03 12:32:38 PM PST 24 | 61894049 ps | ||
T161 | /workspace/coverage/cover_reg_top/6.kmac_tl_intg_err.2668693110 | Jan 03 12:31:15 PM PST 24 | Jan 03 12:32:25 PM PST 24 | 1122589511 ps | ||
T1260 | /workspace/coverage/cover_reg_top/7.kmac_same_csr_outstanding.3071988625 | Jan 03 12:31:38 PM PST 24 | Jan 03 12:32:58 PM PST 24 | 73792282 ps | ||
T1261 | /workspace/coverage/cover_reg_top/0.kmac_csr_mem_rw_with_rand_reset.1243618449 | Jan 03 12:31:26 PM PST 24 | Jan 03 12:32:39 PM PST 24 | 31562112 ps | ||
T1262 | /workspace/coverage/cover_reg_top/6.kmac_tl_errors.3271164131 | Jan 03 12:31:26 PM PST 24 | Jan 03 12:32:39 PM PST 24 | 46199091 ps | ||
T1263 | /workspace/coverage/cover_reg_top/3.kmac_csr_aliasing.797717929 | Jan 03 12:31:09 PM PST 24 | Jan 03 12:32:20 PM PST 24 | 2141653059 ps | ||
T1264 | /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors.2864667359 | Jan 03 12:31:05 PM PST 24 | Jan 03 12:32:12 PM PST 24 | 23242591 ps | ||
T1265 | /workspace/coverage/cover_reg_top/1.kmac_csr_hw_reset.3029258087 | Jan 03 12:31:01 PM PST 24 | Jan 03 12:32:09 PM PST 24 | 48461407 ps | ||
T1266 | /workspace/coverage/cover_reg_top/17.kmac_tl_errors.262548193 | Jan 03 12:31:28 PM PST 24 | Jan 03 12:32:41 PM PST 24 | 29611154 ps | ||
T1267 | /workspace/coverage/cover_reg_top/22.kmac_intr_test.1265117952 | Jan 03 12:31:15 PM PST 24 | Jan 03 12:32:21 PM PST 24 | 71850553 ps | ||
T1268 | /workspace/coverage/cover_reg_top/8.kmac_tl_errors.589169365 | Jan 03 12:31:17 PM PST 24 | Jan 03 12:32:27 PM PST 24 | 161171069 ps | ||
T1269 | /workspace/coverage/cover_reg_top/14.kmac_tl_intg_err.3330580434 | Jan 03 12:31:10 PM PST 24 | Jan 03 12:32:18 PM PST 24 | 174249377 ps | ||
T1270 | /workspace/coverage/cover_reg_top/12.kmac_intr_test.1196808383 | Jan 03 12:31:12 PM PST 24 | Jan 03 12:32:18 PM PST 24 | 13754572 ps | ||
T1271 | /workspace/coverage/cover_reg_top/11.kmac_intr_test.797921523 | Jan 03 12:31:02 PM PST 24 | Jan 03 12:32:10 PM PST 24 | 11237767 ps | ||
T1272 | /workspace/coverage/cover_reg_top/7.kmac_intr_test.4033566496 | Jan 03 12:31:16 PM PST 24 | Jan 03 12:32:23 PM PST 24 | 65226680 ps | ||
T1273 | /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.558899766 | Jan 03 12:31:02 PM PST 24 | Jan 03 12:32:11 PM PST 24 | 42664820 ps | ||
T1274 | /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors_with_csr_rw.1404653603 | Jan 03 12:31:22 PM PST 24 | Jan 03 12:32:35 PM PST 24 | 207082612 ps |
Test location | /workspace/coverage/cover_reg_top/9.kmac_same_csr_outstanding.33244586 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 1502678482 ps |
CPU time | 2.76 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:41 PM PST 24 |
Peak memory | 215528 kb |
Host | smart-4d0c49f9-5fdd-4a1a-a859-ff3fe0247c06 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=33244586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_same_csr_o utstanding.33244586 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/default/48.kmac_stress_all.1173171165 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 3244345341 ps |
CPU time | 104.83 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:14:14 PM PST 24 |
Peak memory | 240324 kb |
Host | smart-ed86bb1b-f753-4677-b298-d31533d66238 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1173171165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_stress_all.1173171165 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_tl_intg_err.1837823958 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 214754064 ps |
CPU time | 2.42 seconds |
Started | Jan 03 12:31:33 PM PST 24 |
Finished | Jan 03 12:32:54 PM PST 24 |
Peak memory | 215424 kb |
Host | smart-d32b3f85-c225-4701-b692-f9a9771630d0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1837823958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_intg_err.1837 823958 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/33.kmac_stress_all_with_rand_reset.3023466232 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 257761294764 ps |
CPU time | 908.35 seconds |
Started | Jan 03 01:10:23 PM PST 24 |
Finished | Jan 03 01:26:35 PM PST 24 |
Peak memory | 269256 kb |
Host | smart-19db4949-153c-4174-ba17-a032086b7741 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3023466232 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_stress_all_with_rand_reset.3023466232 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/42.kmac_intr_test.1608612835 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 17260154 ps |
CPU time | 0.76 seconds |
Started | Jan 03 12:31:13 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-fd5c6204-fa90-4e9d-971c-9df6e484e7b1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1608612835 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.kmac_intr_test.1608612835 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_intr_test/latest |
Test location | /workspace/coverage/default/21.kmac_error.2039728437 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 29286305822 ps |
CPU time | 209.63 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:14:20 PM PST 24 |
Peak memory | 248716 kb |
Host | smart-b201f871-a2fd-410e-91d8-5d374f0ad6c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2039728437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_error.2039728437 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_error/latest |
Test location | /workspace/coverage/default/3.kmac_sec_cm.3863624901 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 6018506464 ps |
CPU time | 72.44 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:11:39 PM PST 24 |
Peak memory | 276944 kb |
Host | smart-a8d1c651-6ffd-4e2e-9102-c4525f0e7458 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3863624901 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sec_cm.3863624901 +enable_maski ng=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_sec_cm/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors.4109779193 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 43575654 ps |
CPU time | 1.31 seconds |
Started | Jan 03 12:31:29 PM PST 24 |
Finished | Jan 03 12:32:42 PM PST 24 |
Peak memory | 215676 kb |
Host | smart-5c2ea9e8-3f0d-4398-a6ad-4654976ef90f |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4109779193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_shadow_reg_ errors.4109779193 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_tl_intg_err.2708066221 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 274328898 ps |
CPU time | 4.69 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:30 PM PST 24 |
Peak memory | 215432 kb |
Host | smart-6ec3b6dc-5f41-41e8-b6ba-8d01a21a68dc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2708066221 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_intg_err.27080 66221 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/34.kmac_stress_all.697611266 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 43650587229 ps |
CPU time | 290.62 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:16:21 PM PST 24 |
Peak memory | 272384 kb |
Host | smart-13bef76c-fb5b-4e7b-bc3e-8161164f1a84 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=697611266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all.697611266 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_mem_partial_access.2995783753 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 39631420 ps |
CPU time | 1.41 seconds |
Started | Jan 03 12:31:04 PM PST 24 |
Finished | Jan 03 12:32:14 PM PST 24 |
Peak memory | 215396 kb |
Host | smart-5dbcda46-dde8-470c-b4a3-18eab96598c1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2995783753 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_partia l_access.2995783753 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/default/42.kmac_key_error.2923274555 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 1028877848 ps |
CPU time | 2.01 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:12:33 PM PST 24 |
Peak memory | 207024 kb |
Host | smart-c274badf-a190-4f5e-a334-7c6389a5c82a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2923274555 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_key_error.2923274555 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_key_error/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_shake_256.377581495 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 902675178695 ps |
CPU time | 4074.7 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 02:19:27 PM PST 24 |
Peak memory | 559892 kb |
Host | smart-3913da7f-ba7a-42a7-91e3-5263985faa81 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=377581495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_256.377581495 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors_with_csr_rw.1430698057 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 114442652 ps |
CPU time | 2.03 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 215728 kb |
Host | smart-acfa8f08-a554-4e11-bd6c-771eabec169e |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1430698057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kma c_shadow_reg_errors_with_csr_rw.1430698057 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors_with_csr_rw.1785926779 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 44692680 ps |
CPU time | 2.14 seconds |
Started | Jan 03 12:30:57 PM PST 24 |
Finished | Jan 03 12:32:05 PM PST 24 |
Peak memory | 223208 kb |
Host | smart-3967a063-8094-42e3-8dcb-15d885056f9c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1785926779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac _shadow_reg_errors_with_csr_rw.1785926779 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_csr_mem_rw_with_rand_reset.3066403890 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 43967442 ps |
CPU time | 1.88 seconds |
Started | Jan 03 12:31:34 PM PST 24 |
Finished | Jan 03 12:32:53 PM PST 24 |
Peak memory | 223604 kb |
Host | smart-ecaac3c0-d3d4-4065-9a00-bbc8405dc07f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3066403890 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_csr_mem_rw_with_rand_reset.3066403890 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_intr_test.3003613848 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 12735560 ps |
CPU time | 0.78 seconds |
Started | Jan 03 12:31:04 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 206944 kb |
Host | smart-72b96330-09b5-458b-bee3-c0d693e4360a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3003613848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_intr_test.3003613848 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors.635598498 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 24019991 ps |
CPU time | 1 seconds |
Started | Jan 03 12:31:30 PM PST 24 |
Finished | Jan 03 12:32:43 PM PST 24 |
Peak memory | 207264 kb |
Host | smart-4df9ca15-ba16-4442-946d-53d82ce4b7d5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=635598498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_shadow_reg_e rrors.635598498 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_tl_intg_err.4161509499 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 1054097652 ps |
CPU time | 5.15 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 207316 kb |
Host | smart-dc284f60-7608-47f3-9806-75462470c293 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4161509499 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_intg_err.41615 09499 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/8.kmac_sideload.937684777 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 10599546054 ps |
CPU time | 281.57 seconds |
Started | Jan 03 01:09:15 PM PST 24 |
Finished | Jan 03 01:15:04 PM PST 24 |
Peak memory | 244912 kb |
Host | smart-1b1552db-d55f-4268-bad1-c66a45710101 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=937684777 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_sideload.937684777 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_sideload/latest |
Test location | /workspace/coverage/default/17.kmac_error.3099739494 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 1888970658 ps |
CPU time | 137.26 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:12:54 PM PST 24 |
Peak memory | 248340 kb |
Host | smart-53e03b4a-d13f-4650-8170-6b987cfa0f6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3099739494 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_error.3099739494 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_error/latest |
Test location | /workspace/coverage/default/11.kmac_stress_all.1245139137 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 158084164524 ps |
CPU time | 1106.31 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:28:49 PM PST 24 |
Peak memory | 348004 kb |
Host | smart-117cdab5-a464-43a2-984d-263c415e7469 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1245139137 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_stress_all.1245139137 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_tl_intg_err.1868296240 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 213607981 ps |
CPU time | 2.38 seconds |
Started | Jan 03 12:31:24 PM PST 24 |
Finished | Jan 03 12:32:37 PM PST 24 |
Peak memory | 215344 kb |
Host | smart-d089918e-3795-4160-abf8-ca52bb1f4873 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1868296240 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_intg_err.1868 296240 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/17.kmac_stress_all.399818708 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 27925119188 ps |
CPU time | 168.41 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:13:39 PM PST 24 |
Peak memory | 252064 kb |
Host | smart-691c3d74-d375-45b9-999c-5c93871842b5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=399818708 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_stress_all.399818708 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_stress_all/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_shake_256.1476005941 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 289798606698 ps |
CPU time | 3728.64 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 02:13:24 PM PST 24 |
Peak memory | 558256 kb |
Host | smart-a9d81ba3-c6dd-4fac-b11f-e83bdb958594 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1476005941 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_256.1476005941 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/17.kmac_lc_escalation.1659418782 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 56607229 ps |
CPU time | 1.22 seconds |
Started | Jan 03 01:09:32 PM PST 24 |
Finished | Jan 03 01:10:39 PM PST 24 |
Peak memory | 215648 kb |
Host | smart-4f7adefc-c9a1-4023-9a0e-1059f0098f5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1659418782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_lc_escalation.1659418782 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/17.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/11.kmac_alert_test.1318027384 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 29739775 ps |
CPU time | 0.76 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 205096 kb |
Host | smart-2c22ebd4-8530-44fa-b738-a0ae1f3d8090 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1318027384 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_alert_test.1318027384 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_alert_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors.3467558122 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 174304640 ps |
CPU time | 1.2 seconds |
Started | Jan 03 12:31:02 PM PST 24 |
Finished | Jan 03 12:32:10 PM PST 24 |
Peak memory | 215620 kb |
Host | smart-6d4d60f8-ee11-4d3b-9129-2fd3583fa4bc |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3467558122 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_shadow_reg _errors.3467558122 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_tl_intg_err.2021119365 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 335324936 ps |
CPU time | 4.8 seconds |
Started | Jan 03 12:31:37 PM PST 24 |
Finished | Jan 03 12:33:00 PM PST 24 |
Peak memory | 215300 kb |
Host | smart-e4aa4a5a-8c81-458b-957f-494169e27d60 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2021119365 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_intg_err.2021 119365 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_intr_test.2598593315 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 25881967 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 206992 kb |
Host | smart-ae61943d-c7b0-4d73-b08b-3865e7039c24 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2598593315 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_intr_test.2598593315 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_tl_intg_err.1574860837 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 193128270 ps |
CPU time | 3.79 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:23 PM PST 24 |
Peak memory | 215404 kb |
Host | smart-36800d41-e86b-466e-9dc9-74a5c379b328 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1574860837 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_intg_err.15748 60837 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/default/17.kmac_stress_all_with_rand_reset.3191248461 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 146489234484 ps |
CPU time | 690.25 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:22:31 PM PST 24 |
Peak memory | 265060 kb |
Host | smart-024aa001-cd87-49a6-b8b0-d41175391b54 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3191248461 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_stress_all_with_rand_reset.3191248461 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_aliasing.2027299329 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 1561810193 ps |
CPU time | 5.53 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:44 PM PST 24 |
Peak memory | 207228 kb |
Host | smart-6d706869-d297-40c6-a152-bcb553aff843 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2027299329 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_aliasing.2027299 329 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_bit_bash.1832658067 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 19377690761 ps |
CPU time | 26.25 seconds |
Started | Jan 03 12:31:09 PM PST 24 |
Finished | Jan 03 12:32:44 PM PST 24 |
Peak memory | 207276 kb |
Host | smart-f7807636-b7ed-4b8d-9dfc-89393da6de0a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1832658067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_bit_bash.1832658 067 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_hw_reset.3405079537 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 65972722 ps |
CPU time | 1.1 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 207072 kb |
Host | smart-9400fb52-d993-4a25-b99e-456c77709b97 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3405079537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_hw_reset.3405079 537 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_mem_rw_with_rand_reset.1243618449 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 31562112 ps |
CPU time | 2.23 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:39 PM PST 24 |
Peak memory | 215504 kb |
Host | smart-38545dc3-8e9d-44f8-8862-4ec03d69c84c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1243618449 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_mem_rw_with_rand_reset.1243618449 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_csr_rw.2754098505 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 79985334 ps |
CPU time | 0.94 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:09 PM PST 24 |
Peak memory | 207084 kb |
Host | smart-e58f14e7-af6f-4d23-bcaf-a06d5f4df5e6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2754098505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_rw.2754098505 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_intr_test.2783988311 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 12799428 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:30:56 PM PST 24 |
Finished | Jan 03 12:32:04 PM PST 24 |
Peak memory | 206944 kb |
Host | smart-84805113-2488-4596-b55f-9e5508fe9603 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2783988311 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_intr_test.2783988311 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_mem_partial_access.2831393771 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 44691658 ps |
CPU time | 1.39 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:24 PM PST 24 |
Peak memory | 215392 kb |
Host | smart-23114c77-5c75-4aab-b026-92fd42772e71 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2831393771 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_partia l_access.2831393771 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_mem_walk.2079695433 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 28119378 ps |
CPU time | 0.67 seconds |
Started | Jan 03 12:31:35 PM PST 24 |
Finished | Jan 03 12:32:50 PM PST 24 |
Peak memory | 206940 kb |
Host | smart-256c7ea0-2ceb-4d26-8389-c27f42c899fb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2079695433 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_walk.2079695433 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_same_csr_outstanding.252817105 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 279853398 ps |
CPU time | 1.77 seconds |
Started | Jan 03 12:30:56 PM PST 24 |
Finished | Jan 03 12:32:05 PM PST 24 |
Peak memory | 215328 kb |
Host | smart-c26452c8-2ec9-479c-96ed-8b566c04aae7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=252817105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_same_csr_ outstanding.252817105 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors_with_csr_rw.2484708742 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 261915006 ps |
CPU time | 2.76 seconds |
Started | Jan 03 12:30:56 PM PST 24 |
Finished | Jan 03 12:32:05 PM PST 24 |
Peak memory | 223884 kb |
Host | smart-a9eba988-0215-4dd1-93ad-1819dc42831b |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2484708742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac _shadow_reg_errors_with_csr_rw.2484708742 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_tl_errors.147311249 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 575278275 ps |
CPU time | 3.26 seconds |
Started | Jan 03 12:31:05 PM PST 24 |
Finished | Jan 03 12:32:15 PM PST 24 |
Peak memory | 219116 kb |
Host | smart-e651e0ab-2e81-4ad7-a988-dd65473b6024 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=147311249 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_errors.147311249 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.kmac_tl_intg_err.303959967 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 404965045 ps |
CPU time | 2.89 seconds |
Started | Jan 03 12:31:08 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 217536 kb |
Host | smart-daadd04c-5a00-4867-abd1-23149a51d662 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=303959967 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_intg_err.303959 967 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_aliasing.1244888761 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 3104092760 ps |
CPU time | 10.43 seconds |
Started | Jan 03 12:32:40 PM PST 24 |
Finished | Jan 03 12:34:28 PM PST 24 |
Peak memory | 207264 kb |
Host | smart-1bc94f72-1759-41d5-8da2-d1ec1a2d16b5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1244888761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_aliasing.1244888 761 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_bit_bash.3903438042 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 602506637 ps |
CPU time | 15.68 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:49 PM PST 24 |
Peak memory | 207108 kb |
Host | smart-64ea6a18-e64c-46ed-8271-5dd0d20f33ff |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3903438042 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_bit_bash.3903438 042 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_hw_reset.3029258087 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 48461407 ps |
CPU time | 0.91 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:09 PM PST 24 |
Peak memory | 206972 kb |
Host | smart-19a546c0-5735-49c6-bca1-c9729f4b2df1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3029258087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_hw_reset.3029258 087 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_mem_rw_with_rand_reset.599167221 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 156350335 ps |
CPU time | 1.26 seconds |
Started | Jan 03 12:31:09 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 215412 kb |
Host | smart-e7cd3b84-0dc3-48d5-8788-30899ebad220 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=599167221 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_mem_rw_with_rand_reset.599167221 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_csr_rw.1451985214 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 49848412 ps |
CPU time | 0.87 seconds |
Started | Jan 03 12:30:55 PM PST 24 |
Finished | Jan 03 12:32:02 PM PST 24 |
Peak memory | 206932 kb |
Host | smart-e3b33f1a-b209-4add-98c3-db07882b921a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1451985214 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_rw.1451985214 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_mem_partial_access.3609788606 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 98308076 ps |
CPU time | 1.13 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:08 PM PST 24 |
Peak memory | 215340 kb |
Host | smart-cd477656-5267-4cd3-b34b-86ec7e09a011 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3609788606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_partia l_access.3609788606 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_mem_walk.49721288 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 11180991 ps |
CPU time | 0.69 seconds |
Started | Jan 03 12:30:59 PM PST 24 |
Finished | Jan 03 12:32:07 PM PST 24 |
Peak memory | 206908 kb |
Host | smart-d97996db-4588-456b-8dbf-8d19c3cff939 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=49721288 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_walk.49721288 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_same_csr_outstanding.908334045 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 209033159 ps |
CPU time | 2.32 seconds |
Started | Jan 03 12:31:03 PM PST 24 |
Finished | Jan 03 12:32:12 PM PST 24 |
Peak memory | 215428 kb |
Host | smart-41c8e3ee-21ca-4597-8c68-94e7b7b0deb5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=908334045 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_same_csr_ outstanding.908334045 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_tl_errors.490292378 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 25699709 ps |
CPU time | 1.56 seconds |
Started | Jan 03 12:31:25 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 215508 kb |
Host | smart-948a47cd-27cf-46ed-904f-844f6476615c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=490292378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_errors.490292378 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.kmac_tl_intg_err.3933869036 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 69020942 ps |
CPU time | 2.43 seconds |
Started | Jan 03 12:31:04 PM PST 24 |
Finished | Jan 03 12:32:13 PM PST 24 |
Peak memory | 215444 kb |
Host | smart-773bc7f6-c00d-46f6-93c5-454cae7a7b4a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3933869036 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_intg_err.39338 69036 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_csr_mem_rw_with_rand_reset.2276859015 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 39151279 ps |
CPU time | 1.87 seconds |
Started | Jan 03 12:31:32 PM PST 24 |
Finished | Jan 03 12:32:46 PM PST 24 |
Peak memory | 223624 kb |
Host | smart-2d45a095-b12f-4cad-9c01-eb0887c86ab4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2276859015 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_csr_mem_rw_with_rand_reset.2276859015 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_csr_rw.1002212747 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 245085163 ps |
CPU time | 0.95 seconds |
Started | Jan 03 12:31:19 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 206932 kb |
Host | smart-c12e16f0-ae82-41b7-9bd7-a08af26ad579 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1002212747 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_csr_rw.1002212747 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_intr_test.1300127097 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 18298458 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:40 PM PST 24 |
Peak memory | 207000 kb |
Host | smart-6c715492-0533-4716-ab69-4e1f038d246a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1300127097 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_intr_test.1300127097 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_same_csr_outstanding.2009943860 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 135262113 ps |
CPU time | 1.67 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 215412 kb |
Host | smart-f07a8024-4565-4a16-993a-5b7b2948b47f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2009943860 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_same_cs r_outstanding.2009943860 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors.1027826316 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 439093739 ps |
CPU time | 1 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 215800 kb |
Host | smart-b2b11b89-72cf-4614-8aaa-01dfa6ea20e0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1027826316 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_shadow_reg _errors.1027826316 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors_with_csr_rw.3636523914 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 49656171 ps |
CPU time | 2.14 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215536 kb |
Host | smart-9fe87870-46ef-4387-b7fe-da6629901184 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3636523914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kma c_shadow_reg_errors_with_csr_rw.3636523914 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.kmac_tl_errors.2383981901 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 422351088 ps |
CPU time | 2.26 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:35 PM PST 24 |
Peak memory | 215520 kb |
Host | smart-6208828b-8ae2-43fa-bff0-2a6477eda58c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2383981901 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_errors.2383981901 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_csr_rw.757577266 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 36119705 ps |
CPU time | 1.21 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 207136 kb |
Host | smart-fc65c332-e5e0-4b01-9ec6-3c1e14e7ed9c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=757577266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_csr_rw.757577266 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_intr_test.797921523 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 11237767 ps |
CPU time | 0.75 seconds |
Started | Jan 03 12:31:02 PM PST 24 |
Finished | Jan 03 12:32:10 PM PST 24 |
Peak memory | 206892 kb |
Host | smart-5aea7fa2-51f9-4380-a7ed-b2af7cb64c61 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=797921523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_intr_test.797921523 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_same_csr_outstanding.1086920816 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 42847622 ps |
CPU time | 2.06 seconds |
Started | Jan 03 12:32:05 PM PST 24 |
Finished | Jan 03 12:33:42 PM PST 24 |
Peak memory | 215460 kb |
Host | smart-368c77bb-4d73-4387-8f6f-6aee368fd724 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1086920816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_same_cs r_outstanding.1086920816 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors_with_csr_rw.1726145253 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 1269856703 ps |
CPU time | 3.3 seconds |
Started | Jan 03 12:31:36 PM PST 24 |
Finished | Jan 03 12:32:54 PM PST 24 |
Peak memory | 215728 kb |
Host | smart-760e48f5-fd09-496e-ac90-5885526a8a78 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1726145253 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kma c_shadow_reg_errors_with_csr_rw.1726145253 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_tl_errors.58695951 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 117043412 ps |
CPU time | 2.75 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:10 PM PST 24 |
Peak memory | 215440 kb |
Host | smart-8ba6ab43-a500-47fb-a6d7-d430d76f60b9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=58695951 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_errors.58695951 +enable_mas king=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.kmac_tl_intg_err.1466736927 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 534662761 ps |
CPU time | 5.04 seconds |
Started | Jan 03 12:31:31 PM PST 24 |
Finished | Jan 03 12:32:48 PM PST 24 |
Peak memory | 207212 kb |
Host | smart-1177465b-d08b-4065-b8e2-b07531e52454 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1466736927 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_intg_err.1466 736927 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_csr_mem_rw_with_rand_reset.289262731 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 72259317 ps |
CPU time | 1.62 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 215460 kb |
Host | smart-cf7b2018-6785-4f3a-9b7b-1509c9e3e2b7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=289262731 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_csr_mem_rw_with_rand_reset.289262731 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_csr_rw.4144689962 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 52687918 ps |
CPU time | 0.88 seconds |
Started | Jan 03 12:31:30 PM PST 24 |
Finished | Jan 03 12:32:43 PM PST 24 |
Peak memory | 207184 kb |
Host | smart-d592de0a-c8f6-464e-ace0-53750e1d2d10 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4144689962 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_csr_rw.4144689962 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_intr_test.1196808383 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 13754572 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 206940 kb |
Host | smart-bf388d4f-5e61-44df-ac00-b0005f3dabd2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1196808383 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_intr_test.1196808383 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_same_csr_outstanding.1720494596 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 484476229 ps |
CPU time | 2.76 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 215380 kb |
Host | smart-7d1cd8da-ffa4-4e5e-a95b-a8a506fce36b |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1720494596 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_same_cs r_outstanding.1720494596 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors.3342267600 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 154852723 ps |
CPU time | 1.23 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 215648 kb |
Host | smart-c71d83e1-a462-4e1a-bc11-e837df11c537 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3342267600 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_shadow_reg _errors.3342267600 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors_with_csr_rw.1876426802 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 39322894 ps |
CPU time | 1.63 seconds |
Started | Jan 03 12:31:33 PM PST 24 |
Finished | Jan 03 12:32:53 PM PST 24 |
Peak memory | 215652 kb |
Host | smart-4004eeee-8134-4ec2-baec-cb3452b72984 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1876426802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kma c_shadow_reg_errors_with_csr_rw.1876426802 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.kmac_tl_errors.2982637854 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 90089555 ps |
CPU time | 2.73 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 215456 kb |
Host | smart-4f710ec4-3171-4ec2-abe4-9d7840b5b3b6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2982637854 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_errors.2982637854 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_csr_mem_rw_with_rand_reset.1273976132 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 50689696 ps |
CPU time | 1.36 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 222460 kb |
Host | smart-4ca97b3a-00d8-4a30-a7ff-9949b7dc9246 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1273976132 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_csr_mem_rw_with_rand_reset.1273976132 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_csr_rw.2154796402 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 51800342 ps |
CPU time | 0.91 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:33 PM PST 24 |
Peak memory | 206916 kb |
Host | smart-338c8071-b0be-4c2e-be5c-dccc8a12395d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2154796402 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_csr_rw.2154796402 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_intr_test.2701193944 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 39789057 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:05 PM PST 24 |
Finished | Jan 03 12:32:12 PM PST 24 |
Peak memory | 206928 kb |
Host | smart-c30b18bf-26f0-4eea-8bd4-1fda6feb0e27 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2701193944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_intr_test.2701193944 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_same_csr_outstanding.1209741501 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 143391210 ps |
CPU time | 2.14 seconds |
Started | Jan 03 12:31:24 PM PST 24 |
Finished | Jan 03 12:32:37 PM PST 24 |
Peak memory | 215336 kb |
Host | smart-a0290f08-903d-4813-a646-3acf41b90d99 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1209741501 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_same_cs r_outstanding.1209741501 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors.584712176 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 46826660 ps |
CPU time | 0.95 seconds |
Started | Jan 03 12:31:36 PM PST 24 |
Finished | Jan 03 12:32:56 PM PST 24 |
Peak memory | 207220 kb |
Host | smart-8c902b94-532d-477e-bc89-a2d33795c370 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=584712176 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_shadow_reg_ errors.584712176 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors_with_csr_rw.3312476374 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 107228599 ps |
CPU time | 2.6 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215668 kb |
Host | smart-0807622e-60b7-48ab-a989-54562eff9758 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3312476374 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kma c_shadow_reg_errors_with_csr_rw.3312476374 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.kmac_tl_errors.1609049531 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 157188787 ps |
CPU time | 2.58 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215420 kb |
Host | smart-502a62b6-1463-46e8-92e1-f942a698ab15 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1609049531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_errors.1609049531 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_csr_mem_rw_with_rand_reset.2393516706 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 35682496 ps |
CPU time | 1.95 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:17 PM PST 24 |
Peak memory | 215400 kb |
Host | smart-3f11d3dc-b54b-4d8f-b16e-0eec14219053 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2393516706 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_csr_mem_rw_with_rand_reset.2393516706 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_csr_rw.4062590056 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 53485167 ps |
CPU time | 1.03 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:33 PM PST 24 |
Peak memory | 207108 kb |
Host | smart-c60f8ff6-8550-42b5-ac55-2c026cb14ac9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4062590056 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_csr_rw.4062590056 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_intr_test.1836107469 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 40161629 ps |
CPU time | 0.7 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 206940 kb |
Host | smart-e45b665d-bc85-4410-ba7e-c475a8c5bcea |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1836107469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_intr_test.1836107469 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_same_csr_outstanding.3706309599 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 162822539 ps |
CPU time | 1.55 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:40 PM PST 24 |
Peak memory | 215440 kb |
Host | smart-ff7c7c6d-2906-4caf-acd0-b1b36cce7483 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3706309599 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_same_cs r_outstanding.3706309599 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors.3507536928 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 43793345 ps |
CPU time | 1.24 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:34 PM PST 24 |
Peak memory | 215692 kb |
Host | smart-1835642a-b82d-4f58-9c5d-3b2aeaba7823 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3507536928 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_shadow_reg _errors.3507536928 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors_with_csr_rw.2909346990 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 240556468 ps |
CPU time | 2.79 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 223604 kb |
Host | smart-5964857d-1636-4acf-a1e9-67346032ac14 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2909346990 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kma c_shadow_reg_errors_with_csr_rw.2909346990 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_tl_errors.2446152842 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 33085967 ps |
CPU time | 1.91 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215544 kb |
Host | smart-553c6455-5ad8-4e1f-8af7-f2ea39d77bc3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2446152842 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_errors.2446152842 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.kmac_tl_intg_err.3330580434 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 174249377 ps |
CPU time | 2.41 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 215444 kb |
Host | smart-40cf319a-9411-438b-8996-be478ce4133e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3330580434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_intg_err.3330 580434 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_csr_mem_rw_with_rand_reset.1590642874 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 86342705 ps |
CPU time | 1.56 seconds |
Started | Jan 03 12:31:39 PM PST 24 |
Finished | Jan 03 12:32:59 PM PST 24 |
Peak memory | 223536 kb |
Host | smart-3f9e2aaa-4de2-441a-afa1-188edd3a8dd7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1590642874 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_csr_mem_rw_with_rand_reset.1590642874 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_csr_rw.1781881389 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 28964297 ps |
CPU time | 1.09 seconds |
Started | Jan 03 12:31:31 PM PST 24 |
Finished | Jan 03 12:32:44 PM PST 24 |
Peak memory | 207176 kb |
Host | smart-dc6fc2f2-11fe-4cdb-95c3-bf4a687e0be7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1781881389 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_csr_rw.1781881389 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_intr_test.3829739712 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 38548205 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:31 PM PST 24 |
Finished | Jan 03 12:32:44 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-7ce94bf5-4bc8-4e4e-ac67-18fb633cf7e4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3829739712 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_intr_test.3829739712 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_same_csr_outstanding.1306124310 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 247565493 ps |
CPU time | 1.63 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:40 PM PST 24 |
Peak memory | 215444 kb |
Host | smart-5e218f4f-8e49-440b-baa5-d66b2f4e27af |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1306124310 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_same_cs r_outstanding.1306124310 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors.3522822266 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 149986875 ps |
CPU time | 0.92 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 207276 kb |
Host | smart-6a403476-aa26-4d45-bb6d-a2f425701611 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3522822266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_shadow_reg _errors.3522822266 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors_with_csr_rw.1404653603 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 207082612 ps |
CPU time | 1.81 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:35 PM PST 24 |
Peak memory | 223372 kb |
Host | smart-04453adc-fd39-4867-aaad-8843783b1716 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1404653603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kma c_shadow_reg_errors_with_csr_rw.1404653603 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_tl_errors.1903914472 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 123070176 ps |
CPU time | 3.13 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:28 PM PST 24 |
Peak memory | 215560 kb |
Host | smart-04e5e02c-a449-4e9e-b522-041791b66ad8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1903914472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_errors.1903914472 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.kmac_tl_intg_err.865778374 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 129509209 ps |
CPU time | 2.75 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:39 PM PST 24 |
Peak memory | 215384 kb |
Host | smart-29c95b26-c3ed-461e-9bf9-e0b1465a1a31 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=865778374 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_intg_err.86577 8374 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_csr_mem_rw_with_rand_reset.3114686117 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 136822117 ps |
CPU time | 1.17 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 215396 kb |
Host | smart-9f1a94f2-1bde-424d-96f0-d2bc65f21ed4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3114686117 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_csr_mem_rw_with_rand_reset.3114686117 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_csr_rw.3379890669 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 16122045 ps |
CPU time | 0.88 seconds |
Started | Jan 03 12:31:29 PM PST 24 |
Finished | Jan 03 12:32:43 PM PST 24 |
Peak memory | 206916 kb |
Host | smart-836f90c0-9845-4c56-8c41-1b732704a143 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3379890669 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_csr_rw.3379890669 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_intr_test.904884816 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 96628125 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:04 PM PST 24 |
Finished | Jan 03 12:32:12 PM PST 24 |
Peak memory | 207128 kb |
Host | smart-7b479aad-69ad-455e-9af0-0e2509a01163 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=904884816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_intr_test.904884816 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_same_csr_outstanding.146632035 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 75130881 ps |
CPU time | 2.19 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 207072 kb |
Host | smart-37d3ef37-7eb2-4e7e-82ff-caf19f468286 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=146632035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_same_csr _outstanding.146632035 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors.2733123342 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 47603689 ps |
CPU time | 0.77 seconds |
Started | Jan 03 12:31:13 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206948 kb |
Host | smart-32ab65f5-2996-417e-96ec-fd105a531328 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2733123342 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_shadow_reg _errors.2733123342 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors_with_csr_rw.1256815179 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 282470369 ps |
CPU time | 1.79 seconds |
Started | Jan 03 12:31:36 PM PST 24 |
Finished | Jan 03 12:32:57 PM PST 24 |
Peak memory | 215672 kb |
Host | smart-343c77f5-44fe-41c7-bdcd-01a4ceb8bd9b |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1256815179 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kma c_shadow_reg_errors_with_csr_rw.1256815179 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_tl_errors.2940547558 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 76868837 ps |
CPU time | 2.4 seconds |
Started | Jan 03 12:31:35 PM PST 24 |
Finished | Jan 03 12:32:52 PM PST 24 |
Peak memory | 215472 kb |
Host | smart-2dfa5294-56dc-4454-8f1d-c76946df4663 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2940547558 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_errors.2940547558 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.kmac_tl_intg_err.2103822273 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 111580931 ps |
CPU time | 2.62 seconds |
Started | Jan 03 12:31:48 PM PST 24 |
Finished | Jan 03 12:33:19 PM PST 24 |
Peak memory | 207124 kb |
Host | smart-077c104d-7f2e-4764-a7b0-69d1e75a03af |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2103822273 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_intg_err.2103 822273 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_csr_mem_rw_with_rand_reset.4179420610 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 220008026 ps |
CPU time | 1.69 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 223576 kb |
Host | smart-41f25721-22d2-4e92-b972-85427087f0dc |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4179420610 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_csr_mem_rw_with_rand_reset.4179420610 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_csr_rw.2689068057 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 102628054 ps |
CPU time | 1.15 seconds |
Started | Jan 03 12:31:30 PM PST 24 |
Finished | Jan 03 12:32:44 PM PST 24 |
Peak memory | 207216 kb |
Host | smart-a9595061-e117-4b30-8226-974d3255263d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2689068057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_csr_rw.2689068057 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_intr_test.1136084399 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 41582921 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:39 PM PST 24 |
Peak memory | 206948 kb |
Host | smart-6c2d3db4-6a70-4cfe-8be6-23820f146999 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1136084399 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_intr_test.1136084399 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_same_csr_outstanding.1232780566 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 134989431 ps |
CPU time | 2.12 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:21 PM PST 24 |
Peak memory | 215412 kb |
Host | smart-8d31999f-ec8d-4e8d-b453-a0d4b6d16d2f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1232780566 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_same_cs r_outstanding.1232780566 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors.2818051553 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 353611864 ps |
CPU time | 1.17 seconds |
Started | Jan 03 12:31:25 PM PST 24 |
Finished | Jan 03 12:32:37 PM PST 24 |
Peak memory | 215604 kb |
Host | smart-897feaf1-c384-40ac-babc-b787f7c229c9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2818051553 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_shadow_reg _errors.2818051553 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors_with_csr_rw.3825946193 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 344670717 ps |
CPU time | 1.75 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:23 PM PST 24 |
Peak memory | 215424 kb |
Host | smart-744ec7a9-7018-4355-a168-56638286ba24 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3825946193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kma c_shadow_reg_errors_with_csr_rw.3825946193 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_tl_errors.262548193 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 29611154 ps |
CPU time | 1.76 seconds |
Started | Jan 03 12:31:28 PM PST 24 |
Finished | Jan 03 12:32:41 PM PST 24 |
Peak memory | 215392 kb |
Host | smart-52b9406b-c6f4-431f-9e71-37f9d7cb8445 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=262548193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_errors.262548193 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.kmac_tl_intg_err.560735862 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 339463005 ps |
CPU time | 3.81 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 217936 kb |
Host | smart-74caf2a8-787f-4e33-a03e-d88a4a3c674d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=560735862 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_intg_err.56073 5862 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_csr_mem_rw_with_rand_reset.4273966775 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 61894049 ps |
CPU time | 1.42 seconds |
Started | Jan 03 12:31:25 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 215468 kb |
Host | smart-b2a3a4bc-c87d-4bc3-8436-c1f271d7d1bb |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4273966775 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_csr_mem_rw_with_rand_reset.4273966775 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_csr_rw.1128769238 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 102328157 ps |
CPU time | 1.08 seconds |
Started | Jan 03 12:30:56 PM PST 24 |
Finished | Jan 03 12:32:03 PM PST 24 |
Peak memory | 207196 kb |
Host | smart-41eda6b9-2267-4b11-a4a0-de4b5110f383 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1128769238 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_csr_rw.1128769238 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_same_csr_outstanding.860969427 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 31854701 ps |
CPU time | 1.53 seconds |
Started | Jan 03 12:31:24 PM PST 24 |
Finished | Jan 03 12:32:36 PM PST 24 |
Peak memory | 215368 kb |
Host | smart-97de1a0f-dc68-48f6-80b8-056b4db8c4d7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=860969427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_same_csr _outstanding.860969427 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors.1227752444 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 22066715 ps |
CPU time | 0.94 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 215484 kb |
Host | smart-15f1aac9-ac53-4ab8-afb2-9dec93927ad3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1227752444 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_shadow_reg _errors.1227752444 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_tl_errors.3687628062 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 83841908 ps |
CPU time | 1.56 seconds |
Started | Jan 03 12:31:37 PM PST 24 |
Finished | Jan 03 12:32:54 PM PST 24 |
Peak memory | 217684 kb |
Host | smart-dbd49072-3cc5-47b0-916e-cb500b1533e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3687628062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_errors.3687628062 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.kmac_tl_intg_err.3059054022 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 113858775 ps |
CPU time | 2.33 seconds |
Started | Jan 03 12:31:37 PM PST 24 |
Finished | Jan 03 12:32:55 PM PST 24 |
Peak memory | 207232 kb |
Host | smart-559ff0b6-202d-4dce-a539-27f0073728b3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3059054022 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_intg_err.3059 054022 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_csr_mem_rw_with_rand_reset.1255097663 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 155308253 ps |
CPU time | 1.69 seconds |
Started | Jan 03 12:31:07 PM PST 24 |
Finished | Jan 03 12:32:14 PM PST 24 |
Peak memory | 223420 kb |
Host | smart-ac33b544-3202-4f78-906c-84014e4d6b6d |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1255097663 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_csr_mem_rw_with_rand_reset.1255097663 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_csr_rw.1119681379 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 327413015 ps |
CPU time | 1.08 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 207148 kb |
Host | smart-9ff81036-0a60-49fa-81f7-176c795f55c5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1119681379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_csr_rw.1119681379 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_intr_test.551584497 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 78530864 ps |
CPU time | 0.76 seconds |
Started | Jan 03 12:31:13 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 207012 kb |
Host | smart-2957665a-17f6-4543-97c3-cc5599d0d346 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=551584497 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_intr_test.551584497 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_same_csr_outstanding.2296882931 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 133712304 ps |
CPU time | 1.35 seconds |
Started | Jan 03 12:31:15 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 207148 kb |
Host | smart-a1c1e998-514e-4380-b5b8-934ca5aa1b73 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2296882931 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_same_cs r_outstanding.2296882931 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors.3882179903 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 52801114 ps |
CPU time | 1.01 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215724 kb |
Host | smart-901c6ada-314c-4565-a207-8e86823ea1b0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3882179903 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_shadow_reg _errors.3882179903 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors_with_csr_rw.3016467630 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 514346839 ps |
CPU time | 2.53 seconds |
Started | Jan 03 12:31:15 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 215740 kb |
Host | smart-e00b1fb8-530a-4527-945a-83dba4db3b22 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3016467630 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kma c_shadow_reg_errors_with_csr_rw.3016467630 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_tl_errors.2942865887 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 172556641 ps |
CPU time | 1.52 seconds |
Started | Jan 03 12:31:03 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 215428 kb |
Host | smart-1af099f7-851c-4644-96e2-0042bf4bb451 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2942865887 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_errors.2942865887 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.kmac_tl_intg_err.2879945378 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 233561019 ps |
CPU time | 2.81 seconds |
Started | Jan 03 12:31:32 PM PST 24 |
Finished | Jan 03 12:32:48 PM PST 24 |
Peak memory | 215344 kb |
Host | smart-c19fde0e-376e-4d0c-aad1-c3deef042e39 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2879945378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_intg_err.2879 945378 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_aliasing.3462501545 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 158483515 ps |
CPU time | 4.38 seconds |
Started | Jan 03 12:31:15 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 207228 kb |
Host | smart-aeba654c-fbed-4924-9dc2-a1a41c728ddf |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3462501545 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_aliasing.3462501 545 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_bit_bash.3923059591 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 309745560 ps |
CPU time | 15.35 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:37 PM PST 24 |
Peak memory | 207212 kb |
Host | smart-bc0cfc4b-0a26-43d6-b434-3d3676ac3ed5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3923059591 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_bit_bash.3923059 591 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_hw_reset.2560652949 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 60643179 ps |
CPU time | 0.9 seconds |
Started | Jan 03 12:31:29 PM PST 24 |
Finished | Jan 03 12:32:41 PM PST 24 |
Peak memory | 206972 kb |
Host | smart-2c090316-fe4f-4f38-93e6-3b84446b9451 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2560652949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_hw_reset.2560652 949 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_mem_rw_with_rand_reset.385335882 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 29207740 ps |
CPU time | 1.38 seconds |
Started | Jan 03 12:31:03 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 215412 kb |
Host | smart-54ac3b71-75dd-4851-9e57-f2c9cb54a1ce |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=385335882 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_mem_rw_with_rand_reset.385335882 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_csr_rw.1186660151 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 90091329 ps |
CPU time | 0.92 seconds |
Started | Jan 03 12:31:19 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 206956 kb |
Host | smart-a1ef51aa-07b7-4dd9-8db6-638c40ac1798 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1186660151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_rw.1186660151 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_intr_test.1871539417 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 23841358 ps |
CPU time | 0.75 seconds |
Started | Jan 03 12:31:13 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206968 kb |
Host | smart-e30a52ed-2016-4881-9361-6dfd790e8af4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1871539417 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_intr_test.1871539417 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_mem_partial_access.1013346544 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 31476650 ps |
CPU time | 1.08 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 215336 kb |
Host | smart-61e4976c-147e-4af9-aec4-bbc4b92061ac |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1013346544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_partia l_access.1013346544 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_mem_walk.1482005458 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 15684595 ps |
CPU time | 0.68 seconds |
Started | Jan 03 12:30:53 PM PST 24 |
Finished | Jan 03 12:31:59 PM PST 24 |
Peak memory | 206940 kb |
Host | smart-458c7bbb-fc2b-477c-84b1-ca368a85befb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1482005458 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_walk.1482005458 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_same_csr_outstanding.3530330706 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 104657497 ps |
CPU time | 2.66 seconds |
Started | Jan 03 12:30:59 PM PST 24 |
Finished | Jan 03 12:32:08 PM PST 24 |
Peak memory | 215452 kb |
Host | smart-38ebe958-08f5-4464-bf15-f1c9ef6fe73e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3530330706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_same_csr _outstanding.3530330706 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.1131143427 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 185252772 ps |
CPU time | 1.26 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:23 PM PST 24 |
Peak memory | 215696 kb |
Host | smart-a683a1ce-c414-4a90-beb1-cce73c9468ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1131143427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_shadow_reg_ errors.1131143427 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors_with_csr_rw.2717792594 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 51516287 ps |
CPU time | 1.52 seconds |
Started | Jan 03 12:31:05 PM PST 24 |
Finished | Jan 03 12:32:13 PM PST 24 |
Peak memory | 215444 kb |
Host | smart-41928822-0a43-472b-b2e0-0f18c992d033 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2717792594 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac _shadow_reg_errors_with_csr_rw.2717792594 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.kmac_tl_errors.2179429696 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 1078226112 ps |
CPU time | 1.78 seconds |
Started | Jan 03 12:31:15 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 215600 kb |
Host | smart-091a5a60-6609-4a16-b5e3-f093adc0df72 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2179429696 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_errors.2179429696 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/20.kmac_intr_test.3817065560 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 57008123 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 206924 kb |
Host | smart-7e41e1c9-83dc-4d77-9d2a-67c1a430e6f4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3817065560 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.kmac_intr_test.3817065560 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.kmac_intr_test.2654129572 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 25610017 ps |
CPU time | 0.76 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 206928 kb |
Host | smart-c791852e-1ad5-4a8e-bbce-0397f75715ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2654129572 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.kmac_intr_test.2654129572 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.kmac_intr_test.1265117952 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 71850553 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:15 PM PST 24 |
Finished | Jan 03 12:32:21 PM PST 24 |
Peak memory | 206932 kb |
Host | smart-0e029069-47b0-49ef-bbae-c77bf585a5c0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1265117952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.kmac_intr_test.1265117952 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.kmac_intr_test.3835153575 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 44851242 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:23 PM PST 24 |
Finished | Jan 03 12:32:35 PM PST 24 |
Peak memory | 206932 kb |
Host | smart-ab36e1d1-29d9-45bc-bad6-7c0fa1f36989 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3835153575 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.kmac_intr_test.3835153575 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.kmac_intr_test.1381428041 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 54877438 ps |
CPU time | 0.68 seconds |
Started | Jan 03 12:31:19 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 206968 kb |
Host | smart-7c70d7c8-37b9-45f1-9229-299152c98dfc |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1381428041 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.kmac_intr_test.1381428041 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.kmac_intr_test.1533986792 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 40345154 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-0cca0228-301a-4722-a5d5-921bb2235fd0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1533986792 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.kmac_intr_test.1533986792 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.kmac_intr_test.4216784395 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 26292745 ps |
CPU time | 0.69 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 206968 kb |
Host | smart-37168920-efa2-4729-8f5e-c93b73e87312 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4216784395 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.kmac_intr_test.4216784395 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.kmac_intr_test.4197771142 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 14264372 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 206968 kb |
Host | smart-c1d12d39-72d5-408c-a530-f32b26aa9689 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4197771142 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.kmac_intr_test.4197771142 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.kmac_intr_test.2155547944 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 28617438 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-07b0c101-21d9-45be-9173-6951e0085b3d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2155547944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.kmac_intr_test.2155547944 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.kmac_intr_test.486727787 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 30700824 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 206904 kb |
Host | smart-a6801fce-ce6b-428d-8bc4-7f7b8a24ee6d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=486727787 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.kmac_intr_test.486727787 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_aliasing.797717929 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 2141653059 ps |
CPU time | 5.81 seconds |
Started | Jan 03 12:31:09 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 207220 kb |
Host | smart-bcbfe034-fd71-455f-91d7-3f058e88c3b9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=797717929 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_aliasing.79771792 9 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_bit_bash.2252703039 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 2873539510 ps |
CPU time | 10.8 seconds |
Started | Jan 03 12:31:30 PM PST 24 |
Finished | Jan 03 12:32:53 PM PST 24 |
Peak memory | 207240 kb |
Host | smart-d3c5db0a-e82f-4b36-9dda-352a1633e25e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2252703039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_bit_bash.2252703 039 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_hw_reset.390283476 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 22107812 ps |
CPU time | 0.9 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:39 PM PST 24 |
Peak memory | 207052 kb |
Host | smart-a3a50a9d-a21c-4337-a429-29d3c0c8336b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=390283476 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_hw_reset.39028347 6 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_mem_rw_with_rand_reset.1397092535 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 70845915 ps |
CPU time | 1.29 seconds |
Started | Jan 03 12:31:34 PM PST 24 |
Finished | Jan 03 12:32:53 PM PST 24 |
Peak memory | 223540 kb |
Host | smart-bd672ae4-4d9e-42c7-8540-847040e45dd6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1397092535 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_mem_rw_with_rand_reset.1397092535 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_csr_rw.3406592552 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 268505615 ps |
CPU time | 1.08 seconds |
Started | Jan 03 12:31:21 PM PST 24 |
Finished | Jan 03 12:32:30 PM PST 24 |
Peak memory | 215396 kb |
Host | smart-a2f8cbea-3bc2-4c18-981f-d905caadb3c0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3406592552 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_rw.3406592552 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_intr_test.1901954139 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 14657561 ps |
CPU time | 0.75 seconds |
Started | Jan 03 12:31:13 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206928 kb |
Host | smart-91095cdc-b3a6-42a4-8fc3-de76e6397f80 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1901954139 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_intr_test.1901954139 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_mem_walk.4134609955 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 35390474 ps |
CPU time | 0.68 seconds |
Started | Jan 03 12:31:07 PM PST 24 |
Finished | Jan 03 12:32:13 PM PST 24 |
Peak memory | 206932 kb |
Host | smart-9276fea4-c932-4a7f-b8d5-28e3cfc61602 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4134609955 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_walk.4134609955 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_same_csr_outstanding.865083300 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 797157997 ps |
CPU time | 2.88 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:40 PM PST 24 |
Peak memory | 215500 kb |
Host | smart-21bd50fd-d795-4a7f-9f01-22959674466a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=865083300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_same_csr_ outstanding.865083300 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors.2864667359 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 23242591 ps |
CPU time | 0.77 seconds |
Started | Jan 03 12:31:05 PM PST 24 |
Finished | Jan 03 12:32:12 PM PST 24 |
Peak memory | 206928 kb |
Host | smart-ab82c837-a24a-484c-9319-b95d6763db64 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2864667359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_shadow_reg_ errors.2864667359 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors_with_csr_rw.1316082019 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 45549789 ps |
CPU time | 1.46 seconds |
Started | Jan 03 12:30:56 PM PST 24 |
Finished | Jan 03 12:32:10 PM PST 24 |
Peak memory | 215484 kb |
Host | smart-89b1eb35-fc2d-45c9-baa8-46cedcd0407e |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1316082019 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac _shadow_reg_errors_with_csr_rw.1316082019 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_tl_errors.4118168173 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 168270612 ps |
CPU time | 2.25 seconds |
Started | Jan 03 12:31:24 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 215436 kb |
Host | smart-1d423420-7f1d-4450-b9c8-5cccac06c8f2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4118168173 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_errors.4118168173 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.kmac_tl_intg_err.4045851756 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 203079554 ps |
CPU time | 2.55 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 215312 kb |
Host | smart-d5473ae7-7292-46cc-b242-2117a4368d93 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4045851756 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_intg_err.40458 51756 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/30.kmac_intr_test.1867221818 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 44918240 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:48 PM PST 24 |
Finished | Jan 03 12:33:17 PM PST 24 |
Peak memory | 206908 kb |
Host | smart-ecf156fe-aa1a-4cbf-945d-fc292800381a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1867221818 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.kmac_intr_test.1867221818 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.kmac_intr_test.2702657344 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 39662612 ps |
CPU time | 0.79 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:40 PM PST 24 |
Peak memory | 206944 kb |
Host | smart-cd0f4614-b4ef-4fed-9998-43857ac71c7e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2702657344 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.kmac_intr_test.2702657344 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.kmac_intr_test.2232061230 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 17649117 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 207028 kb |
Host | smart-ceb7d3d0-7f96-4726-9feb-195c3c79bfaa |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2232061230 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.kmac_intr_test.2232061230 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.kmac_intr_test.3260461758 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 30145062 ps |
CPU time | 0.71 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:22 PM PST 24 |
Peak memory | 206960 kb |
Host | smart-eb1631c6-378f-4838-a37c-adf098d7267a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3260461758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.kmac_intr_test.3260461758 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.kmac_intr_test.342848327 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 14016396 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:13 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-36c416e7-92e3-4459-bbf1-2eed613d3d91 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=342848327 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.kmac_intr_test.342848327 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.kmac_intr_test.2439879988 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 15198746 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:25 PM PST 24 |
Finished | Jan 03 12:32:37 PM PST 24 |
Peak memory | 206996 kb |
Host | smart-fbc4af00-589b-4fda-b891-d1b2c27c8096 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2439879988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.kmac_intr_test.2439879988 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.kmac_intr_test.2975220349 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 59230598 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:19 PM PST 24 |
Finished | Jan 03 12:32:29 PM PST 24 |
Peak memory | 206936 kb |
Host | smart-700a235b-d58f-4ecb-b643-bc5897975244 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2975220349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.kmac_intr_test.2975220349 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.kmac_intr_test.88114362 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 28238422 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:35 PM PST 24 |
Finished | Jan 03 12:32:50 PM PST 24 |
Peak memory | 206944 kb |
Host | smart-baae9397-e876-481f-991b-8a14507ca3fe |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=88114362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.kmac_intr_test.88114362 +enable_mas king=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.kmac_intr_test.466207469 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 19519125 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:30 PM PST 24 |
Finished | Jan 03 12:32:43 PM PST 24 |
Peak memory | 206948 kb |
Host | smart-0845e4fd-b4cb-4af4-a7b2-41598295ad69 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=466207469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.kmac_intr_test.466207469 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.kmac_intr_test.3307112815 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 21325141 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:34 PM PST 24 |
Peak memory | 206884 kb |
Host | smart-839f6afe-08b7-4944-a036-ef2bb155f4ac |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3307112815 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.kmac_intr_test.3307112815 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_aliasing.3299860742 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 663434016 ps |
CPU time | 8.43 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:46 PM PST 24 |
Peak memory | 207152 kb |
Host | smart-311540be-b32a-4691-9589-24b97b8295ba |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3299860742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_aliasing.3299860 742 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_bit_bash.2733907922 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 2170398897 ps |
CPU time | 10.12 seconds |
Started | Jan 03 12:31:36 PM PST 24 |
Finished | Jan 03 12:33:01 PM PST 24 |
Peak memory | 207204 kb |
Host | smart-266ffb74-f6b5-4ef6-8491-4daa40a971e4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2733907922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_bit_bash.2733907 922 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_hw_reset.1388853115 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 113375731 ps |
CPU time | 1.15 seconds |
Started | Jan 03 12:31:23 PM PST 24 |
Finished | Jan 03 12:32:36 PM PST 24 |
Peak memory | 215536 kb |
Host | smart-5a03c067-696f-4d06-b056-19f87fad49f3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1388853115 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_hw_reset.1388853 115 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_mem_rw_with_rand_reset.1444379134 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 22805904 ps |
CPU time | 1.78 seconds |
Started | Jan 03 12:31:21 PM PST 24 |
Finished | Jan 03 12:32:32 PM PST 24 |
Peak memory | 215400 kb |
Host | smart-220dc01c-72ad-4b13-b687-c274dfe4ca38 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1444379134 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_mem_rw_with_rand_reset.1444379134 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_csr_rw.4174608183 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 93111927 ps |
CPU time | 1.13 seconds |
Started | Jan 03 12:31:07 PM PST 24 |
Finished | Jan 03 12:32:14 PM PST 24 |
Peak memory | 207364 kb |
Host | smart-0fae0fb5-f00d-4049-9eb5-5f5c8d920463 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4174608183 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_rw.4174608183 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_intr_test.3654881015 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 25295008 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 207020 kb |
Host | smart-906c5619-141b-41a1-a195-939faf740fef |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3654881015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_intr_test.3654881015 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_mem_partial_access.4124967866 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 38849264 ps |
CPU time | 1.33 seconds |
Started | Jan 03 12:31:27 PM PST 24 |
Finished | Jan 03 12:32:40 PM PST 24 |
Peak memory | 215332 kb |
Host | smart-45f5dbd9-ebec-433f-a4d0-fe26cd5c163f |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4124967866 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_partia l_access.4124967866 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_mem_walk.1761730978 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 30332672 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:20 PM PST 24 |
Finished | Jan 03 12:32:29 PM PST 24 |
Peak memory | 206984 kb |
Host | smart-c9cfb247-bde7-4c40-ab6f-700fc30ada80 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1761730978 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_walk.1761730978 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_same_csr_outstanding.3760660940 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 40753332 ps |
CPU time | 2.19 seconds |
Started | Jan 03 12:31:36 PM PST 24 |
Finished | Jan 03 12:32:53 PM PST 24 |
Peak memory | 215332 kb |
Host | smart-507ee069-2f5f-4d05-b604-73f526194578 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3760660940 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_same_csr _outstanding.3760660940 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors.3606761241 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 70539072 ps |
CPU time | 1.19 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:34 PM PST 24 |
Peak memory | 215792 kb |
Host | smart-6c797a79-717c-405d-9aff-5c0066e0176e |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3606761241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_shadow_reg_ errors.3606761241 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors_with_csr_rw.50249167 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 66016410 ps |
CPU time | 1.74 seconds |
Started | Jan 03 12:31:21 PM PST 24 |
Finished | Jan 03 12:32:38 PM PST 24 |
Peak memory | 223660 kb |
Host | smart-7a770560-b9d0-4279-a966-31d47ec436f4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=50249167 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SE Q=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_s hadow_reg_errors_with_csr_rw.50249167 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_tl_errors.219577056 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 39080094 ps |
CPU time | 2.31 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 215552 kb |
Host | smart-cf4b76d2-5ff2-42d1-be99-b2413851b0b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=219577056 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_errors.219577056 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.kmac_tl_intg_err.2474716900 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 144908877 ps |
CPU time | 3.81 seconds |
Started | Jan 03 12:31:21 PM PST 24 |
Finished | Jan 03 12:32:34 PM PST 24 |
Peak memory | 215364 kb |
Host | smart-5b33dd49-2bf1-4389-97c6-6a120be7e4b9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2474716900 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_intg_err.24747 16900 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.kmac_intr_test.4270308320 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 42640132 ps |
CPU time | 0.71 seconds |
Started | Jan 03 12:31:11 PM PST 24 |
Finished | Jan 03 12:32:18 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-d6835b3c-97cb-4650-8e63-5e5ed523cf96 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4270308320 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.kmac_intr_test.4270308320 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.kmac_intr_test.982328081 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 12329381 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:04 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 207132 kb |
Host | smart-2014df84-94a9-4695-9031-3f229c34dd56 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=982328081 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.kmac_intr_test.982328081 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.kmac_intr_test.4170341215 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 19541313 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:25 PM PST 24 |
Finished | Jan 03 12:32:36 PM PST 24 |
Peak memory | 206936 kb |
Host | smart-d93dd30b-3925-4f45-930a-088153b6d775 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4170341215 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.kmac_intr_test.4170341215 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.kmac_intr_test.1040555276 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 16609986 ps |
CPU time | 0.79 seconds |
Started | Jan 03 12:31:30 PM PST 24 |
Finished | Jan 03 12:32:43 PM PST 24 |
Peak memory | 206996 kb |
Host | smart-77fe126d-6826-426e-8923-0b8167f2d8a0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1040555276 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.kmac_intr_test.1040555276 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.kmac_intr_test.3159353619 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 28597350 ps |
CPU time | 0.78 seconds |
Started | Jan 03 12:31:02 PM PST 24 |
Finished | Jan 03 12:32:10 PM PST 24 |
Peak memory | 206956 kb |
Host | smart-76496ec2-89ae-4ba9-9547-e5b28a279a1b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3159353619 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.kmac_intr_test.3159353619 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.kmac_intr_test.3730553511 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 12144623 ps |
CPU time | 0.74 seconds |
Started | Jan 03 12:31:35 PM PST 24 |
Finished | Jan 03 12:32:51 PM PST 24 |
Peak memory | 206708 kb |
Host | smart-566a333d-4c93-4d0f-b7a9-328a3b0c1a11 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3730553511 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.kmac_intr_test.3730553511 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.kmac_intr_test.429911080 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 41634935 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 206912 kb |
Host | smart-b8e4be5c-149f-414e-87c6-2f651986dfe1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=429911080 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.kmac_intr_test.429911080 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.kmac_intr_test.1941340367 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 12054365 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:21 PM PST 24 |
Finished | Jan 03 12:32:31 PM PST 24 |
Peak memory | 207020 kb |
Host | smart-62fc021f-f775-47f9-82d6-1894d7352b7b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1941340367 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.kmac_intr_test.1941340367 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.kmac_intr_test.541910350 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 42551107 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 206784 kb |
Host | smart-58220d20-575d-4ea0-9ab0-d1d5de369a34 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=541910350 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.kmac_intr_test.541910350 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_csr_mem_rw_with_rand_reset.740751703 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 107688770 ps |
CPU time | 2.1 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:35 PM PST 24 |
Peak memory | 223620 kb |
Host | smart-b675e60d-66d1-47aa-b936-44440a527509 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=740751703 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_csr_mem_rw_with_rand_reset.740751703 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_csr_rw.4184942216 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 67437762 ps |
CPU time | 1.1 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:10 PM PST 24 |
Peak memory | 207136 kb |
Host | smart-7bb7dc11-1d99-4e21-b7e1-d407144c0b4b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4184942216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_csr_rw.4184942216 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_intr_test.1936723306 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 26269425 ps |
CPU time | 0.72 seconds |
Started | Jan 03 12:31:19 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 206924 kb |
Host | smart-d31b3dff-8bd9-4336-9ad7-5002a21686bf |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1936723306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_intr_test.1936723306 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_same_csr_outstanding.1905383541 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 62653785 ps |
CPU time | 1.59 seconds |
Started | Jan 03 12:31:10 PM PST 24 |
Finished | Jan 03 12:32:17 PM PST 24 |
Peak memory | 215404 kb |
Host | smart-4502886d-e88b-42dd-83f0-396e56104f74 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1905383541 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_same_csr _outstanding.1905383541 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors.2323604102 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 77123582 ps |
CPU time | 1.05 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 215716 kb |
Host | smart-6f15801c-de6f-42e7-81ae-6443181031e8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2323604102 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_shadow_reg_ errors.2323604102 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors_with_csr_rw.2479348380 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 549584687 ps |
CPU time | 2.37 seconds |
Started | Jan 03 12:31:32 PM PST 24 |
Finished | Jan 03 12:32:48 PM PST 24 |
Peak memory | 215772 kb |
Host | smart-f10dfd6e-af25-4f5e-9d58-1208ea648381 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2479348380 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac _shadow_reg_errors_with_csr_rw.2479348380 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.kmac_tl_errors.392651023 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 93489450 ps |
CPU time | 1.38 seconds |
Started | Jan 03 12:31:28 PM PST 24 |
Finished | Jan 03 12:32:41 PM PST 24 |
Peak memory | 215536 kb |
Host | smart-506cfeb2-8ded-44ab-890f-a78afcab9ad3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=392651023 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_errors.392651023 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_csr_mem_rw_with_rand_reset.2472040693 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 52020917 ps |
CPU time | 1.97 seconds |
Started | Jan 03 12:31:32 PM PST 24 |
Finished | Jan 03 12:32:46 PM PST 24 |
Peak memory | 223336 kb |
Host | smart-aebf2d7a-8c8a-4359-b508-1a8032f557d7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2472040693 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_csr_mem_rw_with_rand_reset.2472040693 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_csr_rw.2722808418 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 46475069 ps |
CPU time | 0.88 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:19 PM PST 24 |
Peak memory | 206972 kb |
Host | smart-d933e6e4-973e-4097-bbc3-d36bbbc71a74 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2722808418 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_csr_rw.2722808418 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_intr_test.461204374 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 53510674 ps |
CPU time | 0.69 seconds |
Started | Jan 03 12:31:24 PM PST 24 |
Finished | Jan 03 12:32:36 PM PST 24 |
Peak memory | 206996 kb |
Host | smart-8186ef7f-e880-4445-9efb-ac28b233acb4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=461204374 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_intr_test.461204374 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_same_csr_outstanding.1572076249 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 184242071 ps |
CPU time | 1.49 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:34 PM PST 24 |
Peak memory | 214272 kb |
Host | smart-6712a9a6-bb7f-442d-87d5-bd3474b1c9fb |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1572076249 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_same_csr _outstanding.1572076249 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors.4072585742 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 145066258 ps |
CPU time | 1.01 seconds |
Started | Jan 03 12:31:40 PM PST 24 |
Finished | Jan 03 12:33:00 PM PST 24 |
Peak memory | 215724 kb |
Host | smart-1ee9f91d-066c-4201-ba64-aee282a9dabb |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4072585742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_shadow_reg_ errors.4072585742 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors_with_csr_rw.2681706775 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 253086534 ps |
CPU time | 1.71 seconds |
Started | Jan 03 12:31:29 PM PST 24 |
Finished | Jan 03 12:32:42 PM PST 24 |
Peak memory | 215748 kb |
Host | smart-ca908dc1-3fb8-4a40-9d41-e8009b1b59e4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2681706775 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac _shadow_reg_errors_with_csr_rw.2681706775 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_tl_errors.3271164131 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 46199091 ps |
CPU time | 1.43 seconds |
Started | Jan 03 12:31:26 PM PST 24 |
Finished | Jan 03 12:32:39 PM PST 24 |
Peak memory | 218072 kb |
Host | smart-925b4fd8-52e1-459d-98a0-c123ba1f509a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3271164131 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_errors.3271164131 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.kmac_tl_intg_err.2668693110 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 1122589511 ps |
CPU time | 4.5 seconds |
Started | Jan 03 12:31:15 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215332 kb |
Host | smart-ae53716e-4a31-4da9-8910-017cfb0c6fce |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2668693110 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_intg_err.26686 93110 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_csr_mem_rw_with_rand_reset.4272463027 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 38050937 ps |
CPU time | 1.77 seconds |
Started | Jan 03 12:31:08 PM PST 24 |
Finished | Jan 03 12:32:16 PM PST 24 |
Peak memory | 223528 kb |
Host | smart-88f6a73f-ee18-408d-946b-0de2e1cae336 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4272463027 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_csr_mem_rw_with_rand_reset.4272463027 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_csr_rw.3219547470 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 17592507 ps |
CPU time | 1.05 seconds |
Started | Jan 03 12:31:22 PM PST 24 |
Finished | Jan 03 12:32:34 PM PST 24 |
Peak memory | 206296 kb |
Host | smart-65ccd6bf-8f5e-481c-87ac-c1e7ba4260c0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3219547470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_csr_rw.3219547470 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_intr_test.4033566496 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 65226680 ps |
CPU time | 0.7 seconds |
Started | Jan 03 12:31:16 PM PST 24 |
Finished | Jan 03 12:32:23 PM PST 24 |
Peak memory | 206960 kb |
Host | smart-e69b0e34-4e09-424f-bca8-25166cee19e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4033566496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_intr_test.4033566496 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_same_csr_outstanding.3071988625 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 73792282 ps |
CPU time | 2.12 seconds |
Started | Jan 03 12:31:38 PM PST 24 |
Finished | Jan 03 12:32:58 PM PST 24 |
Peak memory | 215500 kb |
Host | smart-a73ef7f1-5d38-4295-8747-9fa5356f41d3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3071988625 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_same_csr _outstanding.3071988625 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors.1485513322 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 113543616 ps |
CPU time | 1.06 seconds |
Started | Jan 03 12:31:14 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 215720 kb |
Host | smart-017af17d-363b-45a7-810d-641fc05f91b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1485513322 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_shadow_reg_ errors.1485513322 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors_with_csr_rw.3121184001 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 33696007 ps |
CPU time | 1.72 seconds |
Started | Jan 03 12:31:18 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 215964 kb |
Host | smart-e40a8781-1934-459c-a833-68a388686851 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3121184001 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac _shadow_reg_errors_with_csr_rw.3121184001 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_tl_errors.1106251313 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 86433380 ps |
CPU time | 2.8 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 215588 kb |
Host | smart-f2cc19ff-99c7-45e5-901e-9c6df2d42d3e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1106251313 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_errors.1106251313 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.kmac_tl_intg_err.920767164 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 206187733 ps |
CPU time | 4.69 seconds |
Started | Jan 03 12:31:28 PM PST 24 |
Finished | Jan 03 12:32:44 PM PST 24 |
Peak memory | 215336 kb |
Host | smart-9418093d-6b0c-4ba2-a473-df6591bd5cb8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=920767164 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_intg_err.920767 164 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_csr_mem_rw_with_rand_reset.1618548674 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 131735827 ps |
CPU time | 1.85 seconds |
Started | Jan 03 12:31:07 PM PST 24 |
Finished | Jan 03 12:32:14 PM PST 24 |
Peak memory | 223572 kb |
Host | smart-09fb937b-16f4-4224-9495-2ba0273a3741 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1618548674 -assert nopostproc +UVM_TESTNAME =kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_csr_mem_rw_with_rand_reset.1618548674 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_csr_rw.1433978053 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 31620742 ps |
CPU time | 1.09 seconds |
Started | Jan 03 12:31:29 PM PST 24 |
Finished | Jan 03 12:32:42 PM PST 24 |
Peak memory | 207248 kb |
Host | smart-ea1a4e5a-4263-470f-b36b-cbd735237a94 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1433978053 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_csr_rw.1433978053 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_intr_test.3200657928 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 11864887 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:01 PM PST 24 |
Finished | Jan 03 12:32:09 PM PST 24 |
Peak memory | 206928 kb |
Host | smart-1a289fb2-e1bf-4d56-9420-d9b7f8d5d2f6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3200657928 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_intr_test.3200657928 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_same_csr_outstanding.1678793434 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 138793762 ps |
CPU time | 1.94 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 215108 kb |
Host | smart-b99a0d8b-1084-458b-b993-930d34934da8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1678793434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_same_csr _outstanding.1678793434 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors.2634205158 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 131878518 ps |
CPU time | 1.03 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:25 PM PST 24 |
Peak memory | 215664 kb |
Host | smart-3405b28a-ba81-46d9-8181-d55998db56a9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2634205158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_shadow_reg_ errors.2634205158 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors_with_csr_rw.3283170760 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 69633342 ps |
CPU time | 1.9 seconds |
Started | Jan 03 12:31:12 PM PST 24 |
Finished | Jan 03 12:32:20 PM PST 24 |
Peak memory | 223552 kb |
Host | smart-ab424e02-c662-41f5-b336-82fd987772b0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3283170760 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_ SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac _shadow_reg_errors_with_csr_rw.3283170760 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_tl_errors.589169365 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 161171069 ps |
CPU time | 2.44 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:27 PM PST 24 |
Peak memory | 215448 kb |
Host | smart-bb242aa0-7cea-495d-8127-3dd7f02cf406 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=589169365 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_errors.589169365 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.kmac_tl_intg_err.1614283291 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 770984641 ps |
CPU time | 4.67 seconds |
Started | Jan 03 12:30:56 PM PST 24 |
Finished | Jan 03 12:32:06 PM PST 24 |
Peak memory | 215324 kb |
Host | smart-66b3c64e-ba43-4c6d-a456-b5a71a28c20c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1614283291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_intg_err.16142 83291 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.558899766 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 42664820 ps |
CPU time | 1.95 seconds |
Started | Jan 03 12:31:02 PM PST 24 |
Finished | Jan 03 12:32:11 PM PST 24 |
Peak memory | 223828 kb |
Host | smart-14be8ecb-f5d0-4571-b421-c85415aa44ed |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=558899766 -assert nopostproc +UVM_TESTNAME= kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_csr_mem_rw_with_rand_reset.558899766 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_csr_rw.2965134454 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 34893902 ps |
CPU time | 1.09 seconds |
Started | Jan 03 12:31:20 PM PST 24 |
Finished | Jan 03 12:32:30 PM PST 24 |
Peak memory | 207192 kb |
Host | smart-058ea06c-6700-4936-af3b-ed86f3c5394b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2965134454 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_csr_rw.2965134454 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_intr_test.2473970710 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 61643791 ps |
CPU time | 0.73 seconds |
Started | Jan 03 12:31:33 PM PST 24 |
Finished | Jan 03 12:32:46 PM PST 24 |
Peak memory | 207000 kb |
Host | smart-15bbc686-f574-4568-b015-034b5b46c5c1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2473970710 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_intr_test.2473970710 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors.3579740442 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 72886269 ps |
CPU time | 1.39 seconds |
Started | Jan 03 12:31:17 PM PST 24 |
Finished | Jan 03 12:32:26 PM PST 24 |
Peak memory | 215268 kb |
Host | smart-071abdf3-53e9-4636-87ea-948b578a38ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3579740442 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_shadow_reg_ errors.3579740442 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.kmac_tl_errors.4044709779 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 188633356 ps |
CPU time | 2.05 seconds |
Started | Jan 03 12:31:20 PM PST 24 |
Finished | Jan 03 12:32:31 PM PST 24 |
Peak memory | 215612 kb |
Host | smart-8f573310-b675-478d-aeb9-fe6507ecb76e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4044709779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_errors.4044709779 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_tl_errors/latest |
Test location | /workspace/coverage/default/0.kmac_alert_test.3001123448 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 13310318 ps |
CPU time | 0.76 seconds |
Started | Jan 03 01:08:55 PM PST 24 |
Finished | Jan 03 01:10:02 PM PST 24 |
Peak memory | 205212 kb |
Host | smart-864eda71-4d09-47a2-8d78-9f59f333d873 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3001123448 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_alert_test.3001123448 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_alert_test/latest |
Test location | /workspace/coverage/default/0.kmac_app.35423194 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 1950112310 ps |
CPU time | 14.72 seconds |
Started | Jan 03 01:08:21 PM PST 24 |
Finished | Jan 03 01:09:48 PM PST 24 |
Peak memory | 219140 kb |
Host | smart-7dad722a-2a4d-40cd-97bf-4fb88b15a40f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=35423194 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app.35423194 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_app/latest |
Test location | /workspace/coverage/default/0.kmac_app_with_partial_data.331681863 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 1616685663 ps |
CPU time | 43.34 seconds |
Started | Jan 03 01:08:36 PM PST 24 |
Finished | Jan 03 01:10:32 PM PST 24 |
Peak memory | 222996 kb |
Host | smart-09c01089-0665-44c1-8f60-d77309b7562a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=331681863 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app_with_partial_data.331681863 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/0.kmac_burst_write.525850362 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 399999270 ps |
CPU time | 10.85 seconds |
Started | Jan 03 01:08:28 PM PST 24 |
Finished | Jan 03 01:09:52 PM PST 24 |
Peak memory | 220520 kb |
Host | smart-f5c985f2-08a5-4be0-9a32-10d88a0cc4ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=525850362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_burst_write.525850362 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_burst_write/latest |
Test location | /workspace/coverage/default/0.kmac_edn_timeout_error.2819373406 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 370239936 ps |
CPU time | 25.34 seconds |
Started | Jan 03 01:08:52 PM PST 24 |
Finished | Jan 03 01:10:24 PM PST 24 |
Peak memory | 223632 kb |
Host | smart-28719acc-b274-4c87-9c8e-53c278f56142 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2819373406 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_edn_timeout_error.2819373406 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/0.kmac_entropy_mode_error.2192998722 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 2540369463 ps |
CPU time | 36.22 seconds |
Started | Jan 03 01:08:35 PM PST 24 |
Finished | Jan 03 01:10:24 PM PST 24 |
Peak memory | 223920 kb |
Host | smart-ea908cfa-245b-4583-adb3-30897ef00f17 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2192998722 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_mode_error.2192998722 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/0.kmac_entropy_ready_error.34246580 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 875191314 ps |
CPU time | 5.43 seconds |
Started | Jan 03 01:08:45 PM PST 24 |
Finished | Jan 03 01:10:00 PM PST 24 |
Peak memory | 216856 kb |
Host | smart-2bdea62c-9f1c-4ec4-aef6-3f96cd7b47d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=34246580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_ready_error.34246580 +enable_masking= 0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/0.kmac_entropy_refresh.2430480732 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 6902595403 ps |
CPU time | 74.17 seconds |
Started | Jan 03 01:08:36 PM PST 24 |
Finished | Jan 03 01:11:02 PM PST 24 |
Peak memory | 228736 kb |
Host | smart-8796de38-d2fe-4552-8256-4d11acbe9353 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2430480732 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_refresh.2430480732 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/0.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/0.kmac_error.4027038239 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 8382351455 ps |
CPU time | 155.6 seconds |
Started | Jan 03 01:08:45 PM PST 24 |
Finished | Jan 03 01:12:32 PM PST 24 |
Peak memory | 248584 kb |
Host | smart-a8ed6009-7648-4ee7-9293-46d13545497b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4027038239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_error.4027038239 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_error/latest |
Test location | /workspace/coverage/default/0.kmac_key_error.2488189161 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 826659836 ps |
CPU time | 2.88 seconds |
Started | Jan 03 01:08:36 PM PST 24 |
Finished | Jan 03 01:09:51 PM PST 24 |
Peak memory | 207140 kb |
Host | smart-9ab70b5a-2b38-4bf5-8d18-a07529f4f44c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2488189161 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_key_error.2488189161 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_key_error/latest |
Test location | /workspace/coverage/default/0.kmac_lc_escalation.1406739880 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 4460411939 ps |
CPU time | 13.33 seconds |
Started | Jan 03 01:08:46 PM PST 24 |
Finished | Jan 03 01:10:09 PM PST 24 |
Peak memory | 224156 kb |
Host | smart-0954fda6-7545-4111-92ed-869d63703662 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1406739880 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_lc_escalation.1406739880 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/0.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/0.kmac_long_msg_and_output.2880721946 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 10596058583 ps |
CPU time | 890.82 seconds |
Started | Jan 03 01:08:28 PM PST 24 |
Finished | Jan 03 01:24:32 PM PST 24 |
Peak memory | 314576 kb |
Host | smart-ea816f48-7a65-40b0-a113-d2d9cf70b90d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2880721946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_long_msg_an d_output.2880721946 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/0.kmac_mubi.4134552844 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 51030368696 ps |
CPU time | 172.33 seconds |
Started | Jan 03 01:08:36 PM PST 24 |
Finished | Jan 03 01:12:40 PM PST 24 |
Peak memory | 239912 kb |
Host | smart-458ed041-660b-4b15-821d-42accf7f0ed4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4134552844 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_mubi.4134552844 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_mubi/latest |
Test location | /workspace/coverage/default/0.kmac_sec_cm.2898901699 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 7846584693 ps |
CPU time | 78.19 seconds |
Started | Jan 03 01:08:53 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 274660 kb |
Host | smart-f359095b-86c3-41ca-8058-364450c67103 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2898901699 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sec_cm.2898901699 +enable_maski ng=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/0.kmac_sideload.2191734606 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 13085663734 ps |
CPU time | 67.3 seconds |
Started | Jan 03 01:08:28 PM PST 24 |
Finished | Jan 03 01:10:48 PM PST 24 |
Peak memory | 224204 kb |
Host | smart-16618bf6-4528-4298-aec3-b19d3010df11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2191734606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sideload.2191734606 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_sideload/latest |
Test location | /workspace/coverage/default/0.kmac_smoke.844283925 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 4632076736 ps |
CPU time | 19.06 seconds |
Started | Jan 03 01:08:29 PM PST 24 |
Finished | Jan 03 01:10:01 PM PST 24 |
Peak memory | 219232 kb |
Host | smart-c0025168-aa09-4bfc-a16d-45ddd75184f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=844283925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_smoke.844283925 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_smoke/latest |
Test location | /workspace/coverage/default/0.kmac_stress_all.3008174336 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 353317947468 ps |
CPU time | 2643.01 seconds |
Started | Jan 03 01:08:52 PM PST 24 |
Finished | Jan 03 01:54:03 PM PST 24 |
Peak memory | 485156 kb |
Host | smart-c359372e-266a-4305-ad5c-e7fd208a3297 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3008174336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all.3008174336 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_stress_all/latest |
Test location | /workspace/coverage/default/0.kmac_stress_all_with_rand_reset.3720098760 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 168641560937 ps |
CPU time | 1209.71 seconds |
Started | Jan 03 01:08:53 PM PST 24 |
Finished | Jan 03 01:30:09 PM PST 24 |
Peak memory | 321956 kb |
Host | smart-f30794a7-b9a9-477b-b4c4-8c339e92fa3c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3720098760 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all_with_rand_reset.3720098760 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_kmac.3294727450 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 315763453 ps |
CPU time | 3.91 seconds |
Started | Jan 03 01:08:08 PM PST 24 |
Finished | Jan 03 01:09:25 PM PST 24 |
Peak memory | 215656 kb |
Host | smart-49e3359b-0415-4c0f-a480-4732fe51f06a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3294727450 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 0.kmac_test_vectors_kmac.3294727450 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_kmac_xof.429985338 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 234267616 ps |
CPU time | 3.63 seconds |
Started | Jan 03 01:08:15 PM PST 24 |
Finished | Jan 03 01:09:31 PM PST 24 |
Peak memory | 208496 kb |
Host | smart-ac13e99f-58b4-47c9-b6ef-575f98124634 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=429985338 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 0.kmac_test_vectors_kmac_xof.429985338 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_224.722975241 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 18992120299 ps |
CPU time | 1535.81 seconds |
Started | Jan 03 01:08:28 PM PST 24 |
Finished | Jan 03 01:35:17 PM PST 24 |
Peak memory | 394128 kb |
Host | smart-bf819828-f032-4a55-ac41-804aa660e3cc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=722975241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_224.722975241 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_256.3897298811 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 61636559259 ps |
CPU time | 1667.73 seconds |
Started | Jan 03 01:08:28 PM PST 24 |
Finished | Jan 03 01:37:29 PM PST 24 |
Peak memory | 369616 kb |
Host | smart-edc7e497-6111-4333-990a-7fbc36b13e3c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3897298811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_256.3897298811 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_384.4063141857 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 14028655733 ps |
CPU time | 1094.09 seconds |
Started | Jan 03 01:08:26 PM PST 24 |
Finished | Jan 03 01:27:54 PM PST 24 |
Peak memory | 333440 kb |
Host | smart-f4fed35f-971d-46d3-a0fb-a644de95ef5b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4063141857 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_384.4063141857 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_sha3_512.1326464537 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 34194643053 ps |
CPU time | 862.04 seconds |
Started | Jan 03 01:08:15 PM PST 24 |
Finished | Jan 03 01:23:49 PM PST 24 |
Peak memory | 295492 kb |
Host | smart-7d817728-5da2-451f-a817-7fe1905066fe |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1326464537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_512.1326464537 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_shake_128.4127300205 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 782941206261 ps |
CPU time | 4723.59 seconds |
Started | Jan 03 01:08:15 PM PST 24 |
Finished | Jan 03 02:28:11 PM PST 24 |
Peak memory | 651088 kb |
Host | smart-5ee9f13f-6900-4b43-add0-ea1b1533b9b5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4127300205 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_128.4127300205 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/0.kmac_test_vectors_shake_256.3042532015 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 269605964541 ps |
CPU time | 3469.89 seconds |
Started | Jan 03 01:08:28 PM PST 24 |
Finished | Jan 03 02:07:31 PM PST 24 |
Peak memory | 558540 kb |
Host | smart-1b23451a-2701-423a-8da6-1c603d9f2c6d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3042532015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_256.3042532015 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/0.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/1.kmac_alert_test.1409600143 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 13475556 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:19 PM PST 24 |
Peak memory | 205096 kb |
Host | smart-f083e1f1-d40d-4b9d-86ec-6e6199aa5aa9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1409600143 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_alert_test.1409600143 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_alert_test/latest |
Test location | /workspace/coverage/default/1.kmac_app.4006320798 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 4409484804 ps |
CPU time | 77.26 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:11:33 PM PST 24 |
Peak memory | 226064 kb |
Host | smart-1b1715ea-0154-4c80-8660-8b613d509d07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4006320798 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app.4006320798 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_app/latest |
Test location | /workspace/coverage/default/1.kmac_app_with_partial_data.2763937183 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 11317355038 ps |
CPU time | 236.26 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:14:12 PM PST 24 |
Peak memory | 240672 kb |
Host | smart-5da7c17b-9f3d-415c-8fa6-c79206b09087 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2763937183 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app_with_partial_data.2763937183 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/1.kmac_burst_write.2486305234 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 6179514296 ps |
CPU time | 500.13 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:18:35 PM PST 24 |
Peak memory | 230764 kb |
Host | smart-467fb694-a1c1-44b6-87b5-20b56a661646 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2486305234 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_burst_write.2486305234 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_burst_write/latest |
Test location | /workspace/coverage/default/1.kmac_edn_timeout_error.1163736306 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 1302957649 ps |
CPU time | 32.63 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:50 PM PST 24 |
Peak memory | 223628 kb |
Host | smart-bc59145c-b567-47a0-a824-e8d68aa7f7d3 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1163736306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_edn_timeout_error.1163736306 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/1.kmac_entropy_mode_error.3880454312 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 2040490786 ps |
CPU time | 8.79 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:10:28 PM PST 24 |
Peak memory | 215456 kb |
Host | smart-2c7a0805-9b3a-4c24-b4a2-36a33454f2ca |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3880454312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_mode_error.3880454312 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/1.kmac_entropy_ready_error.2335835670 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 7779354123 ps |
CPU time | 62.27 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:11:21 PM PST 24 |
Peak memory | 215784 kb |
Host | smart-c4e6d9cd-84f4-4591-b10c-004d98ae0bd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2335835670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_ready_error.2335835670 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/1.kmac_entropy_refresh.1090673875 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 16098147342 ps |
CPU time | 147.58 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:12:42 PM PST 24 |
Peak memory | 233520 kb |
Host | smart-df4f4260-7f7a-4096-886a-88901fa0b83c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1090673875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_refresh.1090673875 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/1.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/1.kmac_error.1587800688 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 13730277461 ps |
CPU time | 342.42 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:15:57 PM PST 24 |
Peak memory | 265184 kb |
Host | smart-13ad499e-eb83-4b2f-b39c-ddc1ce08fc0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1587800688 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_error.1587800688 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_error/latest |
Test location | /workspace/coverage/default/1.kmac_key_error.3241815406 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 4135503258 ps |
CPU time | 5.79 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:23 PM PST 24 |
Peak memory | 207268 kb |
Host | smart-cb40f1c1-03e1-4f48-ae0c-c838a114e8e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3241815406 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_key_error.3241815406 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_key_error/latest |
Test location | /workspace/coverage/default/1.kmac_lc_escalation.3164788295 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 61360259 ps |
CPU time | 1.32 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:10:22 PM PST 24 |
Peak memory | 216600 kb |
Host | smart-c65d48f1-0700-4098-9dca-8ddab7490289 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3164788295 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_lc_escalation.3164788295 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/1.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/1.kmac_long_msg_and_output.2380310256 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 50102637757 ps |
CPU time | 1002.7 seconds |
Started | Jan 03 01:09:06 PM PST 24 |
Finished | Jan 03 01:26:55 PM PST 24 |
Peak memory | 330952 kb |
Host | smart-8de2cb53-bd17-4ffc-a343-deb32dfafbad |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2380310256 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_long_msg_an d_output.2380310256 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/1.kmac_mubi.2133332688 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 4292931249 ps |
CPU time | 55.66 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:11:14 PM PST 24 |
Peak memory | 225304 kb |
Host | smart-8b267ad1-b06f-4c7b-8e4d-cbaf8c95a042 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2133332688 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_mubi.2133332688 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_mubi/latest |
Test location | /workspace/coverage/default/1.kmac_sec_cm.1146347926 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 13403759503 ps |
CPU time | 36.95 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:55 PM PST 24 |
Peak memory | 246848 kb |
Host | smart-dbe41f9a-a4e6-4157-be17-52199de589c7 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1146347926 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sec_cm.1146347926 +enable_maski ng=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/1.kmac_sideload.1390339419 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 5208432999 ps |
CPU time | 32.98 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:10:41 PM PST 24 |
Peak memory | 220120 kb |
Host | smart-f4ecfe58-2dfc-4494-9d3e-895516a9a70e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1390339419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sideload.1390339419 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_sideload/latest |
Test location | /workspace/coverage/default/1.kmac_smoke.3309960108 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 1032450168 ps |
CPU time | 17.03 seconds |
Started | Jan 03 01:08:53 PM PST 24 |
Finished | Jan 03 01:10:16 PM PST 24 |
Peak memory | 215740 kb |
Host | smart-46b04d1f-1357-4a00-b3d9-e9440b400228 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3309960108 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_smoke.3309960108 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_smoke/latest |
Test location | /workspace/coverage/default/1.kmac_stress_all.3626825135 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 183401028720 ps |
CPU time | 1379.97 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:33:19 PM PST 24 |
Peak memory | 370384 kb |
Host | smart-72c7d901-8b41-4ff4-8e0d-d678f672e59d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3626825135 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all.3626825135 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_stress_all/latest |
Test location | /workspace/coverage/default/1.kmac_stress_all_with_rand_reset.1529509061 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 173085036240 ps |
CPU time | 908.84 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:25:28 PM PST 24 |
Peak memory | 266008 kb |
Host | smart-c7045499-64e5-4b19-a587-0f457f94143f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1529509061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all_with_rand_reset.1529509061 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_kmac.2159123760 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 67601835 ps |
CPU time | 3.7 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:20 PM PST 24 |
Peak memory | 215780 kb |
Host | smart-1a64c8ed-9ce1-4f23-a2ea-b4e9bc494cfc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2159123760 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 1.kmac_test_vectors_kmac.2159123760 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_kmac_xof.1559156663 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 71187409 ps |
CPU time | 4.04 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 215664 kb |
Host | smart-a8e6f805-95d1-4daa-9187-3a868577e13a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1559156663 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_kmac_xof.1559156663 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_224.277016 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 37449996281 ps |
CPU time | 1490.28 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:34:59 PM PST 24 |
Peak memory | 389664 kb |
Host | smart-0cfe76c5-f3e4-4247-be1a-f1faac11291f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=277016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_224.277016 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_256.2102774815 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 61870856793 ps |
CPU time | 1702.96 seconds |
Started | Jan 03 01:09:01 PM PST 24 |
Finished | Jan 03 01:38:31 PM PST 24 |
Peak memory | 378476 kb |
Host | smart-6f820553-c549-496d-9b90-a2d8027d6ea7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2102774815 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_256.2102774815 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_384.1321718675 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 59412509205 ps |
CPU time | 1128.25 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:29:07 PM PST 24 |
Peak memory | 334768 kb |
Host | smart-1c98f2d9-d557-4146-9e62-d6257e7e4c84 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1321718675 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_384.1321718675 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_sha3_512.243783545 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 9796899936 ps |
CPU time | 722.57 seconds |
Started | Jan 03 01:09:05 PM PST 24 |
Finished | Jan 03 01:22:14 PM PST 24 |
Peak memory | 290412 kb |
Host | smart-360240b5-6266-4654-8198-0079dbcc5845 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=243783545 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_512.243783545 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_shake_128.1395023210 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 1074891666694 ps |
CPU time | 5239.46 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 02:37:40 PM PST 24 |
Peak memory | 656048 kb |
Host | smart-e908bd20-dbdf-4ac8-8c7e-298b982225ee |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1395023210 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_128.1395023210 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/1.kmac_test_vectors_shake_256.2887164138 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 173430891414 ps |
CPU time | 3508.35 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 02:08:47 PM PST 24 |
Peak memory | 562320 kb |
Host | smart-26782c94-4735-424d-91b4-8cc8262d57a5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2887164138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_256.2887164138 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/1.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/10.kmac_alert_test.1226085933 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 129995082 ps |
CPU time | 0.8 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:10:40 PM PST 24 |
Peak memory | 205212 kb |
Host | smart-c41eaa4e-cea1-4d36-a465-af71c927edb6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1226085933 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_alert_test.1226085933 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_alert_test/latest |
Test location | /workspace/coverage/default/10.kmac_app.3112651373 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 50524316093 ps |
CPU time | 120.66 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:12:19 PM PST 24 |
Peak memory | 230308 kb |
Host | smart-e153a6e6-4258-4812-9830-80fbf3c505db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3112651373 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_app.3112651373 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_app/latest |
Test location | /workspace/coverage/default/10.kmac_burst_write.21726908 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 7162733525 ps |
CPU time | 36.19 seconds |
Started | Jan 03 01:09:17 PM PST 24 |
Finished | Jan 03 01:10:59 PM PST 24 |
Peak memory | 225364 kb |
Host | smart-3c57a323-8113-4fd0-93a8-89a9953b983e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=21726908 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_burst_write.21726908 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_burst_write/latest |
Test location | /workspace/coverage/default/10.kmac_edn_timeout_error.1746838334 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 38646601 ps |
CPU time | 2.29 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 215592 kb |
Host | smart-c0083c5a-47e0-477a-8b4c-c14add1c3d24 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1746838334 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_edn_timeout_error.1746838334 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/10.kmac_entropy_mode_error.861742905 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 1598644944 ps |
CPU time | 29.9 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:11:10 PM PST 24 |
Peak memory | 223684 kb |
Host | smart-cba2da6a-4125-4e29-bfc3-5541ba8d6084 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=861742905 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_mode_error.861742905 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/10.kmac_entropy_refresh.2202280469 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 15603407103 ps |
CPU time | 109.31 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 01:12:16 PM PST 24 |
Peak memory | 231748 kb |
Host | smart-ab8eb26c-c239-488f-80b0-eea7315aef52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2202280469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_refresh.2202280469 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/10.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/10.kmac_error.645283142 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 41209882055 ps |
CPU time | 288.47 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:15:11 PM PST 24 |
Peak memory | 256668 kb |
Host | smart-e513a438-ba2a-4ac7-bed2-c0b0d99d3536 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=645283142 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_error.645283142 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_error/latest |
Test location | /workspace/coverage/default/10.kmac_key_error.78798758 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 327393410 ps |
CPU time | 2.08 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:10:28 PM PST 24 |
Peak memory | 207052 kb |
Host | smart-77f8d15d-baff-4385-8fc1-2d7698407987 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=78798758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_key_error.78798758 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_key_error/latest |
Test location | /workspace/coverage/default/10.kmac_lc_escalation.4103194795 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 42144353 ps |
CPU time | 1.32 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 01:10:28 PM PST 24 |
Peak memory | 219960 kb |
Host | smart-e28cdb2c-0c74-41d0-b334-76d47bb4f924 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4103194795 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_lc_escalation.4103194795 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/10.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/10.kmac_long_msg_and_output.2212434940 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 100114949319 ps |
CPU time | 2244.68 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:47:47 PM PST 24 |
Peak memory | 446136 kb |
Host | smart-27d6533e-792a-47a5-b8c6-6904818633f8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2212434940 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_long_msg_a nd_output.2212434940 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/10.kmac_sideload.3203711480 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 17722851025 ps |
CPU time | 244.4 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:14:23 PM PST 24 |
Peak memory | 239120 kb |
Host | smart-9a6e3c8b-1f98-44f4-b667-f4347d8d8f24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3203711480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_sideload.3203711480 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_sideload/latest |
Test location | /workspace/coverage/default/10.kmac_smoke.2090158974 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 832929867 ps |
CPU time | 18.05 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:10:37 PM PST 24 |
Peak memory | 219116 kb |
Host | smart-08d4dda3-0569-4f3f-bb2f-c3f4e2eb77c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2090158974 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_smoke.2090158974 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_smoke/latest |
Test location | /workspace/coverage/default/10.kmac_stress_all.2049526380 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 362011354 ps |
CPU time | 8.22 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:10:34 PM PST 24 |
Peak memory | 217564 kb |
Host | smart-dc13fdba-8919-4706-a666-66c9e79c7361 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2049526380 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all.2049526380 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_stress_all/latest |
Test location | /workspace/coverage/default/10.kmac_stress_all_with_rand_reset.1003880902 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 61856960573 ps |
CPU time | 1856.43 seconds |
Started | Jan 03 01:09:24 PM PST 24 |
Finished | Jan 03 01:41:27 PM PST 24 |
Peak memory | 396000 kb |
Host | smart-57539ccd-88ac-4cd5-8963-2cc8d915bd9f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1003880902 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all_with_rand_reset.1003880902 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_kmac.4030114919 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 69011524 ps |
CPU time | 3.84 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 215664 kb |
Host | smart-ba0ea741-d512-4785-ba66-0f3124ee676e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4030114919 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 10.kmac_test_vectors_kmac.4030114919 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_kmac_xof.1130544887 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 1032466292 ps |
CPU time | 4.4 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:26 PM PST 24 |
Peak memory | 215620 kb |
Host | smart-86132176-534f-48d9-8a08-6a7756fe8ad9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1130544887 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_kmac_xof.1130544887 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_224.3859870254 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 79421425757 ps |
CPU time | 1541.86 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:36:01 PM PST 24 |
Peak memory | 373212 kb |
Host | smart-10919512-159f-445f-b0ae-ea0df226afe8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3859870254 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_224.3859870254 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_256.1305888881 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 574165331492 ps |
CPU time | 1761.34 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:39:44 PM PST 24 |
Peak memory | 378796 kb |
Host | smart-93c58cc4-b858-445c-b493-8de4db45255a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1305888881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_256.1305888881 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_384.4112147291 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 13991625349 ps |
CPU time | 1028.02 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:27:27 PM PST 24 |
Peak memory | 333388 kb |
Host | smart-c09729f2-e342-4f4b-baab-135a0034d7f4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4112147291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_384.4112147291 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_sha3_512.1279163371 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 42975546843 ps |
CPU time | 885.33 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:25:09 PM PST 24 |
Peak memory | 297032 kb |
Host | smart-bb57ca42-3c23-4076-91e2-ee1f81734029 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1279163371 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_512.1279163371 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_shake_128.3262647314 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 174490774198 ps |
CPU time | 4789.71 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 02:30:12 PM PST 24 |
Peak memory | 654888 kb |
Host | smart-d135c5f7-ec84-43f6-8bab-c8718faceba5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3262647314 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_128.3262647314 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/10.kmac_test_vectors_shake_256.3978325133 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 180979995265 ps |
CPU time | 3526.2 seconds |
Started | Jan 03 01:09:15 PM PST 24 |
Finished | Jan 03 02:09:09 PM PST 24 |
Peak memory | 563040 kb |
Host | smart-b3d369cf-f884-4ff3-8692-71889b8fcc7a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3978325133 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_256.3978325133 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/10.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/11.kmac_app.1675272363 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 168742151 ps |
CPU time | 4.49 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 223860 kb |
Host | smart-692bf58a-d4cd-4b58-80f1-2e0ffc5f5aab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1675272363 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_app.1675272363 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_app/latest |
Test location | /workspace/coverage/default/11.kmac_burst_write.1672431095 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 22982324809 ps |
CPU time | 476.37 seconds |
Started | Jan 03 01:09:31 PM PST 24 |
Finished | Jan 03 01:18:33 PM PST 24 |
Peak memory | 229456 kb |
Host | smart-23339c51-adda-4b14-ad3d-631251f933e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1672431095 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_burst_write.1672431095 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_burst_write/latest |
Test location | /workspace/coverage/default/11.kmac_edn_timeout_error.212174271 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 2859522665 ps |
CPU time | 34.32 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:52 PM PST 24 |
Peak memory | 220240 kb |
Host | smart-d4749bbb-4550-41d5-acbc-b42d95a5c57e |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=212174271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_edn_timeout_error.212174271 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/11.kmac_entropy_mode_error.346567227 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 2232015877 ps |
CPU time | 14.85 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:31 PM PST 24 |
Peak memory | 222824 kb |
Host | smart-d9638a93-4830-4a20-878a-2cd1389bf189 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=346567227 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_mode_error.346567227 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/11.kmac_entropy_refresh.748479056 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 62187725139 ps |
CPU time | 162.1 seconds |
Started | Jan 03 01:09:31 PM PST 24 |
Finished | Jan 03 01:13:20 PM PST 24 |
Peak memory | 233340 kb |
Host | smart-da244c51-46a5-4aa2-829e-db1bd8e22747 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=748479056 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_refresh.748479056 +enable_masking=0 +sw _key_masked=0 |
Directory | /workspace/11.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/11.kmac_error.2818032352 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 20003846653 ps |
CPU time | 85.08 seconds |
Started | Jan 03 01:09:41 PM PST 24 |
Finished | Jan 03 01:12:11 PM PST 24 |
Peak memory | 240288 kb |
Host | smart-4a28c26e-8884-4e67-8394-186a1e45f186 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2818032352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_error.2818032352 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_error/latest |
Test location | /workspace/coverage/default/11.kmac_key_error.3513440335 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 778305760 ps |
CPU time | 1.58 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 215276 kb |
Host | smart-0fc96e9c-ef5a-4538-bdc6-743b345ac187 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3513440335 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_key_error.3513440335 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_key_error/latest |
Test location | /workspace/coverage/default/11.kmac_lc_escalation.327644005 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 1943778609 ps |
CPU time | 13.75 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:36 PM PST 24 |
Peak memory | 223988 kb |
Host | smart-195c290e-dfcc-40af-86c2-650b4cbc07f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=327644005 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_lc_escalation.327644005 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/11.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/11.kmac_long_msg_and_output.1667268084 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 75167610187 ps |
CPU time | 1545.3 seconds |
Started | Jan 03 01:09:28 PM PST 24 |
Finished | Jan 03 01:36:21 PM PST 24 |
Peak memory | 361180 kb |
Host | smart-a725cc15-b21e-4ccd-9863-afcb8d616ead |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1667268084 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_long_msg_a nd_output.1667268084 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/11.kmac_sideload.4258540416 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 87566314730 ps |
CPU time | 418.09 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:17:54 PM PST 24 |
Peak memory | 250304 kb |
Host | smart-66ff6540-2bca-412b-8bdf-cb8484da5539 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4258540416 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_sideload.4258540416 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_sideload/latest |
Test location | /workspace/coverage/default/11.kmac_smoke.324336930 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 2515052188 ps |
CPU time | 27.91 seconds |
Started | Jan 03 01:09:26 PM PST 24 |
Finished | Jan 03 01:11:01 PM PST 24 |
Peak memory | 217668 kb |
Host | smart-076c4ca6-5aa7-4c71-92e1-4f378e8f3b51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=324336930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_smoke.324336930 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_smoke/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_kmac.3157998722 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 244549137 ps |
CPU time | 3.53 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 215792 kb |
Host | smart-45752106-4a9c-4e50-8410-f39b84ce82cc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3157998722 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 11.kmac_test_vectors_kmac.3157998722 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_kmac_xof.1228235072 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 213078912 ps |
CPU time | 4.56 seconds |
Started | Jan 03 01:09:32 PM PST 24 |
Finished | Jan 03 01:10:43 PM PST 24 |
Peak memory | 215736 kb |
Host | smart-abd48483-c908-4709-afce-9e64a901c1d1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1228235072 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_kmac_xof.1228235072 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_224.2487731668 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 21603256159 ps |
CPU time | 1559.38 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:36:39 PM PST 24 |
Peak memory | 395304 kb |
Host | smart-9f890a76-1116-490a-a015-e563057e56ef |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2487731668 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_224.2487731668 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_256.1198824099 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 294421828818 ps |
CPU time | 1763.53 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:39:48 PM PST 24 |
Peak memory | 373940 kb |
Host | smart-6be15372-945f-4c7b-8bef-0e5a1a95fa7a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1198824099 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_256.1198824099 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_384.991420425 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 232227582428 ps |
CPU time | 1323.01 seconds |
Started | Jan 03 01:09:28 PM PST 24 |
Finished | Jan 03 01:32:38 PM PST 24 |
Peak memory | 331952 kb |
Host | smart-c8622e07-cbca-4248-8d1a-0ab357d849d8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=991420425 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_384.991420425 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_sha3_512.2383397276 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 194191065623 ps |
CPU time | 950 seconds |
Started | Jan 03 01:09:17 PM PST 24 |
Finished | Jan 03 01:26:16 PM PST 24 |
Peak memory | 293636 kb |
Host | smart-f4f70856-c3f5-425f-b7d3-aabf2976492f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2383397276 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_512.2383397276 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_shake_128.2359768930 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 223041975733 ps |
CPU time | 4745.83 seconds |
Started | Jan 03 01:09:15 PM PST 24 |
Finished | Jan 03 02:29:29 PM PST 24 |
Peak memory | 651788 kb |
Host | smart-089a1909-8594-40f4-9069-2b708f1f440a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2359768930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_128.2359768930 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/11.kmac_test_vectors_shake_256.1880304776 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 906281125708 ps |
CPU time | 4594.7 seconds |
Started | Jan 03 01:09:31 PM PST 24 |
Finished | Jan 03 02:27:13 PM PST 24 |
Peak memory | 564000 kb |
Host | smart-2007c4e3-7057-4e6c-b117-7317fc1639ef |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1880304776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_256.1880304776 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/11.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/12.kmac_alert_test.24712965 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 16681742 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:09:22 PM PST 24 |
Finished | Jan 03 01:10:30 PM PST 24 |
Peak memory | 205152 kb |
Host | smart-b4f8f232-1735-4285-96f6-633418142f1b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=24712965 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_alert_test.24712965 +enable_mas king=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_alert_test/latest |
Test location | /workspace/coverage/default/12.kmac_app.676864338 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 4815233160 ps |
CPU time | 151.68 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:12:56 PM PST 24 |
Peak memory | 239068 kb |
Host | smart-56417e62-2e37-409d-bc51-6ba71eb0b284 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=676864338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_app.676864338 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_app/latest |
Test location | /workspace/coverage/default/12.kmac_burst_write.895974273 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 4001878802 ps |
CPU time | 119.8 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:12:16 PM PST 24 |
Peak memory | 222072 kb |
Host | smart-487831c9-4433-4a40-8d34-b3c81cefbc0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=895974273 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_burst_write.895974273 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_burst_write/latest |
Test location | /workspace/coverage/default/12.kmac_edn_timeout_error.3191337193 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 1884412348 ps |
CPU time | 9.03 seconds |
Started | Jan 03 01:09:17 PM PST 24 |
Finished | Jan 03 01:10:35 PM PST 24 |
Peak memory | 219216 kb |
Host | smart-1d4f4041-eb02-44a9-966f-1a88721acdbf |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3191337193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_edn_timeout_error.3191337193 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/12.kmac_entropy_mode_error.1331072818 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 721398366 ps |
CPU time | 18.61 seconds |
Started | Jan 03 01:09:19 PM PST 24 |
Finished | Jan 03 01:10:44 PM PST 24 |
Peak memory | 223652 kb |
Host | smart-2e034d17-5604-4ece-a0a6-97a203a13a2c |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1331072818 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_mode_error.1331072818 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/12.kmac_entropy_refresh.2283724869 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 12372726622 ps |
CPU time | 44.67 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:11:07 PM PST 24 |
Peak memory | 224156 kb |
Host | smart-b3908d13-4b08-4763-b7d6-f455fd63b23a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2283724869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_refresh.2283724869 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/12.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/12.kmac_error.1821025018 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 5003332717 ps |
CPU time | 324.93 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:15:42 PM PST 24 |
Peak memory | 266488 kb |
Host | smart-494b5560-8098-4dff-aca6-f9e4c683917a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1821025018 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_error.1821025018 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_error/latest |
Test location | /workspace/coverage/default/12.kmac_key_error.4210656615 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 374771813 ps |
CPU time | 2.31 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 207072 kb |
Host | smart-c051f7d6-11d0-4044-83c1-6ac70d785f6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4210656615 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_key_error.4210656615 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_key_error/latest |
Test location | /workspace/coverage/default/12.kmac_lc_escalation.3214236796 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 25861087 ps |
CPU time | 1.24 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 216784 kb |
Host | smart-4a4b1db0-2107-49e6-a700-d004a2ae0b51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3214236796 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_lc_escalation.3214236796 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/12.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/12.kmac_long_msg_and_output.725025769 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 247292934200 ps |
CPU time | 438.75 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:17:35 PM PST 24 |
Peak memory | 257980 kb |
Host | smart-536b7b80-4f85-4400-9022-f20b005fd9f6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=725025769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_long_msg_an d_output.725025769 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/12.kmac_sideload.896070187 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 5792242935 ps |
CPU time | 42.88 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:11:00 PM PST 24 |
Peak memory | 220884 kb |
Host | smart-39eccd8b-626c-4e82-935c-7c1e508cee8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896070187 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_sideload.896070187 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_sideload/latest |
Test location | /workspace/coverage/default/12.kmac_smoke.549706938 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 2540687540 ps |
CPU time | 51.09 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:11:07 PM PST 24 |
Peak memory | 218468 kb |
Host | smart-19bf376b-2e36-4f44-84a9-cfc668f1d62b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=549706938 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_smoke.549706938 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_smoke/latest |
Test location | /workspace/coverage/default/12.kmac_stress_all.2671477550 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 132564619271 ps |
CPU time | 1394.64 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:33:37 PM PST 24 |
Peak memory | 404432 kb |
Host | smart-b0c383d7-33d6-4046-a2ae-b1a102e0cf48 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2671477550 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_stress_all.2671477550 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_stress_all/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_kmac.4261013953 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 342773821 ps |
CPU time | 4.73 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:23 PM PST 24 |
Peak memory | 215772 kb |
Host | smart-2e841c90-6888-4367-933e-87293c456345 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4261013953 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 12.kmac_test_vectors_kmac.4261013953 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_kmac_xof.494945416 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 967253621 ps |
CPU time | 5.27 seconds |
Started | Jan 03 01:09:15 PM PST 24 |
Finished | Jan 03 01:10:28 PM PST 24 |
Peak memory | 215556 kb |
Host | smart-ba6861ae-6894-48bc-b64d-144c85633a96 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=494945416 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 12.kmac_test_vectors_kmac_xof.494945416 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_224.1084074639 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 19168659500 ps |
CPU time | 1445.82 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:34:23 PM PST 24 |
Peak memory | 387104 kb |
Host | smart-a3a47370-4d9e-43b7-8055-c7800f54597f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1084074639 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_224.1084074639 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_256.3911494873 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 69684245266 ps |
CPU time | 1365.66 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:33:04 PM PST 24 |
Peak memory | 367684 kb |
Host | smart-d693adf4-88a3-4597-9af4-c49ecb4b1d01 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3911494873 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_256.3911494873 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_384.508981795 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 54890268382 ps |
CPU time | 1059.73 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:27:55 PM PST 24 |
Peak memory | 336100 kb |
Host | smart-34c198b1-47f0-488d-b48e-b3be174ed162 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=508981795 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_384.508981795 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_sha3_512.3503294995 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 9883135784 ps |
CPU time | 723.53 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:22:22 PM PST 24 |
Peak memory | 294000 kb |
Host | smart-3e6178ac-28a4-471f-8019-a7ae66adf82d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3503294995 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_512.3503294995 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_shake_128.949498061 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 530201881431 ps |
CPU time | 5196.63 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 02:37:04 PM PST 24 |
Peak memory | 663024 kb |
Host | smart-29664f7e-41c7-4841-ad66-1bbeb5e89eb0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=949498061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_128.949498061 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/12.kmac_test_vectors_shake_256.817920349 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 845758087724 ps |
CPU time | 3828.41 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 02:14:07 PM PST 24 |
Peak memory | 552732 kb |
Host | smart-bb750983-386c-4abe-a03a-dffb94b3d1e0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=817920349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_256.817920349 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/12.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/13.kmac_alert_test.2656671435 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 23884674 ps |
CPU time | 0.73 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:35 PM PST 24 |
Peak memory | 205152 kb |
Host | smart-cb82e4e9-e9c1-409d-bc84-27041bc35123 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2656671435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_alert_test.2656671435 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_alert_test/latest |
Test location | /workspace/coverage/default/13.kmac_app.2779141513 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 1744373510 ps |
CPU time | 16.69 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:11:13 PM PST 24 |
Peak memory | 219716 kb |
Host | smart-a5568059-9dc8-4bde-ad0b-cec32c2684f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2779141513 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_app.2779141513 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_app/latest |
Test location | /workspace/coverage/default/13.kmac_burst_write.1422295438 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 8263513473 ps |
CPU time | 171.59 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:13:10 PM PST 24 |
Peak memory | 224736 kb |
Host | smart-3155d9f1-d3fa-490f-b559-e90de0a647c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1422295438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_burst_write.1422295438 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_burst_write/latest |
Test location | /workspace/coverage/default/13.kmac_edn_timeout_error.2022818899 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 8455232785 ps |
CPU time | 24.27 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:11:25 PM PST 24 |
Peak memory | 224056 kb |
Host | smart-ce2e3432-474a-4874-8266-8fb3e5133f8d |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2022818899 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_edn_timeout_error.2022818899 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/13.kmac_entropy_mode_error.3486584554 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 1340425234 ps |
CPU time | 16.66 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:10:53 PM PST 24 |
Peak memory | 223616 kb |
Host | smart-351795d8-ed38-45cc-943e-521e3f020dc9 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3486584554 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_mode_error.3486584554 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/13.kmac_entropy_refresh.2802324319 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 9728613374 ps |
CPU time | 165.11 seconds |
Started | Jan 03 01:09:35 PM PST 24 |
Finished | Jan 03 01:13:26 PM PST 24 |
Peak memory | 234792 kb |
Host | smart-a2030a3d-fb4d-498d-92b8-38cfe68fa2e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2802324319 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_refresh.2802324319 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/13.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/13.kmac_error.308099889 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 3911141935 ps |
CPU time | 38.88 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:11:36 PM PST 24 |
Peak memory | 232096 kb |
Host | smart-d42620ba-1165-4b99-833d-9834e2e057c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=308099889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_error.308099889 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_error/latest |
Test location | /workspace/coverage/default/13.kmac_key_error.2160071662 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 12193245105 ps |
CPU time | 7.24 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:10:55 PM PST 24 |
Peak memory | 207308 kb |
Host | smart-abaeeb34-9601-42cb-9581-275b2b9a1efa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2160071662 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_key_error.2160071662 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_key_error/latest |
Test location | /workspace/coverage/default/13.kmac_lc_escalation.4043609010 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 38640483 ps |
CPU time | 1.21 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:35 PM PST 24 |
Peak memory | 215612 kb |
Host | smart-5ed9f8ca-3e64-4eb0-a2b2-94bfa46b353c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4043609010 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_lc_escalation.4043609010 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/13.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/13.kmac_long_msg_and_output.857947692 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 27814148507 ps |
CPU time | 2123.95 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:45:51 PM PST 24 |
Peak memory | 461900 kb |
Host | smart-07a4b269-4fd4-4fb7-a431-1d78b440893f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=857947692 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_long_msg_an d_output.857947692 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/13.kmac_sideload.2499986099 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 17689123827 ps |
CPU time | 318.96 seconds |
Started | Jan 03 01:09:32 PM PST 24 |
Finished | Jan 03 01:15:57 PM PST 24 |
Peak memory | 247652 kb |
Host | smart-fe8a7147-21b2-4dc2-9dba-7671d08e836f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2499986099 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_sideload.2499986099 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_sideload/latest |
Test location | /workspace/coverage/default/13.kmac_smoke.1822396570 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 3191559840 ps |
CPU time | 51.8 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:11:10 PM PST 24 |
Peak memory | 218860 kb |
Host | smart-bdfb2cb6-0d2c-4c72-8c6a-3f68a8622f43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1822396570 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_smoke.1822396570 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_smoke/latest |
Test location | /workspace/coverage/default/13.kmac_stress_all.461058031 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 42772361521 ps |
CPU time | 1054.11 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:27:59 PM PST 24 |
Peak memory | 356028 kb |
Host | smart-589fa731-df55-4abb-8b11-bb84691a3dbb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=461058031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all.461058031 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_stress_all/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_kmac.3423636466 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 209487834 ps |
CPU time | 4.62 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:31 PM PST 24 |
Peak memory | 215636 kb |
Host | smart-3e7b5eab-2178-4d52-a572-bc6d9234d3b7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3423636466 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 13.kmac_test_vectors_kmac.3423636466 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_kmac_xof.3682757887 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 713933565 ps |
CPU time | 4.69 seconds |
Started | Jan 03 01:09:15 PM PST 24 |
Finished | Jan 03 01:10:26 PM PST 24 |
Peak memory | 215556 kb |
Host | smart-ff88880c-4d59-44df-b0f5-b6701168b10a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3682757887 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_kmac_xof.3682757887 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_224.3792136744 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 102002607615 ps |
CPU time | 1934.57 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:42:37 PM PST 24 |
Peak memory | 394600 kb |
Host | smart-fd9a6441-244b-4c35-b9cd-9fea646adaf5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3792136744 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_224.3792136744 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_256.4085326603 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 80727451623 ps |
CPU time | 1683.58 seconds |
Started | Jan 03 01:09:24 PM PST 24 |
Finished | Jan 03 01:38:35 PM PST 24 |
Peak memory | 375820 kb |
Host | smart-05de7866-3ebf-4299-ad70-da6656d0b656 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4085326603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_256.4085326603 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_384.1583844107 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 224839710218 ps |
CPU time | 1122.13 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:29:22 PM PST 24 |
Peak memory | 331992 kb |
Host | smart-0597adbb-5607-421e-977e-c6140d477e9d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1583844107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_384.1583844107 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_sha3_512.1226494347 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 78999110753 ps |
CPU time | 895 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:25:48 PM PST 24 |
Peak memory | 298148 kb |
Host | smart-4c9953e4-1e98-4328-b4e3-bd2d60109939 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1226494347 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_512.1226494347 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_shake_128.1546662502 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 1057393390662 ps |
CPU time | 4938.24 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 02:32:40 PM PST 24 |
Peak memory | 639464 kb |
Host | smart-0988f65b-9884-4e48-9d9c-3eb5764f25d5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1546662502 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_128.1546662502 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/13.kmac_test_vectors_shake_256.2886611766 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 571919504912 ps |
CPU time | 3855.52 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 02:15:03 PM PST 24 |
Peak memory | 546836 kb |
Host | smart-f7842c55-c7c4-4208-834e-80e740f1b17d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2886611766 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_256.2886611766 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/13.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/14.kmac_alert_test.3066324105 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 29730184 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 01:10:48 PM PST 24 |
Peak memory | 205216 kb |
Host | smart-69ed2440-d664-4876-8b0e-d1470605dbac |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3066324105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_alert_test.3066324105 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_alert_test/latest |
Test location | /workspace/coverage/default/14.kmac_app.795246105 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 14041820340 ps |
CPU time | 144.73 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:12:59 PM PST 24 |
Peak memory | 236136 kb |
Host | smart-8b0e3148-1ca3-4451-8d9a-2f5995aa6058 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=795246105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_app.795246105 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_app/latest |
Test location | /workspace/coverage/default/14.kmac_burst_write.505507277 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 69901876061 ps |
CPU time | 803.17 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:24:13 PM PST 24 |
Peak memory | 232636 kb |
Host | smart-9ba59b19-dfdb-475d-be9a-c6694871fc04 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=505507277 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_burst_write.505507277 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_burst_write/latest |
Test location | /workspace/coverage/default/14.kmac_edn_timeout_error.4175798155 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 3760081428 ps |
CPU time | 22.09 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:56 PM PST 24 |
Peak memory | 223856 kb |
Host | smart-b9a81d4e-9a74-4083-b57a-8c1ce54f1c22 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=4175798155 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_edn_timeout_error.4175798155 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/14.kmac_entropy_mode_error.1277032785 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 230764378 ps |
CPU time | 1.8 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:11:02 PM PST 24 |
Peak memory | 215512 kb |
Host | smart-020aa008-bb70-44f3-b7dc-eb182cac4614 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1277032785 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_mode_error.1277032785 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/14.kmac_entropy_refresh.1704427826 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 8279554304 ps |
CPU time | 39.44 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:11:19 PM PST 24 |
Peak memory | 223904 kb |
Host | smart-c97b897f-98e0-4fe2-91d0-24df5e2e96ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1704427826 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_refresh.1704427826 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/14.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/14.kmac_error.268714934 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 41954155567 ps |
CPU time | 290.71 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:15:38 PM PST 24 |
Peak memory | 254148 kb |
Host | smart-0da264cc-8fb7-40f0-847c-3457f5903cae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=268714934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_error.268714934 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_error/latest |
Test location | /workspace/coverage/default/14.kmac_key_error.1096030113 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 484843076 ps |
CPU time | 3.35 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:38 PM PST 24 |
Peak memory | 207332 kb |
Host | smart-750083d3-1cad-4986-b53a-7e5837bf4bf6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1096030113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_key_error.1096030113 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_key_error/latest |
Test location | /workspace/coverage/default/14.kmac_lc_escalation.713600470 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 66476544 ps |
CPU time | 1.33 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 01:10:48 PM PST 24 |
Peak memory | 216884 kb |
Host | smart-8ca2313e-9d08-4e00-8e41-89b27120eff4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=713600470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_lc_escalation.713600470 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/14.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/14.kmac_long_msg_and_output.2865388003 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 238223751289 ps |
CPU time | 1592.65 seconds |
Started | Jan 03 01:09:52 PM PST 24 |
Finished | Jan 03 01:37:32 PM PST 24 |
Peak memory | 401656 kb |
Host | smart-47688ad0-80b7-4c56-9110-bf42e90b336a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2865388003 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_long_msg_a nd_output.2865388003 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/14.kmac_sideload.1627387603 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 4388941511 ps |
CPU time | 315.91 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:16:20 PM PST 24 |
Peak memory | 247424 kb |
Host | smart-e656cad2-8471-4a88-8652-041a8beb6c0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1627387603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_sideload.1627387603 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_sideload/latest |
Test location | /workspace/coverage/default/14.kmac_smoke.687499516 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 1894694568 ps |
CPU time | 19.86 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 220028 kb |
Host | smart-17af696f-a29d-42ff-b34d-37619e7f2501 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=687499516 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_smoke.687499516 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_smoke/latest |
Test location | /workspace/coverage/default/14.kmac_stress_all.666211508 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 19843763333 ps |
CPU time | 419.38 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:17:48 PM PST 24 |
Peak memory | 272552 kb |
Host | smart-66926f50-c5d9-40b4-8c78-eb0ae1a7d735 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=666211508 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all.666211508 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_stress_all/latest |
Test location | /workspace/coverage/default/14.kmac_stress_all_with_rand_reset.3994547021 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 98906741462 ps |
CPU time | 808.5 seconds |
Started | Jan 03 01:09:19 PM PST 24 |
Finished | Jan 03 01:23:54 PM PST 24 |
Peak memory | 306208 kb |
Host | smart-2aae4af0-2e2b-49ac-a3c2-43a4ab7a8463 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3994547021 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all_with_rand_reset.3994547021 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_kmac.170677900 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 714686107 ps |
CPU time | 4.2 seconds |
Started | Jan 03 01:09:29 PM PST 24 |
Finished | Jan 03 01:10:40 PM PST 24 |
Peak memory | 215696 kb |
Host | smart-c653fb23-8cd6-491a-a1e5-eaa005d935b8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=170677900 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 14.kmac_test_vectors_kmac.170677900 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_kmac_xof.1391394564 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 168132868 ps |
CPU time | 4.44 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:10:40 PM PST 24 |
Peak memory | 215688 kb |
Host | smart-654a4933-d7a2-4b3e-8be6-defb553da20a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1391394564 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_kmac_xof.1391394564 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_224.2403064606 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 123991190464 ps |
CPU time | 1480.37 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:35:19 PM PST 24 |
Peak memory | 387384 kb |
Host | smart-71248bbb-9c50-4d6a-b8a4-45bee1d9b329 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2403064606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_224.2403064606 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_256.1884856276 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 133331340091 ps |
CPU time | 1755.81 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:39:53 PM PST 24 |
Peak memory | 376908 kb |
Host | smart-f5a7f99b-3030-44b4-8576-c59e6d83374c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1884856276 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_256.1884856276 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_384.3470702557 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 14047411922 ps |
CPU time | 1120.09 seconds |
Started | Jan 03 01:09:41 PM PST 24 |
Finished | Jan 03 01:29:26 PM PST 24 |
Peak memory | 334808 kb |
Host | smart-22ea2aed-2381-4728-91f8-5a9938458c91 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3470702557 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_384.3470702557 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_sha3_512.2654396439 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 61506299512 ps |
CPU time | 848.24 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:24:47 PM PST 24 |
Peak memory | 295200 kb |
Host | smart-cc04ddd1-992c-434c-857b-edbe8fb43ba1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2654396439 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_512.2654396439 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_shake_128.1211989129 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 179838403709 ps |
CPU time | 3891.12 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 02:15:40 PM PST 24 |
Peak memory | 639644 kb |
Host | smart-f51220e9-2db0-4d9b-b366-aa74b9d76803 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1211989129 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_128.1211989129 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/14.kmac_test_vectors_shake_256.1857475650 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 86610608134 ps |
CPU time | 3335.76 seconds |
Started | Jan 03 01:09:17 PM PST 24 |
Finished | Jan 03 02:06:00 PM PST 24 |
Peak memory | 562332 kb |
Host | smart-55f601f0-1e1d-4657-9fb4-36ac372d2081 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1857475650 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_256.1857475650 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/14.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/15.kmac_alert_test.254892728 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 52081608 ps |
CPU time | 0.81 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:11:03 PM PST 24 |
Peak memory | 204996 kb |
Host | smart-8eed08ab-b210-4c3e-b0ae-d8f5b59357e6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=254892728 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_alert_test.254892728 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_alert_test/latest |
Test location | /workspace/coverage/default/15.kmac_app.2092994441 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 92736589431 ps |
CPU time | 204.97 seconds |
Started | Jan 03 01:09:26 PM PST 24 |
Finished | Jan 03 01:13:58 PM PST 24 |
Peak memory | 238008 kb |
Host | smart-dde1e288-c4e6-471d-8166-48cfe981d5ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2092994441 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_app.2092994441 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_app/latest |
Test location | /workspace/coverage/default/15.kmac_burst_write.640653680 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 29420561175 ps |
CPU time | 414.07 seconds |
Started | Jan 03 01:09:26 PM PST 24 |
Finished | Jan 03 01:17:27 PM PST 24 |
Peak memory | 229060 kb |
Host | smart-ddd5cf8e-3726-4ed1-9a2a-140cf96aad09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=640653680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_burst_write.640653680 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_burst_write/latest |
Test location | /workspace/coverage/default/15.kmac_edn_timeout_error.1991621601 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 1230074693 ps |
CPU time | 29.41 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:11:20 PM PST 24 |
Peak memory | 222592 kb |
Host | smart-522158fc-c8a2-40fb-bc61-ed9ee8e395e6 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1991621601 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_edn_timeout_error.1991621601 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/15.kmac_entropy_mode_error.2551834754 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 1119357500 ps |
CPU time | 20.72 seconds |
Started | Jan 03 01:09:29 PM PST 24 |
Finished | Jan 03 01:10:56 PM PST 24 |
Peak memory | 223744 kb |
Host | smart-278222cf-a439-4bba-8745-653edb4cae72 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2551834754 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_mode_error.2551834754 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/15.kmac_entropy_refresh.1731584647 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 49920200476 ps |
CPU time | 278.18 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:15:31 PM PST 24 |
Peak memory | 245196 kb |
Host | smart-cedc48c1-fafb-4adb-a040-84848b8e3daf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1731584647 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_refresh.1731584647 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/15.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/15.kmac_error.3346408704 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 12335354817 ps |
CPU time | 156 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:13:14 PM PST 24 |
Peak memory | 240312 kb |
Host | smart-8444b518-4585-4efe-a46d-8a3e842e7541 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3346408704 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_error.3346408704 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_error/latest |
Test location | /workspace/coverage/default/15.kmac_key_error.1920609579 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 467670942 ps |
CPU time | 2.78 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:37 PM PST 24 |
Peak memory | 207432 kb |
Host | smart-281b65c4-c555-4cf2-8574-c77bd2f3046c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1920609579 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_key_error.1920609579 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_key_error/latest |
Test location | /workspace/coverage/default/15.kmac_lc_escalation.1764745475 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 832590815 ps |
CPU time | 4.91 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:10:53 PM PST 24 |
Peak memory | 216680 kb |
Host | smart-e8fbfb5a-6eee-49c3-9a41-621f2d391bd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1764745475 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_lc_escalation.1764745475 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/15.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/15.kmac_long_msg_and_output.2015957812 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 95574826380 ps |
CPU time | 2004.32 seconds |
Started | Jan 03 01:09:32 PM PST 24 |
Finished | Jan 03 01:44:02 PM PST 24 |
Peak memory | 400092 kb |
Host | smart-f3a9c769-5daa-49bf-b71c-9621b79cecf4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2015957812 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_long_msg_a nd_output.2015957812 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/15.kmac_sideload.4047697057 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 6213941362 ps |
CPU time | 115.03 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:12:48 PM PST 24 |
Peak memory | 231164 kb |
Host | smart-f6012ae5-704a-4104-b67e-13d1c578a522 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4047697057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_sideload.4047697057 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_sideload/latest |
Test location | /workspace/coverage/default/15.kmac_smoke.1215215115 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 5358346347 ps |
CPU time | 57.56 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:11:48 PM PST 24 |
Peak memory | 219456 kb |
Host | smart-a77bb20e-3497-45d9-8b6e-3c45a14610a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1215215115 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_smoke.1215215115 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_smoke/latest |
Test location | /workspace/coverage/default/15.kmac_stress_all.2051372671 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 35964661672 ps |
CPU time | 1363.75 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:33:20 PM PST 24 |
Peak memory | 417476 kb |
Host | smart-6b1f818c-f589-4b6e-be9f-ebdea63fe555 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2051372671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all.2051372671 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_stress_all/latest |
Test location | /workspace/coverage/default/15.kmac_stress_all_with_rand_reset.3739945706 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 32943131500 ps |
CPU time | 707.4 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:22:38 PM PST 24 |
Peak memory | 306144 kb |
Host | smart-108cd999-4b7d-4be8-8d46-f01580cd5af8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3739945706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all_with_rand_reset.3739945706 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_kmac.1079939249 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 360264827 ps |
CPU time | 4.49 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:39 PM PST 24 |
Peak memory | 215644 kb |
Host | smart-59868e41-09cd-4412-95f4-95c291776ca7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1079939249 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 15.kmac_test_vectors_kmac.1079939249 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_kmac_xof.3660435317 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 72138977 ps |
CPU time | 3.71 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:10:52 PM PST 24 |
Peak memory | 215704 kb |
Host | smart-35bb8b7c-ed45-438e-88df-31d8a594d539 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3660435317 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_kmac_xof.3660435317 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_224.1387515662 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 78866603376 ps |
CPU time | 1664.49 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:38:40 PM PST 24 |
Peak memory | 394116 kb |
Host | smart-08e89b94-b368-4eaa-be5b-b9c4e2e424a6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1387515662 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_224.1387515662 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_256.1603949067 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 186372269529 ps |
CPU time | 1893.01 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:42:07 PM PST 24 |
Peak memory | 387444 kb |
Host | smart-aa6c70b6-d335-4948-934c-2714b8187619 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1603949067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_256.1603949067 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_384.2769181723 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 48565603655 ps |
CPU time | 1281.47 seconds |
Started | Jan 03 01:09:41 PM PST 24 |
Finished | Jan 03 01:32:08 PM PST 24 |
Peak memory | 332924 kb |
Host | smart-87f59f8d-de2f-49bc-b5ef-d8ec15cbc08f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2769181723 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_384.2769181723 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_sha3_512.2786134352 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 100203850767 ps |
CPU time | 966.41 seconds |
Started | Jan 03 01:09:26 PM PST 24 |
Finished | Jan 03 01:26:39 PM PST 24 |
Peak memory | 295124 kb |
Host | smart-c4a200aa-bbac-4266-9902-e25ed6e4b346 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2786134352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_512.2786134352 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_shake_128.3261861091 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 260880906199 ps |
CPU time | 5102.54 seconds |
Started | Jan 03 01:09:38 PM PST 24 |
Finished | Jan 03 02:35:46 PM PST 24 |
Peak memory | 666624 kb |
Host | smart-1485fb9d-6024-4c94-8055-342f1062ab50 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3261861091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_128.3261861091 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/15.kmac_test_vectors_shake_256.1369037366 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 223028552391 ps |
CPU time | 4180.45 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 02:20:41 PM PST 24 |
Peak memory | 551400 kb |
Host | smart-15125b96-d537-4e3c-a302-c86b3362bf26 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1369037366 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_256.1369037366 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/15.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/16.kmac_alert_test.1721177478 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 28175989 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:11:04 PM PST 24 |
Peak memory | 205120 kb |
Host | smart-1bdda0b3-9040-4b4e-9b8a-ac2b17f5bc21 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1721177478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_alert_test.1721177478 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_alert_test/latest |
Test location | /workspace/coverage/default/16.kmac_app.3737739619 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 1454553980 ps |
CPU time | 72.2 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:12:13 PM PST 24 |
Peak memory | 227848 kb |
Host | smart-71eeb947-a963-4ad0-aee7-e9ce6e9aa5d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3737739619 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_app.3737739619 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_app/latest |
Test location | /workspace/coverage/default/16.kmac_burst_write.2458508504 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 8097316832 ps |
CPU time | 644.83 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:21:33 PM PST 24 |
Peak memory | 231096 kb |
Host | smart-cdcc34af-d171-4af2-a250-bfca7b74bf58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2458508504 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_burst_write.2458508504 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_burst_write/latest |
Test location | /workspace/coverage/default/16.kmac_edn_timeout_error.2277373822 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 381315764 ps |
CPU time | 26.46 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:11:27 PM PST 24 |
Peak memory | 220052 kb |
Host | smart-79e2da64-447a-4f67-9caf-b8fd123de9b4 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2277373822 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_edn_timeout_error.2277373822 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/16.kmac_entropy_mode_error.930230873 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 90491620 ps |
CPU time | 6.36 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:11:07 PM PST 24 |
Peak memory | 223608 kb |
Host | smart-6ca130db-2b12-47e3-b219-e404a56579d3 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=930230873 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_mode_error.930230873 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/16.kmac_entropy_refresh.2655630262 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 13672882154 ps |
CPU time | 51.18 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:11:47 PM PST 24 |
Peak memory | 224560 kb |
Host | smart-6ebc9909-2d9d-406f-b2c9-7b61ff23bce8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2655630262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_refresh.2655630262 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/16.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/16.kmac_error.2790458215 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 42480389207 ps |
CPU time | 218.5 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 01:14:25 PM PST 24 |
Peak memory | 248616 kb |
Host | smart-776a2805-5db9-4266-8281-2b3e80f0a132 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2790458215 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_error.2790458215 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_error/latest |
Test location | /workspace/coverage/default/16.kmac_key_error.3855136102 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 2851514145 ps |
CPU time | 5.01 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:10:58 PM PST 24 |
Peak memory | 215664 kb |
Host | smart-3991879e-0595-49df-ad5c-7273a463dc77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3855136102 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_key_error.3855136102 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_key_error/latest |
Test location | /workspace/coverage/default/16.kmac_lc_escalation.2641725804 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 97534782 ps |
CPU time | 1.31 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:10:58 PM PST 24 |
Peak memory | 220712 kb |
Host | smart-7a190475-84d6-4919-9e2b-c19b433d2a10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2641725804 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_lc_escalation.2641725804 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/16.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/16.kmac_long_msg_and_output.536620649 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 23585417616 ps |
CPU time | 348.5 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:16:52 PM PST 24 |
Peak memory | 250248 kb |
Host | smart-d6005384-4fdd-495c-a77e-fe0be2a6acbd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=536620649 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_long_msg_an d_output.536620649 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/16.kmac_sideload.2589287178 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 39018961223 ps |
CPU time | 286.17 seconds |
Started | Jan 03 01:09:31 PM PST 24 |
Finished | Jan 03 01:15:23 PM PST 24 |
Peak memory | 242340 kb |
Host | smart-f747225a-4726-40ee-800b-c57515bc8289 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2589287178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_sideload.2589287178 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_sideload/latest |
Test location | /workspace/coverage/default/16.kmac_smoke.3433946554 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 7314534902 ps |
CPU time | 38.69 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:11:39 PM PST 24 |
Peak memory | 220436 kb |
Host | smart-93890c30-fc29-4ce9-bf80-522ea4dccf17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3433946554 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_smoke.3433946554 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_smoke/latest |
Test location | /workspace/coverage/default/16.kmac_stress_all.2902458801 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 19401792789 ps |
CPU time | 81.02 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:12:18 PM PST 24 |
Peak memory | 237136 kb |
Host | smart-cbca60b3-40b8-4bf0-a582-f49c5da2e8e9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2902458801 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all.2902458801 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_stress_all/latest |
Test location | /workspace/coverage/default/16.kmac_stress_all_with_rand_reset.1141664668 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 104387791264 ps |
CPU time | 1999.92 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 01:44:09 PM PST 24 |
Peak memory | 386876 kb |
Host | smart-0993e823-e053-46a5-8f6a-e1bcc2e16485 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1141664668 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all_with_rand_reset.1141664668 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_kmac.1884522447 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 254811575 ps |
CPU time | 4.86 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:10:43 PM PST 24 |
Peak memory | 215696 kb |
Host | smart-52af0499-c77a-4f90-86fd-02a0c4a0a175 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1884522447 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 16.kmac_test_vectors_kmac.1884522447 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_kmac_xof.813200560 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 480851902 ps |
CPU time | 4.57 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-fc8bf708-3fd7-4522-b473-ea8de73dc23f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=813200560 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 16.kmac_test_vectors_kmac_xof.813200560 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_224.2817305929 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 79946480356 ps |
CPU time | 1887.29 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:42:31 PM PST 24 |
Peak memory | 391152 kb |
Host | smart-6eb871a8-a452-4381-a000-fc8ab3b39769 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2817305929 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_224.2817305929 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_256.3837779854 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 76587129193 ps |
CPU time | 1451.35 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:34:48 PM PST 24 |
Peak memory | 371812 kb |
Host | smart-ddb42609-3151-42d1-be40-490942fd4f8c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3837779854 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_256.3837779854 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_384.3613906230 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 272652550939 ps |
CPU time | 1306.68 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:32:27 PM PST 24 |
Peak memory | 326840 kb |
Host | smart-5daa3cd9-ef94-4bb0-a227-8fd12e4c5e02 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3613906230 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_384.3613906230 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_sha3_512.3020251497 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 181952526101 ps |
CPU time | 916.02 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:26:17 PM PST 24 |
Peak memory | 300876 kb |
Host | smart-453cf93e-cb88-47f2-a11a-df1fcf76b586 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3020251497 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_512.3020251497 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_shake_128.4050529099 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 220451907339 ps |
CPU time | 3813.46 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 02:14:13 PM PST 24 |
Peak memory | 647596 kb |
Host | smart-d606007c-435a-4d99-ada7-c4ed4918797c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4050529099 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_128.4050529099 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/16.kmac_test_vectors_shake_256.3023840348 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 88726949080 ps |
CPU time | 3463.71 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 02:08:33 PM PST 24 |
Peak memory | 565528 kb |
Host | smart-de4da73e-a090-4dca-b7ef-ed70587ab6d7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3023840348 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_256.3023840348 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/16.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/17.kmac_alert_test.1789321172 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 21541219 ps |
CPU time | 0.75 seconds |
Started | Jan 03 01:09:32 PM PST 24 |
Finished | Jan 03 01:10:39 PM PST 24 |
Peak memory | 205188 kb |
Host | smart-975df8f0-41e8-4868-b051-637b0e73899f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1789321172 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_alert_test.1789321172 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_alert_test/latest |
Test location | /workspace/coverage/default/17.kmac_app.3807138933 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 23422745798 ps |
CPU time | 139.08 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:13:19 PM PST 24 |
Peak memory | 234520 kb |
Host | smart-2bb59eb7-2f40-4e46-852f-2f0ee933ad9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3807138933 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_app.3807138933 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_app/latest |
Test location | /workspace/coverage/default/17.kmac_burst_write.165346312 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 2819072995 ps |
CPU time | 226.81 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:14:44 PM PST 24 |
Peak memory | 225888 kb |
Host | smart-c866e869-70e0-472f-848a-e01b041b2ee7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=165346312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_burst_write.165346312 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_burst_write/latest |
Test location | /workspace/coverage/default/17.kmac_edn_timeout_error.764008709 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 19341922520 ps |
CPU time | 36.18 seconds |
Started | Jan 03 01:09:52 PM PST 24 |
Finished | Jan 03 01:11:37 PM PST 24 |
Peak memory | 220312 kb |
Host | smart-a7f55d74-af31-411f-aefb-36efef296426 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=764008709 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_edn_timeout_error.764008709 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/17.kmac_entropy_mode_error.2915010067 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 1976256045 ps |
CPU time | 18.5 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:10:57 PM PST 24 |
Peak memory | 223712 kb |
Host | smart-c68de031-4726-4a75-878d-61cbb53b7d09 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2915010067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_mode_error.2915010067 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/17.kmac_entropy_refresh.2821523041 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 14628861993 ps |
CPU time | 121.09 seconds |
Started | Jan 03 01:09:24 PM PST 24 |
Finished | Jan 03 01:12:32 PM PST 24 |
Peak memory | 232072 kb |
Host | smart-07cf5feb-6900-4ee6-aa08-6a880bd04e43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2821523041 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_refresh.2821523041 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/17.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/17.kmac_key_error.51355944 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 138745328 ps |
CPU time | 0.9 seconds |
Started | Jan 03 01:09:26 PM PST 24 |
Finished | Jan 03 01:10:34 PM PST 24 |
Peak memory | 205712 kb |
Host | smart-f23c5324-3a1a-4290-80b1-69304b61f125 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=51355944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_key_error.51355944 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_key_error/latest |
Test location | /workspace/coverage/default/17.kmac_long_msg_and_output.3507215439 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 8297767087 ps |
CPU time | 109.57 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 01:12:39 PM PST 24 |
Peak memory | 232084 kb |
Host | smart-7fbb0f5d-630b-4d85-8f81-dc9dbec106c0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3507215439 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_long_msg_a nd_output.3507215439 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/17.kmac_sideload.1194982675 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 45917938432 ps |
CPU time | 231.89 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:14:41 PM PST 24 |
Peak memory | 236904 kb |
Host | smart-d6bcee8b-87c5-47a4-91ec-7776b667045d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1194982675 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_sideload.1194982675 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_sideload/latest |
Test location | /workspace/coverage/default/17.kmac_smoke.4269647834 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 8766991325 ps |
CPU time | 37.9 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 01:11:28 PM PST 24 |
Peak memory | 219716 kb |
Host | smart-697e5656-64b2-4311-abe6-4648fe3f3d99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4269647834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_smoke.4269647834 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_smoke/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_kmac.2859490221 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 204892252 ps |
CPU time | 3.58 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:38 PM PST 24 |
Peak memory | 208508 kb |
Host | smart-1ad2b261-8838-4f41-a073-de7dad77124d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2859490221 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 17.kmac_test_vectors_kmac.2859490221 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_kmac_xof.14451052 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 67443250 ps |
CPU time | 3.87 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 01:10:51 PM PST 24 |
Peak memory | 215636 kb |
Host | smart-224b4896-b18a-4728-8016-a416ef2c52bd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=14451052 -assert nopostproc +UVM_TESTNAME=kmac_base_t est +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 17.kmac_test_vectors_kmac_xof.14451052 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_224.2784778795 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 266029424029 ps |
CPU time | 1729.15 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:39:47 PM PST 24 |
Peak memory | 378116 kb |
Host | smart-21c18231-4cfc-4e49-bc55-dae38e01c6f5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2784778795 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_224.2784778795 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_256.4002104642 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 379953967681 ps |
CPU time | 1785.7 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:40:46 PM PST 24 |
Peak memory | 372252 kb |
Host | smart-6a51cf2d-0215-44b5-acc3-303016b26fc9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4002104642 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_256.4002104642 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_384.2164802216 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 664602492971 ps |
CPU time | 1304.68 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:32:21 PM PST 24 |
Peak memory | 332464 kb |
Host | smart-962a098c-2880-41cc-9d51-2f9aceeb56ac |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2164802216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_384.2164802216 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_sha3_512.3334630750 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 43696070301 ps |
CPU time | 752.21 seconds |
Started | Jan 03 01:09:28 PM PST 24 |
Finished | Jan 03 01:23:07 PM PST 24 |
Peak memory | 297208 kb |
Host | smart-7eaf8ffb-b441-4514-aba7-c73bd7cf0175 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3334630750 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_512.3334630750 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_shake_128.699076027 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 1274532088206 ps |
CPU time | 5274.79 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 02:38:34 PM PST 24 |
Peak memory | 643728 kb |
Host | smart-baaa2aaa-3de0-4a65-98b3-e4d5a6a12913 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=699076027 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_128.699076027 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/17.kmac_test_vectors_shake_256.452112925 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 90271469602 ps |
CPU time | 3447.95 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 02:08:18 PM PST 24 |
Peak memory | 561404 kb |
Host | smart-c03c415e-daea-4fcc-a075-28ad008e5309 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=452112925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_256.452112925 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/17.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/18.kmac_alert_test.2230855278 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 90811287 ps |
CPU time | 0.75 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:10:52 PM PST 24 |
Peak memory | 205148 kb |
Host | smart-66e86fc6-e0ef-4ee8-bd96-b9adce704982 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2230855278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_alert_test.2230855278 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_alert_test/latest |
Test location | /workspace/coverage/default/18.kmac_app.1066878350 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 19448798693 ps |
CPU time | 130.66 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:12:58 PM PST 24 |
Peak memory | 233876 kb |
Host | smart-cbbede61-03c2-4be5-b7f9-4c00228e4508 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1066878350 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_app.1066878350 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_app/latest |
Test location | /workspace/coverage/default/18.kmac_burst_write.952437063 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 6400502938 ps |
CPU time | 131.69 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:13:01 PM PST 24 |
Peak memory | 223848 kb |
Host | smart-facb07cd-0ad0-410b-adea-a09234677a39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=952437063 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_burst_write.952437063 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_burst_write/latest |
Test location | /workspace/coverage/default/18.kmac_edn_timeout_error.1784140162 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 3490227830 ps |
CPU time | 9.25 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 219636 kb |
Host | smart-69270b49-0d0f-42a2-8948-90b24d6ecdc7 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1784140162 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_edn_timeout_error.1784140162 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/18.kmac_entropy_mode_error.3119715337 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 1109904404 ps |
CPU time | 26.88 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:11:06 PM PST 24 |
Peak memory | 223696 kb |
Host | smart-0cd7fa34-45c4-4fa8-aa21-38cf94770aa6 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3119715337 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_mode_error.3119715337 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/18.kmac_error.596521165 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 1438870625 ps |
CPU time | 97.73 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:12:26 PM PST 24 |
Peak memory | 239648 kb |
Host | smart-0fb9a7e0-9a4d-4bc6-954e-470e1e0671ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=596521165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_error.596521165 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_error/latest |
Test location | /workspace/coverage/default/18.kmac_key_error.987846353 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 4415381724 ps |
CPU time | 6.01 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 207476 kb |
Host | smart-0180025b-6d6a-416e-ba1d-570bfa9b89a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=987846353 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_key_error.987846353 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_key_error/latest |
Test location | /workspace/coverage/default/18.kmac_lc_escalation.3838173569 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 30963915 ps |
CPU time | 1.23 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:10:51 PM PST 24 |
Peak memory | 216940 kb |
Host | smart-86969f71-4143-4c5f-8f03-d81f5db77e1e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3838173569 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_lc_escalation.3838173569 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/18.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/18.kmac_long_msg_and_output.3440627278 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 27705316110 ps |
CPU time | 2354.32 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:50:18 PM PST 24 |
Peak memory | 481400 kb |
Host | smart-f0f7d088-321c-45f2-8a2b-a727ef3546ef |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3440627278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_long_msg_a nd_output.3440627278 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/18.kmac_sideload.2852384315 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 8847631893 ps |
CPU time | 173.19 seconds |
Started | Jan 03 01:09:29 PM PST 24 |
Finished | Jan 03 01:13:29 PM PST 24 |
Peak memory | 232076 kb |
Host | smart-ff0a8787-88bd-4c47-b09e-650babcbf839 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2852384315 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_sideload.2852384315 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_sideload/latest |
Test location | /workspace/coverage/default/18.kmac_smoke.2060822854 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 814649917 ps |
CPU time | 17.94 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:10:52 PM PST 24 |
Peak memory | 215876 kb |
Host | smart-9a9f4db8-9b00-4ff1-8021-828062528bc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2060822854 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_smoke.2060822854 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_smoke/latest |
Test location | /workspace/coverage/default/18.kmac_stress_all.2990915190 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 49501363500 ps |
CPU time | 332.58 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 01:16:22 PM PST 24 |
Peak memory | 285640 kb |
Host | smart-e5489606-79c0-4df1-9c14-7e84ec9eb7ac |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2990915190 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_stress_all.2990915190 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_stress_all/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_kmac.4021125854 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 261249108 ps |
CPU time | 4.7 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:11:07 PM PST 24 |
Peak memory | 209024 kb |
Host | smart-c5d51955-f52e-423c-9972-b5b5b0161fca |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4021125854 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 18.kmac_test_vectors_kmac.4021125854 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_kmac_xof.1208761857 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 976636282 ps |
CPU time | 4.83 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:11:04 PM PST 24 |
Peak memory | 215756 kb |
Host | smart-8cdb9efc-5e84-4b6a-ad6d-d25277adceb3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1208761857 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_kmac_xof.1208761857 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_224.1093326565 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 147071256823 ps |
CPU time | 1765.72 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:40:26 PM PST 24 |
Peak memory | 375264 kb |
Host | smart-bab454e8-52c9-4a16-a253-78f291613951 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1093326565 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_224.1093326565 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_256.154255238 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 63736555889 ps |
CPU time | 1628.6 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:37:45 PM PST 24 |
Peak memory | 366364 kb |
Host | smart-f1cbad66-9c8a-49ff-952c-f639c29f3b47 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=154255238 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_256.154255238 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_384.1759008561 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 14007435390 ps |
CPU time | 1081.9 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:29:03 PM PST 24 |
Peak memory | 339160 kb |
Host | smart-82f2162e-caaf-4f2a-81c8-9f5421ccc142 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1759008561 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_384.1759008561 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_sha3_512.3635448330 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 271003849700 ps |
CPU time | 996.81 seconds |
Started | Jan 03 01:09:29 PM PST 24 |
Finished | Jan 03 01:27:13 PM PST 24 |
Peak memory | 294760 kb |
Host | smart-8698b211-50c4-4cb8-b81b-32e8b2f5356a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3635448330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_512.3635448330 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_shake_128.1520255534 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 50765941120 ps |
CPU time | 4071.32 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 02:18:54 PM PST 24 |
Peak memory | 647492 kb |
Host | smart-3f014ba1-7974-43c2-b697-7b0ebf5889c4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1520255534 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_128.1520255534 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/18.kmac_test_vectors_shake_256.802611212 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 198340431109 ps |
CPU time | 3900.38 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 02:15:52 PM PST 24 |
Peak memory | 561780 kb |
Host | smart-4e234d4c-10e0-4d34-9227-2c834f89a83e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=802611212 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_256.802611212 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/18.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/19.kmac_alert_test.418127781 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 18096141 ps |
CPU time | 0.82 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:10:49 PM PST 24 |
Peak memory | 205204 kb |
Host | smart-2b9ea879-8364-4f47-831b-dee40862c2a2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=418127781 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_alert_test.418127781 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_alert_test/latest |
Test location | /workspace/coverage/default/19.kmac_app.2016025303 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 26182705812 ps |
CPU time | 126.24 seconds |
Started | Jan 03 01:09:35 PM PST 24 |
Finished | Jan 03 01:12:47 PM PST 24 |
Peak memory | 231484 kb |
Host | smart-9c4c5177-f028-4a94-84d3-100049e72a3b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2016025303 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_app.2016025303 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_app/latest |
Test location | /workspace/coverage/default/19.kmac_burst_write.3245805447 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 91503299169 ps |
CPU time | 615.35 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:21:13 PM PST 24 |
Peak memory | 232884 kb |
Host | smart-a7821dec-cd97-45ae-9cc8-fdc67c69f7fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3245805447 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_burst_write.3245805447 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_burst_write/latest |
Test location | /workspace/coverage/default/19.kmac_edn_timeout_error.70666942 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 2541235566 ps |
CPU time | 32.39 seconds |
Started | Jan 03 01:09:40 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 223816 kb |
Host | smart-c0e2ca1c-f304-4867-abc1-1d74e269fab2 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=70666942 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_edn_timeout_error.70666942 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/19.kmac_entropy_mode_error.1726345282 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 186746186 ps |
CPU time | 3.9 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:10:55 PM PST 24 |
Peak memory | 215560 kb |
Host | smart-5d72724e-a7ac-4638-862a-65d3b1fb6628 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1726345282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_mode_error.1726345282 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/19.kmac_entropy_refresh.659798039 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 1354300158 ps |
CPU time | 43.42 seconds |
Started | Jan 03 01:09:27 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 222640 kb |
Host | smart-026c1d1f-f407-45b1-a4e3-b3aaf5d9fde6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=659798039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_refresh.659798039 +enable_masking=0 +sw _key_masked=0 |
Directory | /workspace/19.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/19.kmac_error.1062170006 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 1145471137 ps |
CPU time | 70.21 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 01:11:57 PM PST 24 |
Peak memory | 235216 kb |
Host | smart-9ef594c8-aca6-4a51-bb42-ca65eeb7829d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1062170006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_error.1062170006 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_error/latest |
Test location | /workspace/coverage/default/19.kmac_key_error.683175919 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 402500527 ps |
CPU time | 2.63 seconds |
Started | Jan 03 01:09:41 PM PST 24 |
Finished | Jan 03 01:10:49 PM PST 24 |
Peak memory | 206852 kb |
Host | smart-619c2a7f-05ab-4d2b-b204-b9625b434f4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=683175919 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_key_error.683175919 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_key_error/latest |
Test location | /workspace/coverage/default/19.kmac_lc_escalation.666839217 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 52064950 ps |
CPU time | 1.3 seconds |
Started | Jan 03 01:09:24 PM PST 24 |
Finished | Jan 03 01:10:32 PM PST 24 |
Peak memory | 215572 kb |
Host | smart-2450ac25-42b1-438e-bb65-3d1917dda7e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=666839217 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_lc_escalation.666839217 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/19.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/19.kmac_long_msg_and_output.3136686095 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 553744014674 ps |
CPU time | 1856.87 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:42:01 PM PST 24 |
Peak memory | 395364 kb |
Host | smart-947ea490-ba20-48ff-996e-3fcd687b5d6f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3136686095 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_long_msg_a nd_output.3136686095 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/19.kmac_sideload.3665744076 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 10396650489 ps |
CPU time | 213.76 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 01:14:23 PM PST 24 |
Peak memory | 240356 kb |
Host | smart-31ed2445-bf94-4965-b89a-d663bcd6f298 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3665744076 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_sideload.3665744076 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_sideload/latest |
Test location | /workspace/coverage/default/19.kmac_smoke.1323034408 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 2259441158 ps |
CPU time | 44.97 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:11:36 PM PST 24 |
Peak memory | 217288 kb |
Host | smart-24937e27-d4c7-46b2-b1ee-2a1a68ac36d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1323034408 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_smoke.1323034408 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_smoke/latest |
Test location | /workspace/coverage/default/19.kmac_stress_all.1500987360 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 102348921821 ps |
CPU time | 657.31 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:21:36 PM PST 24 |
Peak memory | 322552 kb |
Host | smart-92d0dbb1-a93c-4fcc-aee8-095dbf459bff |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1500987360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all.1500987360 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_stress_all/latest |
Test location | /workspace/coverage/default/19.kmac_stress_all_with_rand_reset.2854638402 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 250362287096 ps |
CPU time | 1171.49 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:30:23 PM PST 24 |
Peak memory | 284536 kb |
Host | smart-ea0b7963-8abf-48be-af1d-5e61162ea306 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2854638402 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all_with_rand_reset.2854638402 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_kmac.483295219 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 65731613 ps |
CPU time | 3.59 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:10:55 PM PST 24 |
Peak memory | 215680 kb |
Host | smart-857a5f53-f582-4c8b-9ed0-e93bf6dc27ae |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=483295219 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 19.kmac_test_vectors_kmac.483295219 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_kmac_xof.1003740938 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 293107747 ps |
CPU time | 4.93 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:10:58 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-f811f701-9d46-4365-905c-6e05163e9071 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1003740938 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_kmac_xof.1003740938 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_224.1768736705 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 76729754869 ps |
CPU time | 1615.69 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:37:51 PM PST 24 |
Peak memory | 398964 kb |
Host | smart-0decae8b-86be-40fc-bdee-664cc5026659 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1768736705 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_224.1768736705 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_256.2832490378 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 121215966445 ps |
CPU time | 1659.02 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:38:41 PM PST 24 |
Peak memory | 371088 kb |
Host | smart-9d51e3ee-ea48-4704-959d-2552c5c89fc0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2832490378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_256.2832490378 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_384.4231417140 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 13967053094 ps |
CPU time | 997.19 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:27:34 PM PST 24 |
Peak memory | 330152 kb |
Host | smart-e05cb6d9-7f2a-4161-99f0-c16a38ad85b3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4231417140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_384.4231417140 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_sha3_512.635586401 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 231697227037 ps |
CPU time | 1042.88 seconds |
Started | Jan 03 01:09:40 PM PST 24 |
Finished | Jan 03 01:28:08 PM PST 24 |
Peak memory | 294240 kb |
Host | smart-8d447812-1dfd-4f80-b0d6-151c8a9b1fcd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=635586401 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_512.635586401 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_shake_128.4193437461 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 269736276213 ps |
CPU time | 4977.4 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 02:33:52 PM PST 24 |
Peak memory | 670084 kb |
Host | smart-5e52df01-22a2-4905-98f2-4a8f8e65ed62 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4193437461 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_128.4193437461 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/19.kmac_test_vectors_shake_256.650433914 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 44504226930 ps |
CPU time | 3251.2 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 02:05:05 PM PST 24 |
Peak memory | 560644 kb |
Host | smart-e40a1f38-3a6c-4c21-8694-4809f092ea49 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=650433914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_256.650433914 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/19.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/2.kmac_alert_test.3553434007 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 66903373 ps |
CPU time | 0.81 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 205144 kb |
Host | smart-4a35ab55-7957-4a49-8ea7-709b76bb8e9a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3553434007 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_alert_test.3553434007 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_alert_test/latest |
Test location | /workspace/coverage/default/2.kmac_app.1663279718 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 41375089444 ps |
CPU time | 241.49 seconds |
Started | Jan 03 01:08:45 PM PST 24 |
Finished | Jan 03 01:13:58 PM PST 24 |
Peak memory | 242304 kb |
Host | smart-b64546b6-8f80-4035-9dad-f823c63f43d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1663279718 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app.1663279718 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_app/latest |
Test location | /workspace/coverage/default/2.kmac_app_with_partial_data.745694763 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 15682112397 ps |
CPU time | 101.74 seconds |
Started | Jan 03 01:08:47 PM PST 24 |
Finished | Jan 03 01:11:39 PM PST 24 |
Peak memory | 230832 kb |
Host | smart-7fa15faa-1398-4aaa-955c-62eb3805993e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=745694763 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app_with_partial_data.745694763 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/2.kmac_burst_write.3993094088 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 27059638590 ps |
CPU time | 614.65 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:20:41 PM PST 24 |
Peak memory | 231176 kb |
Host | smart-299d259b-7ed7-49a3-9222-dd534deb2c63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3993094088 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_burst_write.3993094088 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_burst_write/latest |
Test location | /workspace/coverage/default/2.kmac_edn_timeout_error.747477969 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 3182109167 ps |
CPU time | 23.39 seconds |
Started | Jan 03 01:08:50 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 223688 kb |
Host | smart-f17288b6-25d7-44e6-9af5-e9aa812bfa84 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=747477969 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_edn_timeout_error.747477969 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/2.kmac_entropy_mode_error.1396260378 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 373545761 ps |
CPU time | 25.22 seconds |
Started | Jan 03 01:08:37 PM PST 24 |
Finished | Jan 03 01:10:14 PM PST 24 |
Peak memory | 223720 kb |
Host | smart-04d7f85c-2eb6-4bbe-8a90-467a83d88a94 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1396260378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_mode_error.1396260378 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/2.kmac_entropy_ready_error.1687276655 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 5733765524 ps |
CPU time | 55.64 seconds |
Started | Jan 03 01:08:46 PM PST 24 |
Finished | Jan 03 01:10:51 PM PST 24 |
Peak memory | 215608 kb |
Host | smart-7276fce0-df1c-47d2-842c-78c98e0a71d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1687276655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_ready_error.1687276655 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/2.kmac_entropy_refresh.3383011105 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 2446060438 ps |
CPU time | 78.62 seconds |
Started | Jan 03 01:08:48 PM PST 24 |
Finished | Jan 03 01:11:15 PM PST 24 |
Peak memory | 229096 kb |
Host | smart-cd5e061c-1bcb-4ba7-b681-b74567731ad9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3383011105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_refresh.3383011105 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/2.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/2.kmac_error.858570610 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 7123542894 ps |
CPU time | 42.45 seconds |
Started | Jan 03 01:08:36 PM PST 24 |
Finished | Jan 03 01:10:31 PM PST 24 |
Peak memory | 232004 kb |
Host | smart-40420d47-6481-4a82-8e09-d467efe62b57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=858570610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_error.858570610 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_error/latest |
Test location | /workspace/coverage/default/2.kmac_key_error.2576280788 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 574423957 ps |
CPU time | 2.04 seconds |
Started | Jan 03 01:08:47 PM PST 24 |
Finished | Jan 03 01:10:00 PM PST 24 |
Peak memory | 207212 kb |
Host | smart-d49155ed-ae5e-43f7-aeee-437e5bf74b34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2576280788 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_key_error.2576280788 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_key_error/latest |
Test location | /workspace/coverage/default/2.kmac_lc_escalation.3272255104 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 45019151 ps |
CPU time | 1.39 seconds |
Started | Jan 03 01:08:47 PM PST 24 |
Finished | Jan 03 01:09:59 PM PST 24 |
Peak memory | 215544 kb |
Host | smart-ed106ed2-91e0-4590-976d-a17224f94ca7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3272255104 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_lc_escalation.3272255104 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/2.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/2.kmac_long_msg_and_output.3893243121 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 158286288588 ps |
CPU time | 2796.92 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:57:00 PM PST 24 |
Peak memory | 482040 kb |
Host | smart-1ba6dfe5-3878-4891-b25a-c5aaca0d7050 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3893243121 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_long_msg_an d_output.3893243121 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/2.kmac_mubi.3009901735 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 5399708492 ps |
CPU time | 241.03 seconds |
Started | Jan 03 01:08:52 PM PST 24 |
Finished | Jan 03 01:14:00 PM PST 24 |
Peak memory | 246432 kb |
Host | smart-61fc9682-4d85-4269-a7c4-cd6d327c93ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3009901735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_mubi.3009901735 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_mubi/latest |
Test location | /workspace/coverage/default/2.kmac_sec_cm.143045496 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 3827223009 ps |
CPU time | 32.82 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:10:41 PM PST 24 |
Peak memory | 253608 kb |
Host | smart-52764175-ecd4-47ea-9739-3b6ecddd8e19 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=143045496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sec_cm.143045496 +enable_masking =0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/2.kmac_sideload.1522578559 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 121796348410 ps |
CPU time | 315.02 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:15:34 PM PST 24 |
Peak memory | 245192 kb |
Host | smart-7560e728-8e92-4c61-95fa-ec840d4bb7db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1522578559 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sideload.1522578559 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_sideload/latest |
Test location | /workspace/coverage/default/2.kmac_smoke.1238616623 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 937838178 ps |
CPU time | 19.12 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:38 PM PST 24 |
Peak memory | 221664 kb |
Host | smart-d6865c82-4573-4f2f-bb76-5a364f280615 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1238616623 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_smoke.1238616623 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_smoke/latest |
Test location | /workspace/coverage/default/2.kmac_stress_all.2632399663 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 109509196410 ps |
CPU time | 2406.75 seconds |
Started | Jan 03 01:08:50 PM PST 24 |
Finished | Jan 03 01:50:05 PM PST 24 |
Peak memory | 501272 kb |
Host | smart-e2eea1ed-4a17-4b55-af2c-6c3a934589d0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2632399663 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all.2632399663 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_stress_all/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_kmac.2320800051 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 693320553 ps |
CPU time | 4.51 seconds |
Started | Jan 03 01:08:47 PM PST 24 |
Finished | Jan 03 01:10:02 PM PST 24 |
Peak memory | 215572 kb |
Host | smart-6a78998e-fa6b-4896-9663-f2c0ec36cd5c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2320800051 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 2.kmac_test_vectors_kmac.2320800051 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_kmac_xof.3594328270 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 64591953 ps |
CPU time | 3.48 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 01:10:31 PM PST 24 |
Peak memory | 215752 kb |
Host | smart-e0ed8183-f347-4100-a084-8c937e7a07e6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3594328270 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_kmac_xof.3594328270 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_224.1357512220 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 89687493853 ps |
CPU time | 1583.67 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:36:46 PM PST 24 |
Peak memory | 391568 kb |
Host | smart-a29f9d6a-009d-4f4a-a20c-ec9da1cd3d97 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1357512220 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_224.1357512220 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_256.3860564544 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 70290021072 ps |
CPU time | 1419.6 seconds |
Started | Jan 03 01:09:15 PM PST 24 |
Finished | Jan 03 01:34:02 PM PST 24 |
Peak memory | 370052 kb |
Host | smart-d8ea9a09-13f1-4d6d-8065-ad8d42cfbd24 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3860564544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_256.3860564544 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_384.2776574117 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 185706409974 ps |
CPU time | 1254.12 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 01:31:21 PM PST 24 |
Peak memory | 331356 kb |
Host | smart-b805b96d-e22f-494f-9e95-28387ae4feff |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2776574117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_384.2776574117 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_sha3_512.2332008081 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 237134949759 ps |
CPU time | 936.63 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:25:56 PM PST 24 |
Peak memory | 298192 kb |
Host | smart-6b447074-073d-4f56-8b0a-48f473113af5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2332008081 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_512.2332008081 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_shake_128.3094006354 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 296990478755 ps |
CPU time | 4598.27 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 02:27:05 PM PST 24 |
Peak memory | 651096 kb |
Host | smart-0a797d51-db44-48fd-beb0-49f98150ae96 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3094006354 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_128.3094006354 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/2.kmac_test_vectors_shake_256.3021366031 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 340066084517 ps |
CPU time | 3933.33 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 02:15:56 PM PST 24 |
Peak memory | 546636 kb |
Host | smart-e53fc7e1-07f1-4145-923f-5ba498966001 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3021366031 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_256.3021366031 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/2.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/20.kmac_alert_test.292450994 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 47208706 ps |
CPU time | 0.79 seconds |
Started | Jan 03 01:09:59 PM PST 24 |
Finished | Jan 03 01:11:08 PM PST 24 |
Peak memory | 205112 kb |
Host | smart-4ee12b94-aab6-4792-9aba-3ecd35f73661 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=292450994 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_alert_test.292450994 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_alert_test/latest |
Test location | /workspace/coverage/default/20.kmac_app.562626563 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 9362848537 ps |
CPU time | 131.87 seconds |
Started | Jan 03 01:09:41 PM PST 24 |
Finished | Jan 03 01:12:57 PM PST 24 |
Peak memory | 234816 kb |
Host | smart-5210d600-c28a-4506-90dd-e3ba5a08b04d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=562626563 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_app.562626563 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_app/latest |
Test location | /workspace/coverage/default/20.kmac_burst_write.4104314296 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 5700514443 ps |
CPU time | 450.94 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:18:31 PM PST 24 |
Peak memory | 228924 kb |
Host | smart-b9711b65-d7bd-44f6-b441-0b2cddc209a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4104314296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_burst_write.4104314296 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_burst_write/latest |
Test location | /workspace/coverage/default/20.kmac_entropy_refresh.1010446446 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 8824674162 ps |
CPU time | 34.65 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 223964 kb |
Host | smart-375db612-b19c-4454-9083-82b92ff94ab8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1010446446 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_entropy_refresh.1010446446 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/20.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/20.kmac_error.30499178 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 9907738126 ps |
CPU time | 148.48 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:13:31 PM PST 24 |
Peak memory | 248612 kb |
Host | smart-d0fded45-f0e0-48a4-9853-e5c2b3757f35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=30499178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_error.30499178 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_error/latest |
Test location | /workspace/coverage/default/20.kmac_key_error.433843309 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 1105439949 ps |
CPU time | 5.67 seconds |
Started | Jan 03 01:09:52 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 207336 kb |
Host | smart-85db262b-a199-4352-a110-5ac50540f2b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=433843309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_key_error.433843309 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_key_error/latest |
Test location | /workspace/coverage/default/20.kmac_lc_escalation.268940327 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 42665026 ps |
CPU time | 1.44 seconds |
Started | Jan 03 01:09:31 PM PST 24 |
Finished | Jan 03 01:10:39 PM PST 24 |
Peak memory | 215568 kb |
Host | smart-ab39f8d1-8b75-415b-ac37-b5da60ff9c8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=268940327 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_lc_escalation.268940327 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/20.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/20.kmac_long_msg_and_output.661565137 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 163787542456 ps |
CPU time | 1177.31 seconds |
Started | Jan 03 01:09:28 PM PST 24 |
Finished | Jan 03 01:30:13 PM PST 24 |
Peak memory | 353812 kb |
Host | smart-73b8bf2c-a3f0-43e9-9d30-f0921cd35acc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=661565137 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_long_msg_an d_output.661565137 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/20.kmac_sideload.2255516008 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 19916877935 ps |
CPU time | 56.06 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:11:32 PM PST 24 |
Peak memory | 221716 kb |
Host | smart-11ed84e9-a6c2-4eb5-9352-ceab0e2556ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2255516008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_sideload.2255516008 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_sideload/latest |
Test location | /workspace/coverage/default/20.kmac_smoke.3334662401 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 4225826979 ps |
CPU time | 68.81 seconds |
Started | Jan 03 01:09:42 PM PST 24 |
Finished | Jan 03 01:11:55 PM PST 24 |
Peak memory | 223920 kb |
Host | smart-916ed775-2f32-4b01-ac5e-28724f55ffdb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3334662401 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_smoke.3334662401 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_smoke/latest |
Test location | /workspace/coverage/default/20.kmac_stress_all.3589185909 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 182892536624 ps |
CPU time | 704.19 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:22:43 PM PST 24 |
Peak memory | 322524 kb |
Host | smart-69110878-2327-408e-ab6d-ebed707f7955 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3589185909 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all.3589185909 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_stress_all/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_kmac.3091758794 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 132121791 ps |
CPU time | 3.69 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:10:43 PM PST 24 |
Peak memory | 215600 kb |
Host | smart-8c1a68e9-e887-4f19-a0e0-ff4dea996250 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3091758794 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 20.kmac_test_vectors_kmac.3091758794 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_kmac_xof.1462536975 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 737786449 ps |
CPU time | 4.65 seconds |
Started | Jan 03 01:09:43 PM PST 24 |
Finished | Jan 03 01:10:53 PM PST 24 |
Peak memory | 215668 kb |
Host | smart-3f7f75a8-f0d6-498a-aba4-1def8d5c5c5b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1462536975 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_kmac_xof.1462536975 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_224.4139384231 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 135147503510 ps |
CPU time | 1757.86 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:40:18 PM PST 24 |
Peak memory | 399488 kb |
Host | smart-ab471894-11e1-4ff8-84b2-e85b8b7c8c91 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4139384231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_224.4139384231 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_256.2775244550 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 18507485352 ps |
CPU time | 1462.37 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:35:23 PM PST 24 |
Peak memory | 378216 kb |
Host | smart-917efbde-6a36-4b62-aac9-d3d999cc3e5e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2775244550 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_256.2775244550 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_384.3576105680 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 279851570978 ps |
CPU time | 1408.2 seconds |
Started | Jan 03 01:09:34 PM PST 24 |
Finished | Jan 03 01:34:08 PM PST 24 |
Peak memory | 334004 kb |
Host | smart-fcc1bb99-2f32-438e-af1e-0cf8e24e9da9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3576105680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_384.3576105680 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_sha3_512.1104666708 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 19078014032 ps |
CPU time | 786.52 seconds |
Started | Jan 03 01:09:33 PM PST 24 |
Finished | Jan 03 01:23:46 PM PST 24 |
Peak memory | 295880 kb |
Host | smart-ca23f774-236e-402b-b8a2-e030b471fb09 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1104666708 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_512.1104666708 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_shake_128.3912221590 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 941248945166 ps |
CPU time | 4399.34 seconds |
Started | Jan 03 01:09:44 PM PST 24 |
Finished | Jan 03 02:24:10 PM PST 24 |
Peak memory | 636344 kb |
Host | smart-0ed8340c-ffe6-405b-a51b-1e9b041bea5a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3912221590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_128.3912221590 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/20.kmac_test_vectors_shake_256.3135551025 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 808814918280 ps |
CPU time | 3762.22 seconds |
Started | Jan 03 01:09:29 PM PST 24 |
Finished | Jan 03 02:13:18 PM PST 24 |
Peak memory | 562496 kb |
Host | smart-5040e472-fab2-4d31-981c-308c69bbb5b4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3135551025 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_256.3135551025 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/20.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/21.kmac_alert_test.2381179846 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 21515130 ps |
CPU time | 0.86 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:10:57 PM PST 24 |
Peak memory | 205196 kb |
Host | smart-610718be-e31f-44b9-b4cb-f867da897081 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2381179846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_alert_test.2381179846 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_alert_test/latest |
Test location | /workspace/coverage/default/21.kmac_app.2710051509 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 12994045900 ps |
CPU time | 156.77 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:13:29 PM PST 24 |
Peak memory | 237116 kb |
Host | smart-a9f8fe59-527f-43ce-ab78-88203a6978df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2710051509 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_app.2710051509 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_app/latest |
Test location | /workspace/coverage/default/21.kmac_burst_write.4178088035 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 47647010527 ps |
CPU time | 711.11 seconds |
Started | Jan 03 01:10:01 PM PST 24 |
Finished | Jan 03 01:23:00 PM PST 24 |
Peak memory | 230476 kb |
Host | smart-e029be05-71bd-4f74-9a6e-1419bc9dbbae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4178088035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_burst_write.4178088035 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_burst_write/latest |
Test location | /workspace/coverage/default/21.kmac_entropy_refresh.2572302104 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 5956660542 ps |
CPU time | 55.11 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:11:48 PM PST 24 |
Peak memory | 223912 kb |
Host | smart-fb5396f0-5e43-484c-a07c-604a71c19374 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2572302104 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_entropy_refresh.2572302104 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/21.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/21.kmac_key_error.3550248513 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 3904632012 ps |
CPU time | 6.19 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:11:02 PM PST 24 |
Peak memory | 207456 kb |
Host | smart-51d4d401-7c64-498f-8d0a-352aa7f6553a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3550248513 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_key_error.3550248513 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_key_error/latest |
Test location | /workspace/coverage/default/21.kmac_lc_escalation.1239114163 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 32413148 ps |
CPU time | 1.31 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:10:55 PM PST 24 |
Peak memory | 220832 kb |
Host | smart-9e174897-7cc5-45f4-9d69-e3eccaaebe8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1239114163 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_lc_escalation.1239114163 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/21.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/21.kmac_long_msg_and_output.553760445 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 24827628868 ps |
CPU time | 508.83 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:19:20 PM PST 24 |
Peak memory | 276836 kb |
Host | smart-94aaf04c-9c03-4830-8edd-850482f1edcc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=553760445 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_long_msg_an d_output.553760445 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/21.kmac_sideload.2069047733 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 8618463163 ps |
CPU time | 100.06 seconds |
Started | Jan 03 01:10:01 PM PST 24 |
Finished | Jan 03 01:12:50 PM PST 24 |
Peak memory | 229220 kb |
Host | smart-ca17c684-4100-4f64-97ce-4b662759f2ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2069047733 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_sideload.2069047733 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_sideload/latest |
Test location | /workspace/coverage/default/21.kmac_smoke.1520387820 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 3646892994 ps |
CPU time | 57.51 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:11:53 PM PST 24 |
Peak memory | 217064 kb |
Host | smart-603fd5b4-d993-4da7-86d4-b8c2a186f4c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1520387820 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_smoke.1520387820 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_smoke/latest |
Test location | /workspace/coverage/default/21.kmac_stress_all.2125503876 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 14495201835 ps |
CPU time | 457.77 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:18:34 PM PST 24 |
Peak memory | 303092 kb |
Host | smart-036b395b-3f47-4558-85bb-4c4fe63b3d8d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2125503876 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all.2125503876 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_stress_all/latest |
Test location | /workspace/coverage/default/21.kmac_stress_all_with_rand_reset.3188155092 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 147006511218 ps |
CPU time | 1091.82 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:29:12 PM PST 24 |
Peak memory | 305736 kb |
Host | smart-d301d14d-fecc-4195-807a-ef61d8e1f423 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3188155092 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all_with_rand_reset.3188155092 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_kmac.1235096738 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 131217876 ps |
CPU time | 3.97 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:11:06 PM PST 24 |
Peak memory | 215740 kb |
Host | smart-6f7f3dd8-fcc6-4b47-8515-b333ed37e6c9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1235096738 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 21.kmac_test_vectors_kmac.1235096738 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_kmac_xof.3799722470 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 729069887 ps |
CPU time | 4.46 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:11:01 PM PST 24 |
Peak memory | 215756 kb |
Host | smart-9adaecbc-78f5-4f74-b375-5c8acd221f93 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3799722470 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_kmac_xof.3799722470 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_224.4102927672 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 257935768877 ps |
CPU time | 1717.08 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:39:28 PM PST 24 |
Peak memory | 389492 kb |
Host | smart-fc2e382c-d421-4980-ae21-88ffbbce4c96 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4102927672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_224.4102927672 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_256.1014858745 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 35821842080 ps |
CPU time | 1463.32 seconds |
Started | Jan 03 01:10:01 PM PST 24 |
Finished | Jan 03 01:35:33 PM PST 24 |
Peak memory | 378168 kb |
Host | smart-6cc501e3-0d94-46ee-90e6-975c958ecfaa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1014858745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_256.1014858745 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_384.3817529130 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 49292299366 ps |
CPU time | 1279.91 seconds |
Started | Jan 03 01:09:57 PM PST 24 |
Finished | Jan 03 01:32:25 PM PST 24 |
Peak memory | 334192 kb |
Host | smart-acbfb22f-f66b-41d9-baea-f4e1c417ad28 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3817529130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_384.3817529130 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_sha3_512.3781470341 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 126509510096 ps |
CPU time | 915.42 seconds |
Started | Jan 03 01:09:46 PM PST 24 |
Finished | Jan 03 01:26:08 PM PST 24 |
Peak memory | 296336 kb |
Host | smart-d1f300ea-44d4-44e2-9869-e5283e5b967d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3781470341 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_512.3781470341 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_shake_128.434680580 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 239953081767 ps |
CPU time | 4190.35 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 02:20:47 PM PST 24 |
Peak memory | 640080 kb |
Host | smart-304af183-2937-494d-83cb-b629248f1766 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=434680580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_128.434680580 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/21.kmac_test_vectors_shake_256.2828143835 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 225277907288 ps |
CPU time | 4059.77 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 02:18:41 PM PST 24 |
Peak memory | 558912 kb |
Host | smart-7fb1d0ac-a466-4f5f-b7d0-b4856ed2ff2e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2828143835 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_256.2828143835 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/21.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/22.kmac_alert_test.1072979296 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 67364604 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:10:02 PM PST 24 |
Finished | Jan 03 01:11:11 PM PST 24 |
Peak memory | 205124 kb |
Host | smart-14ff6e19-95cd-484f-abdd-c17163cb39e0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1072979296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_alert_test.1072979296 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_alert_test/latest |
Test location | /workspace/coverage/default/22.kmac_app.2482073461 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 22713992075 ps |
CPU time | 152.21 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:13:26 PM PST 24 |
Peak memory | 234404 kb |
Host | smart-bf488514-76be-4405-9dd4-9291cf2ae98d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2482073461 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_app.2482073461 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_app/latest |
Test location | /workspace/coverage/default/22.kmac_burst_write.532746839 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 6130919871 ps |
CPU time | 232.4 seconds |
Started | Jan 03 01:09:57 PM PST 24 |
Finished | Jan 03 01:14:57 PM PST 24 |
Peak memory | 225508 kb |
Host | smart-4a27dbfc-c9f9-4b97-9d3d-d2d5f6830550 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=532746839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_burst_write.532746839 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_burst_write/latest |
Test location | /workspace/coverage/default/22.kmac_entropy_refresh.2871608097 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 15392175554 ps |
CPU time | 149.37 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:13:25 PM PST 24 |
Peak memory | 234280 kb |
Host | smart-4aca42bc-7f45-4abd-8efd-308842271aab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2871608097 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_entropy_refresh.2871608097 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/22.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/22.kmac_error.1124142544 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 16522191357 ps |
CPU time | 118.89 seconds |
Started | Jan 03 01:09:58 PM PST 24 |
Finished | Jan 03 01:13:05 PM PST 24 |
Peak memory | 240056 kb |
Host | smart-9f765e68-8563-4c23-a96f-5b145fcc5030 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1124142544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_error.1124142544 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_error/latest |
Test location | /workspace/coverage/default/22.kmac_key_error.2758851681 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 177433833 ps |
CPU time | 1.06 seconds |
Started | Jan 03 01:10:01 PM PST 24 |
Finished | Jan 03 01:11:10 PM PST 24 |
Peak memory | 205332 kb |
Host | smart-48e95cb2-4004-49ce-8ebc-6f3c18584b57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2758851681 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_key_error.2758851681 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_key_error/latest |
Test location | /workspace/coverage/default/22.kmac_lc_escalation.3776042293 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 77854409 ps |
CPU time | 1.44 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:11:04 PM PST 24 |
Peak memory | 215532 kb |
Host | smart-2ccfaa63-4a30-49e7-9f30-0036c32bc1c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3776042293 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_lc_escalation.3776042293 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/22.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/22.kmac_long_msg_and_output.1913056934 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 121896381750 ps |
CPU time | 1290.79 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 01:32:22 PM PST 24 |
Peak memory | 330112 kb |
Host | smart-a5d04db3-9ce7-4d18-9877-cae51384024c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1913056934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_long_msg_a nd_output.1913056934 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/22.kmac_sideload.2257756139 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 9140116660 ps |
CPU time | 271.64 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:15:27 PM PST 24 |
Peak memory | 246124 kb |
Host | smart-2a137983-b7a2-418c-a570-37538a5b86a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2257756139 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_sideload.2257756139 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_sideload/latest |
Test location | /workspace/coverage/default/22.kmac_smoke.3205149548 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 19987148838 ps |
CPU time | 53.94 seconds |
Started | Jan 03 01:10:02 PM PST 24 |
Finished | Jan 03 01:12:04 PM PST 24 |
Peak memory | 217392 kb |
Host | smart-d02ca327-4dbb-4d38-9a48-237a9830ac33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3205149548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_smoke.3205149548 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_smoke/latest |
Test location | /workspace/coverage/default/22.kmac_stress_all.2540761627 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 86050770591 ps |
CPU time | 402.33 seconds |
Started | Jan 03 01:09:58 PM PST 24 |
Finished | Jan 03 01:17:48 PM PST 24 |
Peak memory | 283156 kb |
Host | smart-e2f9ebd6-6c35-4cd9-81d6-c0139218a71c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2540761627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_stress_all.2540761627 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_stress_all/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_kmac.4072301866 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 182155004 ps |
CPU time | 4.24 seconds |
Started | Jan 03 01:09:52 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 215680 kb |
Host | smart-60a8eac5-e5aa-48bd-8ae5-91f428036b8a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4072301866 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 22.kmac_test_vectors_kmac.4072301866 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_kmac_xof.4009353089 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 70432244 ps |
CPU time | 3.77 seconds |
Started | Jan 03 01:09:59 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-9e591cba-af20-4ffe-a313-057d1991f848 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4009353089 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_kmac_xof.4009353089 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_224.2877453251 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 75485447007 ps |
CPU time | 1540.31 seconds |
Started | Jan 03 01:09:52 PM PST 24 |
Finished | Jan 03 01:36:41 PM PST 24 |
Peak memory | 392028 kb |
Host | smart-ea60db8c-61c9-4e11-844b-2ed915522881 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2877453251 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_224.2877453251 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_256.3423013286 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 65617458032 ps |
CPU time | 1606.26 seconds |
Started | Jan 03 01:09:51 PM PST 24 |
Finished | Jan 03 01:37:47 PM PST 24 |
Peak memory | 377276 kb |
Host | smart-5f40a473-277f-407d-ad98-8b6823f203c4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3423013286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_256.3423013286 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_384.650133122 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 71393532911 ps |
CPU time | 1372.08 seconds |
Started | Jan 03 01:09:50 PM PST 24 |
Finished | Jan 03 01:33:53 PM PST 24 |
Peak memory | 330044 kb |
Host | smart-db0f5cb2-1a85-425d-b050-fd073846059e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=650133122 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_384.650133122 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_sha3_512.1476188182 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 15565807878 ps |
CPU time | 774.28 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:23:50 PM PST 24 |
Peak memory | 294608 kb |
Host | smart-537dfe68-2528-4144-8835-4e31af6bab57 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1476188182 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_512.1476188182 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_shake_128.633075189 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 1450215446054 ps |
CPU time | 5099.13 seconds |
Started | Jan 03 01:09:59 PM PST 24 |
Finished | Jan 03 02:36:07 PM PST 24 |
Peak memory | 668440 kb |
Host | smart-38ecac3f-9401-4bed-8474-21c50d9966cf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=633075189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_128.633075189 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/22.kmac_test_vectors_shake_256.2968603375 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 144629621531 ps |
CPU time | 3898.75 seconds |
Started | Jan 03 01:09:59 PM PST 24 |
Finished | Jan 03 02:16:06 PM PST 24 |
Peak memory | 557612 kb |
Host | smart-2152b203-4fd5-41d7-b37f-41af0594998f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2968603375 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_256.2968603375 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/22.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/23.kmac_alert_test.4070903442 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 29194048 ps |
CPU time | 0.81 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:11:14 PM PST 24 |
Peak memory | 205196 kb |
Host | smart-97b7d777-faf0-4501-83a1-61717fac35a0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4070903442 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_alert_test.4070903442 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_alert_test/latest |
Test location | /workspace/coverage/default/23.kmac_app.990239465 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 4256453869 ps |
CPU time | 187.03 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:14:22 PM PST 24 |
Peak memory | 241460 kb |
Host | smart-97dfd49e-dbff-48f6-a5f7-8b34bca1361f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=990239465 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_app.990239465 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_app/latest |
Test location | /workspace/coverage/default/23.kmac_burst_write.4092493715 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 25135430033 ps |
CPU time | 183.38 seconds |
Started | Jan 03 01:10:02 PM PST 24 |
Finished | Jan 03 01:14:13 PM PST 24 |
Peak memory | 224008 kb |
Host | smart-25257f89-6f61-4c93-9b3a-2fb4a99c2e6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4092493715 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_burst_write.4092493715 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_burst_write/latest |
Test location | /workspace/coverage/default/23.kmac_entropy_refresh.3733211897 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 9619925749 ps |
CPU time | 49.41 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:12:04 PM PST 24 |
Peak memory | 223980 kb |
Host | smart-b184295b-ba17-41fd-9fea-f6bf8c8764ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3733211897 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_entropy_refresh.3733211897 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/23.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/23.kmac_error.2899008117 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 30470303480 ps |
CPU time | 218.73 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:14:51 PM PST 24 |
Peak memory | 254956 kb |
Host | smart-bfd78b97-37b7-420c-ba4c-e27403984bbb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2899008117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_error.2899008117 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_error/latest |
Test location | /workspace/coverage/default/23.kmac_key_error.3948706422 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 2126993772 ps |
CPU time | 5.76 seconds |
Started | Jan 03 01:10:15 PM PST 24 |
Finished | Jan 03 01:11:28 PM PST 24 |
Peak memory | 207244 kb |
Host | smart-21a4d0ab-b892-4b56-9ecc-1a30280c2d3c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3948706422 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_key_error.3948706422 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_key_error/latest |
Test location | /workspace/coverage/default/23.kmac_lc_escalation.1546349013 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 63084601 ps |
CPU time | 1.35 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:11:15 PM PST 24 |
Peak memory | 216620 kb |
Host | smart-32501ac8-8bda-4229-95bd-31300737248c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1546349013 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_lc_escalation.1546349013 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/23.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/23.kmac_long_msg_and_output.1093171672 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 29626778978 ps |
CPU time | 1235.05 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:31:49 PM PST 24 |
Peak memory | 357412 kb |
Host | smart-1364aba2-5886-4890-8fa9-d62db2aa419f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1093171672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_long_msg_a nd_output.1093171672 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/23.kmac_sideload.3706053932 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 2464642125 ps |
CPU time | 193.84 seconds |
Started | Jan 03 01:10:04 PM PST 24 |
Finished | Jan 03 01:14:26 PM PST 24 |
Peak memory | 236972 kb |
Host | smart-db681fc1-7198-469b-95e4-5296f3aae5ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3706053932 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_sideload.3706053932 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_sideload/latest |
Test location | /workspace/coverage/default/23.kmac_smoke.1463138742 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 1697379230 ps |
CPU time | 19.29 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:11:32 PM PST 24 |
Peak memory | 222208 kb |
Host | smart-68f350dd-383a-44bc-a3c7-dc68d4217bdb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1463138742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_smoke.1463138742 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_smoke/latest |
Test location | /workspace/coverage/default/23.kmac_stress_all.3744138930 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 49794027869 ps |
CPU time | 610.89 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:21:27 PM PST 24 |
Peak memory | 330772 kb |
Host | smart-285e1e7e-d793-4f45-aa40-871147dc98ad |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3744138930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all.3744138930 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_stress_all/latest |
Test location | /workspace/coverage/default/23.kmac_stress_all_with_rand_reset.1692369242 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 380187723189 ps |
CPU time | 2731.95 seconds |
Started | Jan 03 01:10:04 PM PST 24 |
Finished | Jan 03 01:56:44 PM PST 24 |
Peak memory | 437904 kb |
Host | smart-09f353f6-2e12-4029-ae1a-a1101b6d9d6b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1692369242 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all_with_rand_reset.1692369242 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_kmac.3229060367 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 258391170 ps |
CPU time | 3.69 seconds |
Started | Jan 03 01:10:04 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 215604 kb |
Host | smart-9c3bee82-27f8-43bc-9534-8dc5ba32dea9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3229060367 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 23.kmac_test_vectors_kmac.3229060367 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_kmac_xof.1752701957 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 257682929 ps |
CPU time | 3.82 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 215732 kb |
Host | smart-8b7db88f-3635-4e02-9eb8-e00431c365ba |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1752701957 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_kmac_xof.1752701957 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_224.3236662097 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 40232726435 ps |
CPU time | 1535.82 seconds |
Started | Jan 03 01:10:01 PM PST 24 |
Finished | Jan 03 01:36:46 PM PST 24 |
Peak memory | 402012 kb |
Host | smart-2ece97cd-e228-4bd5-8947-4a4e5224320f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3236662097 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_224.3236662097 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_256.2133379240 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 117527662112 ps |
CPU time | 1686.26 seconds |
Started | Jan 03 01:10:03 PM PST 24 |
Finished | Jan 03 01:39:17 PM PST 24 |
Peak memory | 374164 kb |
Host | smart-848ea4bf-cfec-4a87-b08a-d3a0b09f9af2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2133379240 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_256.2133379240 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_384.2206476884 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 69373072592 ps |
CPU time | 1159.27 seconds |
Started | Jan 03 01:10:03 PM PST 24 |
Finished | Jan 03 01:30:30 PM PST 24 |
Peak memory | 339864 kb |
Host | smart-ad174aee-6696-4c7d-a3a2-460efb716a87 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2206476884 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_384.2206476884 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_sha3_512.42878922 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 42459636921 ps |
CPU time | 909.45 seconds |
Started | Jan 03 01:10:04 PM PST 24 |
Finished | Jan 03 01:26:21 PM PST 24 |
Peak memory | 295624 kb |
Host | smart-c1eb35f0-8ee6-41b4-b89f-4e3dfc604f68 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=42878922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch +assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_512.42878922 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_shake_128.645803289 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 338919205466 ps |
CPU time | 3948.16 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 02:17:01 PM PST 24 |
Peak memory | 648212 kb |
Host | smart-1c24c6a4-509e-4bb5-a013-0121014a5602 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=645803289 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_128.645803289 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/23.kmac_test_vectors_shake_256.3996274782 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 2662880260279 ps |
CPU time | 3775.69 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 02:14:11 PM PST 24 |
Peak memory | 553360 kb |
Host | smart-58cb7d28-ddb1-424b-8276-3dd539840e3e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3996274782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_256.3996274782 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/23.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/24.kmac_alert_test.3836921757 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 70671182 ps |
CPU time | 0.82 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:10:56 PM PST 24 |
Peak memory | 205140 kb |
Host | smart-429d6c49-01d9-40a1-8860-aa8f5bdb1d49 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3836921757 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_alert_test.3836921757 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_alert_test/latest |
Test location | /workspace/coverage/default/24.kmac_app.198524296 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 3532543464 ps |
CPU time | 206.63 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:14:27 PM PST 24 |
Peak memory | 242376 kb |
Host | smart-c50a8e91-9f01-43b9-b83a-3c8bb62de557 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=198524296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_app.198524296 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_app/latest |
Test location | /workspace/coverage/default/24.kmac_burst_write.4262494006 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 18938611534 ps |
CPU time | 555.6 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:20:31 PM PST 24 |
Peak memory | 231540 kb |
Host | smart-50baa1a9-a02e-44eb-b271-185a2b7d7d78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4262494006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_burst_write.4262494006 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_burst_write/latest |
Test location | /workspace/coverage/default/24.kmac_entropy_refresh.4033697794 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 175991072757 ps |
CPU time | 202.68 seconds |
Started | Jan 03 01:09:53 PM PST 24 |
Finished | Jan 03 01:14:23 PM PST 24 |
Peak memory | 238232 kb |
Host | smart-7e9e766e-0ace-4901-b22a-674fd565eb3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4033697794 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_entropy_refresh.4033697794 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/24.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/24.kmac_error.4239977419 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 8332891207 ps |
CPU time | 145.45 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 01:13:21 PM PST 24 |
Peak memory | 249016 kb |
Host | smart-78b658fd-6268-4191-a990-a6343db13b18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4239977419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_error.4239977419 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_error/latest |
Test location | /workspace/coverage/default/24.kmac_key_error.285434942 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 5540838789 ps |
CPU time | 4.13 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:11:00 PM PST 24 |
Peak memory | 207460 kb |
Host | smart-7c74725e-319e-4f82-94d4-e082342c2368 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=285434942 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_key_error.285434942 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_key_error/latest |
Test location | /workspace/coverage/default/24.kmac_lc_escalation.482787221 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 314435107 ps |
CPU time | 1.35 seconds |
Started | Jan 03 01:10:01 PM PST 24 |
Finished | Jan 03 01:11:10 PM PST 24 |
Peak memory | 220424 kb |
Host | smart-6d023cff-6938-4b3f-bc1f-2d2610603337 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=482787221 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_lc_escalation.482787221 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/24.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/24.kmac_long_msg_and_output.3325125878 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 122133581068 ps |
CPU time | 1968.73 seconds |
Started | Jan 03 01:10:21 PM PST 24 |
Finished | Jan 03 01:44:14 PM PST 24 |
Peak memory | 428284 kb |
Host | smart-00ace9bd-49b3-4b78-ab33-e1e4f89fe35b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3325125878 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_long_msg_a nd_output.3325125878 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/24.kmac_sideload.1586558224 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 35989351077 ps |
CPU time | 305.93 seconds |
Started | Jan 03 01:10:25 PM PST 24 |
Finished | Jan 03 01:16:35 PM PST 24 |
Peak memory | 248372 kb |
Host | smart-d881d970-9423-4495-852f-44c981520161 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1586558224 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_sideload.1586558224 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_sideload/latest |
Test location | /workspace/coverage/default/24.kmac_smoke.2526664567 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 213460203 ps |
CPU time | 2.18 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 216956 kb |
Host | smart-788c1d87-46d7-4344-8ca4-d2e0cc7e4ac7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2526664567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_smoke.2526664567 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_smoke/latest |
Test location | /workspace/coverage/default/24.kmac_stress_all.2405625871 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 21736322299 ps |
CPU time | 452.82 seconds |
Started | Jan 03 01:09:56 PM PST 24 |
Finished | Jan 03 01:18:36 PM PST 24 |
Peak memory | 301724 kb |
Host | smart-fa1fa7c4-961c-4c5c-9977-8cf7fe849c5b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2405625871 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_stress_all.2405625871 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_stress_all/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_kmac.194000582 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 151741155 ps |
CPU time | 3.69 seconds |
Started | Jan 03 01:09:49 PM PST 24 |
Finished | Jan 03 01:11:04 PM PST 24 |
Peak memory | 215636 kb |
Host | smart-1f6f8266-6ae8-4ca9-80bc-b5140d09f2de |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=194000582 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 24.kmac_test_vectors_kmac.194000582 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_kmac_xof.1286443582 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 71924614 ps |
CPU time | 4.13 seconds |
Started | Jan 03 01:09:55 PM PST 24 |
Finished | Jan 03 01:11:07 PM PST 24 |
Peak memory | 208480 kb |
Host | smart-1dfde4cd-7f47-45a3-bc01-ac6634b17310 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1286443582 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_kmac_xof.1286443582 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_224.3388434549 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 551118543497 ps |
CPU time | 2192.05 seconds |
Started | Jan 03 01:10:14 PM PST 24 |
Finished | Jan 03 01:47:51 PM PST 24 |
Peak memory | 399940 kb |
Host | smart-95bd0054-93d0-4c64-8c1b-bb039376b2bd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3388434549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_224.3388434549 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_256.3822530318 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 229793092346 ps |
CPU time | 1474.5 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:36:05 PM PST 24 |
Peak memory | 394396 kb |
Host | smart-465c2c6a-845a-46bb-a014-616516246171 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3822530318 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_256.3822530318 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_384.3662674927 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 33701338800 ps |
CPU time | 1100.35 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:29:37 PM PST 24 |
Peak memory | 330964 kb |
Host | smart-93e0abaa-5333-4330-861a-b21f3449a4f9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3662674927 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_384.3662674927 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_sha3_512.2025063797 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 50784602130 ps |
CPU time | 936.14 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:26:53 PM PST 24 |
Peak memory | 293988 kb |
Host | smart-f376b167-b472-4d98-8b3a-d435ab044b94 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2025063797 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_512.2025063797 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_shake_128.1255284931 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 202967757799 ps |
CPU time | 3993.05 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 02:17:50 PM PST 24 |
Peak memory | 647644 kb |
Host | smart-43496c7e-1bcc-41dd-a918-ac69ff2719af |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1255284931 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_128.1255284931 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/24.kmac_test_vectors_shake_256.1565944252 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 144239048004 ps |
CPU time | 3693.95 seconds |
Started | Jan 03 01:09:48 PM PST 24 |
Finished | Jan 03 02:12:30 PM PST 24 |
Peak memory | 554948 kb |
Host | smart-c865dec5-1a64-4733-a506-ccbee9d3c00e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1565944252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_256.1565944252 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/24.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/25.kmac_alert_test.4190286357 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 17565650 ps |
CPU time | 0.81 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:11:34 PM PST 24 |
Peak memory | 205160 kb |
Host | smart-7f31c34f-1209-41f5-be7f-b2b20adbb718 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4190286357 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_alert_test.4190286357 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_alert_test/latest |
Test location | /workspace/coverage/default/25.kmac_app.1814911902 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 4094990006 ps |
CPU time | 214.79 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:14:50 PM PST 24 |
Peak memory | 242712 kb |
Host | smart-45cdb840-cce6-4024-9823-d66363edf070 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1814911902 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_app.1814911902 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_app/latest |
Test location | /workspace/coverage/default/25.kmac_burst_write.467402581 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 6080060827 ps |
CPU time | 514.27 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:19:48 PM PST 24 |
Peak memory | 230792 kb |
Host | smart-a99d7c01-3ab3-4e0d-bfe0-a03b10c26a9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=467402581 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_burst_write.467402581 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_burst_write/latest |
Test location | /workspace/coverage/default/25.kmac_entropy_refresh.3063154032 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 36159101961 ps |
CPU time | 78.25 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:12:33 PM PST 24 |
Peak memory | 226068 kb |
Host | smart-f727a70b-9ca4-4e90-b0db-9e403f230e02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3063154032 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_entropy_refresh.3063154032 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/25.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/25.kmac_error.128362495 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 3290255053 ps |
CPU time | 116.51 seconds |
Started | Jan 03 01:09:57 PM PST 24 |
Finished | Jan 03 01:13:01 PM PST 24 |
Peak memory | 248888 kb |
Host | smart-64d6aaf7-80c9-4562-a425-b43ed3e2db18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=128362495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_error.128362495 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_error/latest |
Test location | /workspace/coverage/default/25.kmac_key_error.3427404622 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 7096716112 ps |
CPU time | 6.98 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:11:22 PM PST 24 |
Peak memory | 207324 kb |
Host | smart-be29dae2-5f8e-4df7-97e4-916b891a1c20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3427404622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_key_error.3427404622 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_key_error/latest |
Test location | /workspace/coverage/default/25.kmac_lc_escalation.82096184 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 83808502 ps |
CPU time | 1.11 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:11:14 PM PST 24 |
Peak memory | 215524 kb |
Host | smart-e9ee8488-4923-4328-9159-e2aa42c56296 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=82096184 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_lc_escalation.82096184 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/25.kmac_long_msg_and_output.1250426831 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 66032031572 ps |
CPU time | 2413.91 seconds |
Started | Jan 03 01:10:00 PM PST 24 |
Finished | Jan 03 01:51:22 PM PST 24 |
Peak memory | 492440 kb |
Host | smart-71f8d7f6-3d50-4423-b204-b540b7d8fbb2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1250426831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_long_msg_a nd_output.1250426831 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/25.kmac_sideload.3146703321 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 30562122578 ps |
CPU time | 354.79 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:16:49 PM PST 24 |
Peak memory | 245468 kb |
Host | smart-5610f4b5-55b0-4b35-b816-fc081754bb14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3146703321 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_sideload.3146703321 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_sideload/latest |
Test location | /workspace/coverage/default/25.kmac_smoke.904273379 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 11817874134 ps |
CPU time | 58.4 seconds |
Started | Jan 03 01:09:47 PM PST 24 |
Finished | Jan 03 01:11:54 PM PST 24 |
Peak memory | 215844 kb |
Host | smart-16624fb6-a84c-4c68-9ff8-ace01d8c44b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=904273379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_smoke.904273379 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_smoke/latest |
Test location | /workspace/coverage/default/25.kmac_stress_all.483162869 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 3563735205 ps |
CPU time | 221.15 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:14:55 PM PST 24 |
Peak memory | 281584 kb |
Host | smart-90a8d292-d1b4-4733-9441-af762b9f2352 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=483162869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all.483162869 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_stress_all/latest |
Test location | /workspace/coverage/default/25.kmac_stress_all_with_rand_reset.2681369049 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 9980685227 ps |
CPU time | 215.17 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:14:49 PM PST 24 |
Peak memory | 255152 kb |
Host | smart-711ddd8b-0916-46be-bfa2-b28eca3f2591 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2681369049 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all_with_rand_reset.2681369049 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_kmac.746732726 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 67672156 ps |
CPU time | 4.2 seconds |
Started | Jan 03 01:10:02 PM PST 24 |
Finished | Jan 03 01:11:14 PM PST 24 |
Peak memory | 215672 kb |
Host | smart-d41ae4b1-c5b1-418e-bc03-d8f4b1c6b40e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=746732726 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 25.kmac_test_vectors_kmac.746732726 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_kmac_xof.3654211108 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 63992840 ps |
CPU time | 3.77 seconds |
Started | Jan 03 01:09:57 PM PST 24 |
Finished | Jan 03 01:11:10 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-3c4c443e-9265-4a23-9108-bfa540c798c5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3654211108 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_kmac_xof.3654211108 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_224.2464806811 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 546782273504 ps |
CPU time | 1746.91 seconds |
Started | Jan 03 01:09:58 PM PST 24 |
Finished | Jan 03 01:40:13 PM PST 24 |
Peak memory | 396500 kb |
Host | smart-d828bf3b-75c8-4484-9b5a-dc235eb14b71 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2464806811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_224.2464806811 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_256.1563175538 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 377976454626 ps |
CPU time | 1794.62 seconds |
Started | Jan 03 01:09:59 PM PST 24 |
Finished | Jan 03 01:41:02 PM PST 24 |
Peak memory | 370476 kb |
Host | smart-9a5efd65-572e-4b61-8c75-38c515c46e02 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1563175538 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_256.1563175538 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_384.849026881 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 49004865894 ps |
CPU time | 1221.81 seconds |
Started | Jan 03 01:10:03 PM PST 24 |
Finished | Jan 03 01:31:33 PM PST 24 |
Peak memory | 335240 kb |
Host | smart-f4b01c9e-8940-4509-a48d-731979fc375e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=849026881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_384.849026881 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_sha3_512.325068125 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 100317958324 ps |
CPU time | 986.19 seconds |
Started | Jan 03 01:10:04 PM PST 24 |
Finished | Jan 03 01:27:38 PM PST 24 |
Peak memory | 295068 kb |
Host | smart-d40cb0f0-519c-4045-ac5f-eba7c96b121d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=325068125 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_512.325068125 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_shake_128.1735951943 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 200989878262 ps |
CPU time | 3970.14 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 02:17:25 PM PST 24 |
Peak memory | 637564 kb |
Host | smart-15aad963-e1da-4c1d-a823-41c7305df57f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1735951943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_128.1735951943 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/25.kmac_test_vectors_shake_256.3448431786 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 691500828461 ps |
CPU time | 3961.11 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 02:17:14 PM PST 24 |
Peak memory | 561392 kb |
Host | smart-175bc4ad-c5fa-4dc7-9f4c-e6dd3f5046cd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3448431786 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_256.3448431786 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/25.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/26.kmac_alert_test.1763412523 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 51892484 ps |
CPU time | 0.75 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:11:31 PM PST 24 |
Peak memory | 205060 kb |
Host | smart-bf2357cb-84be-42d3-8ade-86771afd1232 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1763412523 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_alert_test.1763412523 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_alert_test/latest |
Test location | /workspace/coverage/default/26.kmac_app.3662414204 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 1352247385 ps |
CPU time | 64.31 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:12:18 PM PST 24 |
Peak memory | 227408 kb |
Host | smart-fd6a73bd-92ab-4272-8594-9039e24e1bec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3662414204 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_app.3662414204 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_app/latest |
Test location | /workspace/coverage/default/26.kmac_burst_write.2658888470 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 61178807681 ps |
CPU time | 761.65 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:23:56 PM PST 24 |
Peak memory | 232760 kb |
Host | smart-ca60ce38-6a5e-45d8-9815-ef5083cdcf98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2658888470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_burst_write.2658888470 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_burst_write/latest |
Test location | /workspace/coverage/default/26.kmac_entropy_refresh.3340931529 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 4919927130 ps |
CPU time | 275.82 seconds |
Started | Jan 03 01:10:15 PM PST 24 |
Finished | Jan 03 01:15:55 PM PST 24 |
Peak memory | 248612 kb |
Host | smart-9bbc86a8-9857-48c8-8496-10667bf16ad9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3340931529 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_entropy_refresh.3340931529 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/26.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/26.kmac_error.4031916708 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 20666381303 ps |
CPU time | 105.27 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:13:01 PM PST 24 |
Peak memory | 238608 kb |
Host | smart-c2cc3e04-baff-406a-9ec6-165e3a3833f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4031916708 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_error.4031916708 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_error/latest |
Test location | /workspace/coverage/default/26.kmac_key_error.3520334544 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 758777662 ps |
CPU time | 4.43 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:11:20 PM PST 24 |
Peak memory | 207072 kb |
Host | smart-6feadccc-54a6-4758-91d3-50d967aa1e6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3520334544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_key_error.3520334544 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_key_error/latest |
Test location | /workspace/coverage/default/26.kmac_lc_escalation.2504465619 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 121828614 ps |
CPU time | 1.3 seconds |
Started | Jan 03 01:10:18 PM PST 24 |
Finished | Jan 03 01:11:23 PM PST 24 |
Peak memory | 215664 kb |
Host | smart-dc7b3531-30c9-4beb-9210-252a4eb9366a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2504465619 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_lc_escalation.2504465619 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/26.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/26.kmac_long_msg_and_output.3597264506 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 82170843377 ps |
CPU time | 1265.27 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:32:19 PM PST 24 |
Peak memory | 356724 kb |
Host | smart-3a94a37b-a90b-4242-869e-315e5d8a6f17 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3597264506 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_long_msg_a nd_output.3597264506 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/26.kmac_sideload.296816083 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 2925904221 ps |
CPU time | 161.62 seconds |
Started | Jan 03 01:10:04 PM PST 24 |
Finished | Jan 03 01:13:54 PM PST 24 |
Peak memory | 240300 kb |
Host | smart-244aefb1-efec-46e8-ae99-a78a1234bfb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=296816083 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_sideload.296816083 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_sideload/latest |
Test location | /workspace/coverage/default/26.kmac_smoke.2696260213 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 423292828 ps |
CPU time | 6.05 seconds |
Started | Jan 03 01:10:03 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 223812 kb |
Host | smart-451bb774-18dc-4690-99f0-7ce994ee2960 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2696260213 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_smoke.2696260213 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_smoke/latest |
Test location | /workspace/coverage/default/26.kmac_stress_all.2569735181 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 21743943756 ps |
CPU time | 434.04 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:18:29 PM PST 24 |
Peak memory | 315168 kb |
Host | smart-3b66e6a3-f8ef-4f23-934a-a0267d9006ae |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2569735181 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all.2569735181 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_stress_all/latest |
Test location | /workspace/coverage/default/26.kmac_stress_all_with_rand_reset.2950091605 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 414146812182 ps |
CPU time | 881.56 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:25:57 PM PST 24 |
Peak memory | 298608 kb |
Host | smart-9b9ba7ec-1535-4779-b8da-42b2611ba7d3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2950091605 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all_with_rand_reset.2950091605 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_kmac.3784900189 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 187551549 ps |
CPU time | 4.98 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:11:20 PM PST 24 |
Peak memory | 208572 kb |
Host | smart-bdeee2cd-7862-4eb1-a9f1-085e0a8e798f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3784900189 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 26.kmac_test_vectors_kmac.3784900189 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_kmac_xof.1185918190 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 70496300 ps |
CPU time | 3.99 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 215748 kb |
Host | smart-75c7d7aa-794a-4929-8761-d00b21853bbf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1185918190 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_kmac_xof.1185918190 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_224.3859649412 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 38941316917 ps |
CPU time | 1497.67 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:36:13 PM PST 24 |
Peak memory | 389224 kb |
Host | smart-cd48fed4-a28d-475d-94ee-0de11489f8f8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3859649412 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_224.3859649412 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_256.440589317 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 41192961492 ps |
CPU time | 1412.06 seconds |
Started | Jan 03 01:10:25 PM PST 24 |
Finished | Jan 03 01:35:01 PM PST 24 |
Peak memory | 373760 kb |
Host | smart-ce6425e6-7b18-41f8-ae04-eb0d9f442d74 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=440589317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_256.440589317 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_384.1522040045 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 57278902711 ps |
CPU time | 1141.38 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:30:17 PM PST 24 |
Peak memory | 337112 kb |
Host | smart-4ba479f8-e34a-4274-9e34-563192ffdcf4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1522040045 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_384.1522040045 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_sha3_512.3619574158 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 56273634323 ps |
CPU time | 955.9 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:27:13 PM PST 24 |
Peak memory | 296452 kb |
Host | smart-d0f94ce1-0f4f-413a-bfde-74b253b0af41 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3619574158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_512.3619574158 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/26.kmac_test_vectors_shake_128.3325765592 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 102075830849 ps |
CPU time | 4224.56 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 02:21:40 PM PST 24 |
Peak memory | 652624 kb |
Host | smart-ad5d4bb9-aeef-4943-ba85-bcb712b82a73 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3325765592 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_128.3325765592 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/26.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/27.kmac_alert_test.981084252 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 57780795 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:10:20 PM PST 24 |
Finished | Jan 03 01:11:26 PM PST 24 |
Peak memory | 205136 kb |
Host | smart-c729ba0a-8e0d-4aad-9b24-f10d79f594c1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=981084252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_alert_test.981084252 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_alert_test/latest |
Test location | /workspace/coverage/default/27.kmac_app.851152687 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 598378479 ps |
CPU time | 12.82 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:11:46 PM PST 24 |
Peak memory | 216820 kb |
Host | smart-831cb2e1-d25f-4470-ba78-3a4917cfc4eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=851152687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_app.851152687 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_app/latest |
Test location | /workspace/coverage/default/27.kmac_burst_write.3455917279 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 6575184710 ps |
CPU time | 42.1 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:11:58 PM PST 24 |
Peak memory | 223852 kb |
Host | smart-31f221a7-968e-4c72-9980-b5bf3fadb253 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3455917279 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_burst_write.3455917279 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_burst_write/latest |
Test location | /workspace/coverage/default/27.kmac_entropy_refresh.378001506 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 7928785127 ps |
CPU time | 138.48 seconds |
Started | Jan 03 01:10:13 PM PST 24 |
Finished | Jan 03 01:13:36 PM PST 24 |
Peak memory | 240192 kb |
Host | smart-bf5443c5-9fe4-48ac-b566-242aeea47884 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=378001506 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_entropy_refresh.378001506 +enable_masking=0 +sw _key_masked=0 |
Directory | /workspace/27.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/27.kmac_error.938725671 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 7103795587 ps |
CPU time | 73.44 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:12:30 PM PST 24 |
Peak memory | 234672 kb |
Host | smart-05b2d60d-d3d5-4dc4-b358-3df226c58295 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=938725671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_error.938725671 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_error/latest |
Test location | /workspace/coverage/default/27.kmac_key_error.2547133884 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 1009974212 ps |
CPU time | 5.44 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:11:22 PM PST 24 |
Peak memory | 207404 kb |
Host | smart-599eb9d9-6f42-4c0f-b956-5c8ba1ac4e4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2547133884 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_key_error.2547133884 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_key_error/latest |
Test location | /workspace/coverage/default/27.kmac_lc_escalation.3230816342 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 44893676 ps |
CPU time | 1.18 seconds |
Started | Jan 03 01:11:47 PM PST 24 |
Finished | Jan 03 01:12:23 PM PST 24 |
Peak memory | 215028 kb |
Host | smart-6071f99c-46d7-4bfc-bb4c-f9d717f5be24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3230816342 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_lc_escalation.3230816342 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/27.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/27.kmac_long_msg_and_output.3261446600 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 22219439843 ps |
CPU time | 498.88 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:19:36 PM PST 24 |
Peak memory | 265580 kb |
Host | smart-20e96db3-56ca-4e73-a599-7de0e9d4df2c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3261446600 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_long_msg_a nd_output.3261446600 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/27.kmac_sideload.366489779 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 2915834456 ps |
CPU time | 205.13 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:14:42 PM PST 24 |
Peak memory | 239068 kb |
Host | smart-4c94f49c-8bde-45a9-b234-62e256dc3b98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=366489779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_sideload.366489779 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_sideload/latest |
Test location | /workspace/coverage/default/27.kmac_smoke.1554415976 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 5980062104 ps |
CPU time | 32.56 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:12:04 PM PST 24 |
Peak memory | 223800 kb |
Host | smart-a2037561-e090-4bab-8d72-33b54f6aa320 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1554415976 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_smoke.1554415976 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_smoke/latest |
Test location | /workspace/coverage/default/27.kmac_stress_all.3789883742 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 26089132902 ps |
CPU time | 1668.44 seconds |
Started | Jan 03 01:10:15 PM PST 24 |
Finished | Jan 03 01:39:08 PM PST 24 |
Peak memory | 443684 kb |
Host | smart-6d4e44ab-7831-4a14-9ae7-c3b7b9d4d39c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3789883742 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all.3789883742 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_stress_all/latest |
Test location | /workspace/coverage/default/27.kmac_stress_all_with_rand_reset.3293807414 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 66033908316 ps |
CPU time | 2333.81 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 01:50:14 PM PST 24 |
Peak memory | 436896 kb |
Host | smart-48e469be-574c-401e-b338-840c42350e1c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3293807414 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all_with_rand_reset.3293807414 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_kmac.3321786047 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 292424796 ps |
CPU time | 3.95 seconds |
Started | Jan 03 01:10:18 PM PST 24 |
Finished | Jan 03 01:11:28 PM PST 24 |
Peak memory | 215756 kb |
Host | smart-53de7680-a640-48dc-9e33-bb860718d372 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3321786047 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 27.kmac_test_vectors_kmac.3321786047 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_kmac_xof.800195678 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 176046789 ps |
CPU time | 4.48 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:11:20 PM PST 24 |
Peak memory | 215600 kb |
Host | smart-4f5c5e1e-f55c-4796-be93-a86d4f486962 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=800195678 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 27.kmac_test_vectors_kmac_xof.800195678 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_224.469393158 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 127888827318 ps |
CPU time | 1845.34 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:42:02 PM PST 24 |
Peak memory | 385848 kb |
Host | smart-86458ab4-667c-4d50-b698-3a00268b4f8f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=469393158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_224.469393158 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_256.1722865591 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 82062165858 ps |
CPU time | 1650.79 seconds |
Started | Jan 03 01:10:31 PM PST 24 |
Finished | Jan 03 01:39:04 PM PST 24 |
Peak memory | 371632 kb |
Host | smart-7d7e601f-daca-4539-80f8-f7cb0c5f81f9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1722865591 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_256.1722865591 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_384.3660043206 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 297339783413 ps |
CPU time | 1383.73 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:34:31 PM PST 24 |
Peak memory | 337844 kb |
Host | smart-3cf2b162-3ff8-49ce-a818-fe21767d2431 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3660043206 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_384.3660043206 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_sha3_512.900852592 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 18190358627 ps |
CPU time | 780.68 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:24:16 PM PST 24 |
Peak memory | 293776 kb |
Host | smart-0105dc6f-7e79-45d2-a2a9-d85e9be17666 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=900852592 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_512.900852592 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_shake_128.3611890998 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 233821108786 ps |
CPU time | 4670.06 seconds |
Started | Jan 03 01:10:13 PM PST 24 |
Finished | Jan 03 02:29:08 PM PST 24 |
Peak memory | 657916 kb |
Host | smart-a6a19e54-e87f-411e-b794-f06676843c98 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3611890998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_128.3611890998 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/27.kmac_test_vectors_shake_256.2006945852 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 300226613284 ps |
CPU time | 3993.56 seconds |
Started | Jan 03 01:10:13 PM PST 24 |
Finished | Jan 03 02:17:52 PM PST 24 |
Peak memory | 565308 kb |
Host | smart-4e75aacc-00f1-454f-9085-b1434a942b3a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2006945852 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_256.2006945852 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/27.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/28.kmac_alert_test.2086370230 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 14712774 ps |
CPU time | 0.79 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 01:11:21 PM PST 24 |
Peak memory | 205124 kb |
Host | smart-876719d0-26b9-48f7-9a76-d45a1fb9567a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2086370230 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_alert_test.2086370230 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_alert_test/latest |
Test location | /workspace/coverage/default/28.kmac_app.218868489 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 66556194971 ps |
CPU time | 279.47 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:15:54 PM PST 24 |
Peak memory | 242720 kb |
Host | smart-2e32e42a-000c-43cc-9511-3c81351e1b23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=218868489 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_app.218868489 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_app/latest |
Test location | /workspace/coverage/default/28.kmac_burst_write.2934633764 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 42684516665 ps |
CPU time | 667.36 seconds |
Started | Jan 03 01:10:17 PM PST 24 |
Finished | Jan 03 01:22:29 PM PST 24 |
Peak memory | 230708 kb |
Host | smart-029f64ab-ab19-4590-be6b-6f78bc5ad5fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2934633764 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_burst_write.2934633764 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_burst_write/latest |
Test location | /workspace/coverage/default/28.kmac_entropy_refresh.1727957082 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 31885072685 ps |
CPU time | 217.59 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:14:52 PM PST 24 |
Peak memory | 243548 kb |
Host | smart-49a886c4-1a92-4e4b-b1dc-549049d42b49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1727957082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_entropy_refresh.1727957082 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/28.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/28.kmac_error.1479556783 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 420428409 ps |
CPU time | 26.93 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:11:41 PM PST 24 |
Peak memory | 237508 kb |
Host | smart-600301a4-2820-43b1-9637-b4222407e297 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1479556783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_error.1479556783 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_error/latest |
Test location | /workspace/coverage/default/28.kmac_key_error.557991715 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 1230738293 ps |
CPU time | 6.17 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:11:21 PM PST 24 |
Peak memory | 207396 kb |
Host | smart-043bd993-ac89-44b5-82c3-f2736d9adc1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=557991715 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_key_error.557991715 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_key_error/latest |
Test location | /workspace/coverage/default/28.kmac_lc_escalation.1729242052 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 31619874 ps |
CPU time | 1.15 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 215668 kb |
Host | smart-35a8bb67-d05e-4967-8874-656b4498f5a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1729242052 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_lc_escalation.1729242052 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/28.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/28.kmac_long_msg_and_output.2197796858 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 120321631424 ps |
CPU time | 2624.21 seconds |
Started | Jan 03 01:10:10 PM PST 24 |
Finished | Jan 03 01:55:00 PM PST 24 |
Peak memory | 456868 kb |
Host | smart-2fca7872-f966-4253-90b8-fbd633d79aca |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2197796858 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_long_msg_a nd_output.2197796858 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/28.kmac_sideload.2548355848 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 12710588165 ps |
CPU time | 177.98 seconds |
Started | Jan 03 01:10:20 PM PST 24 |
Finished | Jan 03 01:14:23 PM PST 24 |
Peak memory | 234424 kb |
Host | smart-9d77d045-acfc-4671-a9ee-54fa12472d95 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2548355848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_sideload.2548355848 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_sideload/latest |
Test location | /workspace/coverage/default/28.kmac_smoke.3936555000 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 13435859005 ps |
CPU time | 56.37 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 01:12:17 PM PST 24 |
Peak memory | 215888 kb |
Host | smart-01559866-7ae2-4492-8761-c56e789f5186 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3936555000 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_smoke.3936555000 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_smoke/latest |
Test location | /workspace/coverage/default/28.kmac_stress_all.2139899549 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 57479710495 ps |
CPU time | 1515.61 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:36:31 PM PST 24 |
Peak memory | 393576 kb |
Host | smart-522d1805-179e-4f34-bfc1-e75515ea065a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2139899549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all.2139899549 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_stress_all/latest |
Test location | /workspace/coverage/default/28.kmac_stress_all_with_rand_reset.2186709918 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 304499133375 ps |
CPU time | 2854.79 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:58:50 PM PST 24 |
Peak memory | 404492 kb |
Host | smart-cda00293-794a-45a6-b984-79cda6d591e8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2186709918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all_with_rand_reset.2186709918 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_kmac.2014882211 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 271434452 ps |
CPU time | 4.99 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 215652 kb |
Host | smart-7353d9b3-e7bb-4051-9d92-6c0efd06d21e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2014882211 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 28.kmac_test_vectors_kmac.2014882211 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_kmac_xof.3995860231 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 965655998 ps |
CPU time | 4.68 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 209060 kb |
Host | smart-93b31ac0-ab02-47d1-a266-07475f692fb7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3995860231 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_kmac_xof.3995860231 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_224.344517348 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 268264360722 ps |
CPU time | 1788.77 seconds |
Started | Jan 03 01:10:20 PM PST 24 |
Finished | Jan 03 01:41:14 PM PST 24 |
Peak memory | 388212 kb |
Host | smart-d041fde2-9462-4a64-8a01-632a269e6386 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=344517348 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_224.344517348 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_256.2521989328 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 90585812917 ps |
CPU time | 1869.84 seconds |
Started | Jan 03 01:10:17 PM PST 24 |
Finished | Jan 03 01:42:32 PM PST 24 |
Peak memory | 370016 kb |
Host | smart-37871c77-c322-425c-8014-ba9e221a9e89 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2521989328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_256.2521989328 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_384.1302268727 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 47926737019 ps |
CPU time | 1304.64 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:33:18 PM PST 24 |
Peak memory | 329332 kb |
Host | smart-af19b29a-6f66-4936-b795-b69bdd13955b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1302268727 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_384.1302268727 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_sha3_512.1790711205 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 972853521052 ps |
CPU time | 1210.62 seconds |
Started | Jan 03 01:09:54 PM PST 24 |
Finished | Jan 03 01:31:12 PM PST 24 |
Peak memory | 293944 kb |
Host | smart-0d42a58d-63f0-4e38-a99c-38f3846d3996 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1790711205 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_512.1790711205 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_shake_128.4113558152 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 52584616805 ps |
CPU time | 3980.69 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 02:17:35 PM PST 24 |
Peak memory | 652360 kb |
Host | smart-53afb752-1523-4b78-b282-5bee19c75496 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4113558152 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_128.4113558152 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/28.kmac_test_vectors_shake_256.2461907816 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 44307578634 ps |
CPU time | 3233.43 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 02:05:15 PM PST 24 |
Peak memory | 553104 kb |
Host | smart-3233746a-5e44-406c-b3c7-05226b1941f2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2461907816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_256.2461907816 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/28.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/29.kmac_alert_test.3872731780 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 31297819 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:11:15 PM PST 24 |
Peak memory | 205172 kb |
Host | smart-93dc3df7-d6ad-4a06-96f3-84c77e6236a0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3872731780 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_alert_test.3872731780 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_alert_test/latest |
Test location | /workspace/coverage/default/29.kmac_app.896903361 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 14986667871 ps |
CPU time | 280.9 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:15:58 PM PST 24 |
Peak memory | 245420 kb |
Host | smart-9044b36b-c224-4007-973d-70ef730ac0a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896903361 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_app.896903361 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_app/latest |
Test location | /workspace/coverage/default/29.kmac_burst_write.1455193682 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 33353853255 ps |
CPU time | 660.23 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:22:28 PM PST 24 |
Peak memory | 231280 kb |
Host | smart-df525cb7-8d09-4d6f-b7ac-074b0ade2105 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1455193682 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_burst_write.1455193682 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_burst_write/latest |
Test location | /workspace/coverage/default/29.kmac_entropy_refresh.2592516846 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 3989620309 ps |
CPU time | 18.95 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:11:34 PM PST 24 |
Peak memory | 224020 kb |
Host | smart-cae8a5d3-d8af-4e9a-b5e8-7aff764a4f32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2592516846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_entropy_refresh.2592516846 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/29.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/29.kmac_error.3900321858 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 22475563592 ps |
CPU time | 373.05 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:17:44 PM PST 24 |
Peak memory | 256668 kb |
Host | smart-e4a5edbd-1e93-4928-b2c3-dc9dbbcaeb30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3900321858 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_error.3900321858 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_error/latest |
Test location | /workspace/coverage/default/29.kmac_key_error.3514589487 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 3455697444 ps |
CPU time | 3.29 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:11:36 PM PST 24 |
Peak memory | 207348 kb |
Host | smart-309d0e73-1ef1-403c-878c-816f89b25c58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3514589487 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_key_error.3514589487 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_key_error/latest |
Test location | /workspace/coverage/default/29.kmac_lc_escalation.1957647537 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 89423653 ps |
CPU time | 1.27 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:11:34 PM PST 24 |
Peak memory | 215624 kb |
Host | smart-d99b4538-0231-4cc5-8cf8-ecdbf9f5e4f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1957647537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_lc_escalation.1957647537 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/29.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/29.kmac_long_msg_and_output.2299425148 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 48673157133 ps |
CPU time | 2063.83 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:45:51 PM PST 24 |
Peak memory | 452780 kb |
Host | smart-67081b5e-898b-43b0-b427-4dac2b4b893e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2299425148 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_long_msg_a nd_output.2299425148 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/29.kmac_sideload.3852737087 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 18943558082 ps |
CPU time | 237.37 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:15:12 PM PST 24 |
Peak memory | 241852 kb |
Host | smart-c7993aae-401a-44cf-81af-d207fab85d52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3852737087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_sideload.3852737087 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_sideload/latest |
Test location | /workspace/coverage/default/29.kmac_smoke.4189023775 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 299157335 ps |
CPU time | 2.35 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 219340 kb |
Host | smart-4682efa2-1cbd-49bd-b860-a5e738bed854 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4189023775 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_smoke.4189023775 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_smoke/latest |
Test location | /workspace/coverage/default/29.kmac_stress_all.3254278316 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 227612165947 ps |
CPU time | 957.05 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:27:29 PM PST 24 |
Peak memory | 359388 kb |
Host | smart-3f2f241c-43d9-46ba-b740-86c72fbf2bf1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3254278316 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all.3254278316 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_stress_all/latest |
Test location | /workspace/coverage/default/29.kmac_stress_all_with_rand_reset.56499652 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 447007536753 ps |
CPU time | 1887.57 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:42:43 PM PST 24 |
Peak memory | 354812 kb |
Host | smart-50e553e6-fc65-4668-ac1a-efcf79fd4921 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=56499652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all_with_rand_reset.56499652 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_kmac.2019163248 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 164825423 ps |
CPU time | 4.33 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:11:21 PM PST 24 |
Peak memory | 215720 kb |
Host | smart-9b5aa011-1b4f-461d-94a6-58164cc90450 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2019163248 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 29.kmac_test_vectors_kmac.2019163248 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_kmac_xof.3828330154 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 77468784 ps |
CPU time | 3.66 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:11:36 PM PST 24 |
Peak memory | 215648 kb |
Host | smart-c40fbb41-2270-490d-830e-d2ee4e46ace2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3828330154 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_kmac_xof.3828330154 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_224.2199256091 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 218345424082 ps |
CPU time | 1784.96 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:41:02 PM PST 24 |
Peak memory | 375972 kb |
Host | smart-4d28e789-006b-41dd-b64c-c603610a3a0a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2199256091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_224.2199256091 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_256.2229755137 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 20082128076 ps |
CPU time | 1450.56 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:35:27 PM PST 24 |
Peak memory | 372088 kb |
Host | smart-6e2b48a0-e18d-4bbc-a0b3-25b68a43853f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2229755137 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_256.2229755137 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_384.4105217452 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 168703617891 ps |
CPU time | 1032.22 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:28:44 PM PST 24 |
Peak memory | 332340 kb |
Host | smart-bac2b017-607d-4303-b852-7ba92262df32 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4105217452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_384.4105217452 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_sha3_512.1671938188 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 9780347335 ps |
CPU time | 740.98 seconds |
Started | Jan 03 01:10:10 PM PST 24 |
Finished | Jan 03 01:23:37 PM PST 24 |
Peak memory | 299560 kb |
Host | smart-eb7cbce5-88d5-4949-b5a2-0f39a83c4947 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1671938188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_512.1671938188 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_shake_128.1682205116 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 1084269008585 ps |
CPU time | 5323.29 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 02:40:01 PM PST 24 |
Peak memory | 663036 kb |
Host | smart-1a6d58f5-e0a6-4ed3-86f9-cc8c8c51e27b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1682205116 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_128.1682205116 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/29.kmac_test_vectors_shake_256.3697599667 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 89280742658 ps |
CPU time | 3207.52 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 02:05:01 PM PST 24 |
Peak memory | 553708 kb |
Host | smart-f1d32094-93ce-499f-9847-247298a4a835 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3697599667 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_256.3697599667 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/29.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/3.kmac_alert_test.666014285 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 12478260 ps |
CPU time | 0.75 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 205076 kb |
Host | smart-584d828d-34a4-4536-b334-9d0a0ac69fbd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=666014285 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_alert_test.666014285 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_alert_test/latest |
Test location | /workspace/coverage/default/3.kmac_app.2982875242 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 649813390 ps |
CPU time | 10.49 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:26 PM PST 24 |
Peak memory | 223708 kb |
Host | smart-4837460a-fe2b-42a5-82c6-703ec90bed1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2982875242 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app.2982875242 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_app/latest |
Test location | /workspace/coverage/default/3.kmac_app_with_partial_data.4136755761 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 88906928461 ps |
CPU time | 304.01 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:15:24 PM PST 24 |
Peak memory | 247308 kb |
Host | smart-7eca9b0e-b0c5-4dfb-9e26-3e0de1ff55b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4136755761 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app_with_partial_data.4136755761 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/3.kmac_burst_write.2188725699 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 34137081317 ps |
CPU time | 69.88 seconds |
Started | Jan 03 01:09:03 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 220612 kb |
Host | smart-81ed8997-f848-46da-b6e0-2a202856dc52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2188725699 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_burst_write.2188725699 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_burst_write/latest |
Test location | /workspace/coverage/default/3.kmac_edn_timeout_error.86300884 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 6022681832 ps |
CPU time | 30.41 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:50 PM PST 24 |
Peak memory | 223724 kb |
Host | smart-04be0ef1-9da5-48cb-93fe-7412d16bfe12 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=86300884 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_edn_timeout_error.86300884 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/3.kmac_entropy_mode_error.572916119 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 673034051 ps |
CPU time | 16.96 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:34 PM PST 24 |
Peak memory | 223596 kb |
Host | smart-8bad0274-286f-4e45-a775-6fca40b3ddfb |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=572916119 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_mode_error.572916119 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/3.kmac_entropy_ready_error.3275027434 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 1921081101 ps |
CPU time | 14.77 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:31 PM PST 24 |
Peak memory | 215588 kb |
Host | smart-4b857a5c-c3df-4458-ac51-308a7c4d5e22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3275027434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_ready_error.3275027434 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/3.kmac_entropy_refresh.3202745064 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 12232497920 ps |
CPU time | 118.38 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:12:13 PM PST 24 |
Peak memory | 232504 kb |
Host | smart-794314aa-c799-4e24-a4af-f666d4f7d542 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3202745064 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_refresh.3202745064 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/3.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/3.kmac_error.1829758566 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 46122498810 ps |
CPU time | 374.29 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:16:32 PM PST 24 |
Peak memory | 256764 kb |
Host | smart-812733ce-ad14-4980-ba15-c05ad3a55e69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1829758566 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_error.1829758566 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_error/latest |
Test location | /workspace/coverage/default/3.kmac_key_error.3581022946 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 367124052 ps |
CPU time | 2.35 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:24 PM PST 24 |
Peak memory | 207004 kb |
Host | smart-fbb3e279-0ad5-4f09-a6a3-8a667bd9a4b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3581022946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_key_error.3581022946 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_key_error/latest |
Test location | /workspace/coverage/default/3.kmac_lc_escalation.1014102746 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 44265875 ps |
CPU time | 1.26 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 215624 kb |
Host | smart-4b1776ad-1177-4825-96c9-804461e15514 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1014102746 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_lc_escalation.1014102746 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/3.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/3.kmac_long_msg_and_output.3742012224 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 68083759827 ps |
CPU time | 1862.55 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:41:11 PM PST 24 |
Peak memory | 406972 kb |
Host | smart-e1de0e88-11ee-46bb-9a6e-7febc5272776 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3742012224 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_long_msg_an d_output.3742012224 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/3.kmac_mubi.964044192 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 36781738287 ps |
CPU time | 352.04 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:16:09 PM PST 24 |
Peak memory | 248692 kb |
Host | smart-65c1173f-b623-48a2-a87c-17b0460626ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=964044192 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_mubi.964044192 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_mubi/latest |
Test location | /workspace/coverage/default/3.kmac_sideload.3075953631 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 6369836801 ps |
CPU time | 95.24 seconds |
Started | Jan 03 01:08:50 PM PST 24 |
Finished | Jan 03 01:11:33 PM PST 24 |
Peak memory | 228076 kb |
Host | smart-111b1854-59dd-46a3-bedc-85089d558da0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3075953631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sideload.3075953631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_sideload/latest |
Test location | /workspace/coverage/default/3.kmac_smoke.1078877923 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 1875177501 ps |
CPU time | 27.36 seconds |
Started | Jan 03 01:09:05 PM PST 24 |
Finished | Jan 03 01:10:39 PM PST 24 |
Peak memory | 219136 kb |
Host | smart-4fcd4859-8093-4635-927f-5e374d7816c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1078877923 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_smoke.1078877923 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_smoke/latest |
Test location | /workspace/coverage/default/3.kmac_stress_all.4204957012 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 87781543930 ps |
CPU time | 1939.36 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:42:39 PM PST 24 |
Peak memory | 430448 kb |
Host | smart-8d536430-d684-4791-bf47-71fa60ed214e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=4204957012 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all.4204957012 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_stress_all/latest |
Test location | /workspace/coverage/default/3.kmac_stress_all_with_rand_reset.3039184060 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 509229544751 ps |
CPU time | 1246.91 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:31:06 PM PST 24 |
Peak memory | 303380 kb |
Host | smart-24db2a4a-3f11-4cd6-9365-a7d9b492f470 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3039184060 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all_with_rand_reset.3039184060 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_kmac.2034275126 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 906970461 ps |
CPU time | 4.95 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 215772 kb |
Host | smart-810413b0-ce43-47d5-8fea-a6ed6baf8359 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2034275126 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 3.kmac_test_vectors_kmac.2034275126 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_kmac_xof.2351395981 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 69863142 ps |
CPU time | 3.76 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 215664 kb |
Host | smart-8ab04e07-a46b-4d31-afed-98f41ae8cebf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2351395981 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_kmac_xof.2351395981 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_224.4038117598 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 64341640878 ps |
CPU time | 1728.6 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:39:07 PM PST 24 |
Peak memory | 376888 kb |
Host | smart-2ea48d4e-eb3c-49b7-88ed-7dff7e9fc40c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4038117598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_224.4038117598 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_256.1821884666 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 243942379083 ps |
CPU time | 1551.96 seconds |
Started | Jan 03 01:08:54 PM PST 24 |
Finished | Jan 03 01:35:52 PM PST 24 |
Peak memory | 373300 kb |
Host | smart-f9fb7cb4-8dc0-4e1c-a57d-b438237a5a03 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1821884666 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_256.1821884666 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_384.3158594542 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 190248919989 ps |
CPU time | 1264.88 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:31:22 PM PST 24 |
Peak memory | 338656 kb |
Host | smart-8925f546-1cb4-4b06-8eec-94d515d69533 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3158594542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_384.3158594542 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_sha3_512.2914970006 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 9955730823 ps |
CPU time | 748.87 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:22:44 PM PST 24 |
Peak memory | 293856 kb |
Host | smart-d311566e-2abb-478f-b55e-69acbe8eb5de |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2914970006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_512.2914970006 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_shake_128.1776923628 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 104758024996 ps |
CPU time | 4051.82 seconds |
Started | Jan 03 01:08:53 PM PST 24 |
Finished | Jan 03 02:17:32 PM PST 24 |
Peak memory | 660432 kb |
Host | smart-81fc587c-6756-487b-af3d-28fe070c3625 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1776923628 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_128.1776923628 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/3.kmac_test_vectors_shake_256.3263312460 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 747087371440 ps |
CPU time | 4149.1 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 02:19:31 PM PST 24 |
Peak memory | 555216 kb |
Host | smart-d1bf7eee-55ef-4568-a56b-ca824d98900a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3263312460 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_256.3263312460 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/3.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/30.kmac_alert_test.1617395308 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 74056845 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 205144 kb |
Host | smart-0756c446-acd9-4724-8579-7144d393e1d9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1617395308 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_alert_test.1617395308 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_alert_test/latest |
Test location | /workspace/coverage/default/30.kmac_app.41265320 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 23104024139 ps |
CPU time | 215.33 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:15:03 PM PST 24 |
Peak memory | 239052 kb |
Host | smart-d0790bf0-50a9-4fbf-a57a-e33bb6c46c06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=41265320 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_app.41265320 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_app/latest |
Test location | /workspace/coverage/default/30.kmac_burst_write.3056260155 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 17919849821 ps |
CPU time | 47.77 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:12:03 PM PST 24 |
Peak memory | 218340 kb |
Host | smart-ccf77355-4ccd-40d6-9c38-bacf63f9ba03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3056260155 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_burst_write.3056260155 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_burst_write/latest |
Test location | /workspace/coverage/default/30.kmac_entropy_refresh.1832923916 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 3345186499 ps |
CPU time | 134.73 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:13:30 PM PST 24 |
Peak memory | 234764 kb |
Host | smart-b5de00eb-c048-409e-b4be-4240aa2049c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1832923916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_entropy_refresh.1832923916 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/30.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/30.kmac_error.3081115151 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 14795212137 ps |
CPU time | 389.77 seconds |
Started | Jan 03 01:10:21 PM PST 24 |
Finished | Jan 03 01:17:55 PM PST 24 |
Peak memory | 270304 kb |
Host | smart-02d89554-4940-4720-a860-334604394bbb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3081115151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_error.3081115151 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_error/latest |
Test location | /workspace/coverage/default/30.kmac_key_error.2616853825 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 958177237 ps |
CPU time | 5.07 seconds |
Started | Jan 03 01:10:22 PM PST 24 |
Finished | Jan 03 01:11:31 PM PST 24 |
Peak memory | 207140 kb |
Host | smart-a94be6b6-01aa-4331-915e-d26d72de09d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2616853825 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_key_error.2616853825 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_key_error/latest |
Test location | /workspace/coverage/default/30.kmac_lc_escalation.2675810701 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 31231228 ps |
CPU time | 1.12 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:11:16 PM PST 24 |
Peak memory | 215552 kb |
Host | smart-c18db13f-74a8-4e55-87a5-04ecaf2983db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2675810701 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_lc_escalation.2675810701 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/30.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/30.kmac_long_msg_and_output.3866974110 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 15932882014 ps |
CPU time | 1316 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:33:26 PM PST 24 |
Peak memory | 356028 kb |
Host | smart-722a0f84-7e7e-4861-8d25-1e95ed97e529 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3866974110 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_long_msg_a nd_output.3866974110 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/30.kmac_sideload.3287085455 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 2898198807 ps |
CPU time | 72.49 seconds |
Started | Jan 03 01:10:21 PM PST 24 |
Finished | Jan 03 01:12:40 PM PST 24 |
Peak memory | 224520 kb |
Host | smart-a7089bdb-3454-4424-9a19-19a491a0d90e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3287085455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_sideload.3287085455 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_sideload/latest |
Test location | /workspace/coverage/default/30.kmac_smoke.3982111382 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 2478232314 ps |
CPU time | 33.38 seconds |
Started | Jan 03 01:10:05 PM PST 24 |
Finished | Jan 03 01:11:46 PM PST 24 |
Peak memory | 223868 kb |
Host | smart-e7ee5d67-7153-4027-8a33-88d2d2d14af4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3982111382 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_smoke.3982111382 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_smoke/latest |
Test location | /workspace/coverage/default/30.kmac_stress_all.3164517986 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 11718746041 ps |
CPU time | 105.09 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:13:02 PM PST 24 |
Peak memory | 248500 kb |
Host | smart-67a780a7-1e00-465b-99d1-061de76b44b1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3164517986 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all.3164517986 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_stress_all/latest |
Test location | /workspace/coverage/default/30.kmac_stress_all_with_rand_reset.1527479849 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 28144432776 ps |
CPU time | 680.76 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:22:52 PM PST 24 |
Peak memory | 301040 kb |
Host | smart-5ea82111-d39a-4d49-ab6b-472b47464036 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1527479849 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all_with_rand_reset.1527479849 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_kmac.1956240563 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 258745219 ps |
CPU time | 4.82 seconds |
Started | Jan 03 01:10:07 PM PST 24 |
Finished | Jan 03 01:11:19 PM PST 24 |
Peak memory | 215684 kb |
Host | smart-af4c0e16-df73-4c45-800c-ae0f61daf15e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1956240563 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 30.kmac_test_vectors_kmac.1956240563 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_kmac_xof.1328416489 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 617192365 ps |
CPU time | 4.27 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 215632 kb |
Host | smart-e8cbd027-b9dd-4de7-b7a7-71a640c69063 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1328416489 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_kmac_xof.1328416489 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_224.4193549913 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 131605330978 ps |
CPU time | 1814.82 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:41:30 PM PST 24 |
Peak memory | 396956 kb |
Host | smart-b5a4c620-2381-4194-8630-ea1d48ba7ac6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4193549913 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_224.4193549913 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_256.2319605516 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 62092289747 ps |
CPU time | 1569.63 seconds |
Started | Jan 03 01:10:21 PM PST 24 |
Finished | Jan 03 01:37:35 PM PST 24 |
Peak memory | 365132 kb |
Host | smart-1c40d964-36df-4d4b-b119-b4f8a413385a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2319605516 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_256.2319605516 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_384.3817778381 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 128636182143 ps |
CPU time | 1322.7 seconds |
Started | Jan 03 01:10:22 PM PST 24 |
Finished | Jan 03 01:33:29 PM PST 24 |
Peak memory | 338472 kb |
Host | smart-83f6309c-695e-4cf4-93d4-2953a5bbe2e9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3817778381 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_384.3817778381 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_sha3_512.1502859415 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 42626083036 ps |
CPU time | 896.91 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 01:26:12 PM PST 24 |
Peak memory | 290928 kb |
Host | smart-b0664d16-7676-43a2-a31f-d8998c341035 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1502859415 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_512.1502859415 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_shake_128.1352342394 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 50619843661 ps |
CPU time | 4083.05 seconds |
Started | Jan 03 01:10:08 PM PST 24 |
Finished | Jan 03 02:19:19 PM PST 24 |
Peak memory | 644248 kb |
Host | smart-23893c03-9f23-4828-b2b9-4c5db60f51a6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1352342394 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_128.1352342394 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/30.kmac_test_vectors_shake_256.712415861 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 89896373210 ps |
CPU time | 3320.27 seconds |
Started | Jan 03 01:10:06 PM PST 24 |
Finished | Jan 03 02:06:35 PM PST 24 |
Peak memory | 558728 kb |
Host | smart-6cc0475b-7d4c-4562-bd3d-b665b6f71f1c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=712415861 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_256.712415861 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/30.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/31.kmac_alert_test.4049531402 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 52561626 ps |
CPU time | 0.84 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 205084 kb |
Host | smart-a4d0f265-0ea7-424f-a27a-3a00d8a11fbc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4049531402 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_alert_test.4049531402 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_alert_test/latest |
Test location | /workspace/coverage/default/31.kmac_app.2783068436 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 1581717772 ps |
CPU time | 21.95 seconds |
Started | Jan 03 01:10:13 PM PST 24 |
Finished | Jan 03 01:11:40 PM PST 24 |
Peak memory | 223868 kb |
Host | smart-1794431a-d84b-482d-a1a0-8ee10f966836 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2783068436 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_app.2783068436 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_app/latest |
Test location | /workspace/coverage/default/31.kmac_burst_write.764463555 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 817733412 ps |
CPU time | 64.08 seconds |
Started | Jan 03 01:10:17 PM PST 24 |
Finished | Jan 03 01:12:26 PM PST 24 |
Peak memory | 218940 kb |
Host | smart-83ccc3bc-c27a-4c27-b32d-cbe1120d51b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=764463555 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_burst_write.764463555 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_burst_write/latest |
Test location | /workspace/coverage/default/31.kmac_entropy_refresh.4275393757 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 78003138448 ps |
CPU time | 354.08 seconds |
Started | Jan 03 01:10:10 PM PST 24 |
Finished | Jan 03 01:17:10 PM PST 24 |
Peak memory | 245804 kb |
Host | smart-e798eeb2-445e-41a7-b06c-2b5bca5c2723 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4275393757 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_entropy_refresh.4275393757 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/31.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/31.kmac_error.921047809 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 22623882842 ps |
CPU time | 445.73 seconds |
Started | Jan 03 01:10:15 PM PST 24 |
Finished | Jan 03 01:18:45 PM PST 24 |
Peak memory | 256636 kb |
Host | smart-d63e5e75-a677-475f-b4fe-c731dda3ac40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=921047809 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_error.921047809 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_error/latest |
Test location | /workspace/coverage/default/31.kmac_key_error.355332359 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 4477359092 ps |
CPU time | 5.96 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 01:11:26 PM PST 24 |
Peak memory | 207320 kb |
Host | smart-95cc2dc4-41b2-4773-ba0c-0566c034e35b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=355332359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_key_error.355332359 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_key_error/latest |
Test location | /workspace/coverage/default/31.kmac_lc_escalation.3092232309 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 141094186 ps |
CPU time | 1.23 seconds |
Started | Jan 03 01:10:13 PM PST 24 |
Finished | Jan 03 01:11:19 PM PST 24 |
Peak memory | 215548 kb |
Host | smart-0e1b07f9-19b8-46fa-bbac-34082150f13f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3092232309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_lc_escalation.3092232309 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/31.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/31.kmac_long_msg_and_output.1879287171 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 347686761124 ps |
CPU time | 2287.72 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:49:23 PM PST 24 |
Peak memory | 450936 kb |
Host | smart-be80df1a-b785-4da7-a599-ce9dfe2c3213 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1879287171 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_long_msg_a nd_output.1879287171 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/31.kmac_sideload.391408589 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 25820780207 ps |
CPU time | 312.5 seconds |
Started | Jan 03 01:10:09 PM PST 24 |
Finished | Jan 03 01:16:29 PM PST 24 |
Peak memory | 247324 kb |
Host | smart-9767191f-188f-48b8-981a-568dd8b2845f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=391408589 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_sideload.391408589 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_sideload/latest |
Test location | /workspace/coverage/default/31.kmac_smoke.2256563055 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 3801341729 ps |
CPU time | 20.03 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:11:37 PM PST 24 |
Peak memory | 220200 kb |
Host | smart-8383d782-fec2-4625-b473-4cf52bc340d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2256563055 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_smoke.2256563055 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_smoke/latest |
Test location | /workspace/coverage/default/31.kmac_stress_all.1971296315 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 92239467522 ps |
CPU time | 1843.63 seconds |
Started | Jan 03 01:10:35 PM PST 24 |
Finished | Jan 03 01:42:20 PM PST 24 |
Peak memory | 414640 kb |
Host | smart-2ecd4384-a6e5-4f5a-8318-7d344d4ede35 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1971296315 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all.1971296315 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_stress_all/latest |
Test location | /workspace/coverage/default/31.kmac_stress_all_with_rand_reset.3939425767 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 101386282759 ps |
CPU time | 1498.67 seconds |
Started | Jan 03 01:11:45 PM PST 24 |
Finished | Jan 03 01:37:20 PM PST 24 |
Peak memory | 319704 kb |
Host | smart-cf40910b-23c4-4962-a7ff-cbce5661633b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3939425767 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all_with_rand_reset.3939425767 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_kmac.3871003834 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 70396590 ps |
CPU time | 3.89 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:11:37 PM PST 24 |
Peak memory | 209028 kb |
Host | smart-f2afa5af-b722-47be-903d-9fa701a43da6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3871003834 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 31.kmac_test_vectors_kmac.3871003834 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_kmac_xof.3761707358 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 355291618 ps |
CPU time | 3.85 seconds |
Started | Jan 03 01:10:18 PM PST 24 |
Finished | Jan 03 01:11:26 PM PST 24 |
Peak memory | 208564 kb |
Host | smart-24fe654e-3e7b-4d9b-bc54-785e28afc48c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3761707358 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_kmac_xof.3761707358 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_224.3380035525 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 67024467550 ps |
CPU time | 1664.97 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:39:02 PM PST 24 |
Peak memory | 389220 kb |
Host | smart-b91f3b59-3068-46e0-abea-a465ea5ed69a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3380035525 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_224.3380035525 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_256.1566443535 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 102906967678 ps |
CPU time | 1601.35 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:38:08 PM PST 24 |
Peak memory | 371836 kb |
Host | smart-0138fd9a-5230-4216-841b-730b7d158549 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1566443535 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_256.1566443535 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_384.285492001 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 431852029349 ps |
CPU time | 1321.49 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 01:33:23 PM PST 24 |
Peak memory | 330696 kb |
Host | smart-a2e8e49f-5e87-4578-b951-3eed038d27b7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=285492001 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_384.285492001 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_sha3_512.376341351 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 56459621386 ps |
CPU time | 799.87 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:24:47 PM PST 24 |
Peak memory | 296416 kb |
Host | smart-f0211ea5-3c19-4fcd-95ef-64cfb53eece5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=376341351 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_512.376341351 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/31.kmac_test_vectors_shake_128.4212868442 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 51009735604 ps |
CPU time | 4169.46 seconds |
Started | Jan 03 01:10:14 PM PST 24 |
Finished | Jan 03 02:20:49 PM PST 24 |
Peak memory | 653008 kb |
Host | smart-e1015c9d-b050-4481-8212-ccbcc7299f6a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4212868442 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_128.4212868442 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/31.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/32.kmac_alert_test.2857279490 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 35730190 ps |
CPU time | 0.8 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:11:31 PM PST 24 |
Peak memory | 205216 kb |
Host | smart-bacad7d6-4bc4-4ff2-bba3-fbe386471a41 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2857279490 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_alert_test.2857279490 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_alert_test/latest |
Test location | /workspace/coverage/default/32.kmac_app.865830358 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 8920948809 ps |
CPU time | 245.58 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:15:38 PM PST 24 |
Peak memory | 247876 kb |
Host | smart-912e9ab7-2010-4ccc-aa0a-d0a84ab56243 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=865830358 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_app.865830358 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_app/latest |
Test location | /workspace/coverage/default/32.kmac_burst_write.2899742671 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 5223180667 ps |
CPU time | 38.81 seconds |
Started | Jan 03 01:11:22 PM PST 24 |
Finished | Jan 03 01:12:49 PM PST 24 |
Peak memory | 218448 kb |
Host | smart-3b2e64f8-5166-407b-aa5e-f71fd3804256 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2899742671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_burst_write.2899742671 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_burst_write/latest |
Test location | /workspace/coverage/default/32.kmac_entropy_refresh.1019406846 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 49919824640 ps |
CPU time | 268.94 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:15:57 PM PST 24 |
Peak memory | 243788 kb |
Host | smart-fb84ab2a-d04c-422e-a77e-920d42525715 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1019406846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_entropy_refresh.1019406846 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/32.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/32.kmac_error.1615450138 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 4307886647 ps |
CPU time | 81.31 seconds |
Started | Jan 03 01:10:14 PM PST 24 |
Finished | Jan 03 01:12:40 PM PST 24 |
Peak memory | 234620 kb |
Host | smart-4a22b1a6-68c8-465e-a975-0e46e2f3b58f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1615450138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_error.1615450138 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_error/latest |
Test location | /workspace/coverage/default/32.kmac_key_error.2557690101 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 244832521 ps |
CPU time | 1.79 seconds |
Started | Jan 03 01:10:25 PM PST 24 |
Finished | Jan 03 01:11:30 PM PST 24 |
Peak memory | 207204 kb |
Host | smart-cfd497d4-5a8e-4fef-ba29-d4308e34e432 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2557690101 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_key_error.2557690101 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_key_error/latest |
Test location | /workspace/coverage/default/32.kmac_lc_escalation.1806506908 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 83600548 ps |
CPU time | 1.24 seconds |
Started | Jan 03 01:10:12 PM PST 24 |
Finished | Jan 03 01:11:18 PM PST 24 |
Peak memory | 220312 kb |
Host | smart-d65f3d26-abf2-4725-a3e3-f27031eca229 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1806506908 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_lc_escalation.1806506908 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/32.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/32.kmac_long_msg_and_output.3153804081 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 27598696783 ps |
CPU time | 585.07 seconds |
Started | Jan 03 01:10:19 PM PST 24 |
Finished | Jan 03 01:21:10 PM PST 24 |
Peak memory | 269692 kb |
Host | smart-9bb97d0f-4ae2-438c-a736-0c66d60b2f92 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3153804081 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_long_msg_a nd_output.3153804081 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/32.kmac_sideload.4131340850 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 2625434172 ps |
CPU time | 186.22 seconds |
Started | Jan 03 01:10:20 PM PST 24 |
Finished | Jan 03 01:14:31 PM PST 24 |
Peak memory | 237072 kb |
Host | smart-a90ec6be-0159-4629-a250-c904df47b807 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4131340850 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_sideload.4131340850 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_sideload/latest |
Test location | /workspace/coverage/default/32.kmac_smoke.1783632733 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 8372900018 ps |
CPU time | 39.32 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:12:11 PM PST 24 |
Peak memory | 216060 kb |
Host | smart-7ee51d7c-b3fb-4078-9d84-89978be4105b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1783632733 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_smoke.1783632733 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_smoke/latest |
Test location | /workspace/coverage/default/32.kmac_stress_all.1404573288 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 18222906475 ps |
CPU time | 1312.9 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:33:21 PM PST 24 |
Peak memory | 414408 kb |
Host | smart-d2d5c9e5-46df-434a-8626-5f03923fd8d4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1404573288 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all.1404573288 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_stress_all/latest |
Test location | /workspace/coverage/default/32.kmac_stress_all_with_rand_reset.3488771706 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 28806445348 ps |
CPU time | 404.59 seconds |
Started | Jan 03 01:10:34 PM PST 24 |
Finished | Jan 03 01:18:19 PM PST 24 |
Peak memory | 286732 kb |
Host | smart-31bc029a-ca97-47ec-9271-9357b7d3d3ed |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3488771706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all_with_rand_reset.3488771706 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_kmac.2010285680 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 686907774 ps |
CPU time | 4.56 seconds |
Started | Jan 03 01:10:21 PM PST 24 |
Finished | Jan 03 01:11:30 PM PST 24 |
Peak memory | 215692 kb |
Host | smart-bea4d2e4-7c05-49ec-ac88-84377af7fba7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2010285680 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 32.kmac_test_vectors_kmac.2010285680 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_kmac_xof.3406727730 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 173124096 ps |
CPU time | 4.37 seconds |
Started | Jan 03 01:10:23 PM PST 24 |
Finished | Jan 03 01:11:31 PM PST 24 |
Peak memory | 209044 kb |
Host | smart-4d7cd8ad-9157-41f1-9828-6608ea0d593d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3406727730 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_kmac_xof.3406727730 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_224.1774333527 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 102772550913 ps |
CPU time | 1969.03 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 01:44:19 PM PST 24 |
Peak memory | 389872 kb |
Host | smart-9c98842e-d0c5-4408-97f3-e20ba2f9ddad |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1774333527 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_224.1774333527 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_256.59171613 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 417820385764 ps |
CPU time | 1861.72 seconds |
Started | Jan 03 01:10:16 PM PST 24 |
Finished | Jan 03 01:42:23 PM PST 24 |
Peak memory | 375748 kb |
Host | smart-df55d77f-4e14-4d04-b33a-3692e5c41318 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=59171613 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch +assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_256.59171613 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_384.809700615 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 45857288226 ps |
CPU time | 1254.46 seconds |
Started | Jan 03 01:10:11 PM PST 24 |
Finished | Jan 03 01:32:11 PM PST 24 |
Peak memory | 328636 kb |
Host | smart-1d19d4ee-8c09-4b53-b19d-9ec2606a6271 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=809700615 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_384.809700615 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_sha3_512.1388809735 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 136263522793 ps |
CPU time | 919.08 seconds |
Started | Jan 03 01:10:17 PM PST 24 |
Finished | Jan 03 01:26:41 PM PST 24 |
Peak memory | 295104 kb |
Host | smart-ace6c83f-a9cb-4020-b81a-7a35b916d05d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1388809735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_512.1388809735 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_shake_128.2164791730 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 270656140874 ps |
CPU time | 5046.61 seconds |
Started | Jan 03 01:10:23 PM PST 24 |
Finished | Jan 03 02:35:34 PM PST 24 |
Peak memory | 651216 kb |
Host | smart-5a1a32fd-3567-4f7c-b56f-e7ecf5ef04d8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2164791730 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_128.2164791730 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/32.kmac_test_vectors_shake_256.838908643 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 1320080743332 ps |
CPU time | 3898.75 seconds |
Started | Jan 03 01:10:25 PM PST 24 |
Finished | Jan 03 02:16:28 PM PST 24 |
Peak memory | 560024 kb |
Host | smart-d45ec20c-8ae4-4550-b4fb-9a0a2cf34a8e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=838908643 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_256.838908643 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/32.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/33.kmac_alert_test.329931213 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 19868124 ps |
CPU time | 0.85 seconds |
Started | Jan 03 01:10:23 PM PST 24 |
Finished | Jan 03 01:11:27 PM PST 24 |
Peak memory | 205136 kb |
Host | smart-089768b9-4ace-4406-97e5-c5ffab483aba |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=329931213 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_alert_test.329931213 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_alert_test/latest |
Test location | /workspace/coverage/default/33.kmac_app.3437678100 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 9645736744 ps |
CPU time | 216.8 seconds |
Started | Jan 03 01:10:25 PM PST 24 |
Finished | Jan 03 01:15:06 PM PST 24 |
Peak memory | 239788 kb |
Host | smart-120815cc-9e54-43be-b786-c2db821dd405 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3437678100 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_app.3437678100 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_app/latest |
Test location | /workspace/coverage/default/33.kmac_burst_write.1062718963 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 17488614230 ps |
CPU time | 687.49 seconds |
Started | Jan 03 01:10:20 PM PST 24 |
Finished | Jan 03 01:22:53 PM PST 24 |
Peak memory | 239812 kb |
Host | smart-df4a308d-1fd9-45c3-a39d-a91744d94e72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1062718963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_burst_write.1062718963 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_burst_write/latest |
Test location | /workspace/coverage/default/33.kmac_entropy_refresh.2945599283 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 8806548478 ps |
CPU time | 190.51 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:14:40 PM PST 24 |
Peak memory | 236644 kb |
Host | smart-6ff9be02-9810-490c-88e4-e8f3d59bab6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2945599283 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_entropy_refresh.2945599283 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/33.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/33.kmac_error.3154638573 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 7645231257 ps |
CPU time | 140.66 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:13:50 PM PST 24 |
Peak memory | 248468 kb |
Host | smart-1e48008d-6db5-46f8-8d9a-b674d9b2cf28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3154638573 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_error.3154638573 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_error/latest |
Test location | /workspace/coverage/default/33.kmac_key_error.1296834941 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 240018156 ps |
CPU time | 1.71 seconds |
Started | Jan 03 01:10:32 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 206964 kb |
Host | smart-e2b692be-4882-4c49-ac25-199847b74dfe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1296834941 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_key_error.1296834941 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_key_error/latest |
Test location | /workspace/coverage/default/33.kmac_lc_escalation.2950920585 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 142151963 ps |
CPU time | 1.23 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:11:28 PM PST 24 |
Peak memory | 215568 kb |
Host | smart-b46132c9-7e3f-4b7a-8f92-0bb7c3fb9fe2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2950920585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_lc_escalation.2950920585 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/33.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/33.kmac_long_msg_and_output.1764261883 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 57313443166 ps |
CPU time | 2471.16 seconds |
Started | Jan 03 01:10:34 PM PST 24 |
Finished | Jan 03 01:52:46 PM PST 24 |
Peak memory | 486704 kb |
Host | smart-a197b723-9224-4b8f-a4e5-04c71c109e66 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1764261883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_long_msg_a nd_output.1764261883 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/33.kmac_sideload.2628703645 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 65761453377 ps |
CPU time | 191.75 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:14:42 PM PST 24 |
Peak memory | 234008 kb |
Host | smart-94e4c09f-63d0-451d-8bbf-e385128dbff5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2628703645 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_sideload.2628703645 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_sideload/latest |
Test location | /workspace/coverage/default/33.kmac_smoke.318534834 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 2450233794 ps |
CPU time | 12.84 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:11:46 PM PST 24 |
Peak memory | 218472 kb |
Host | smart-046986db-28d9-4815-8dc8-d7baf390292e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=318534834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_smoke.318534834 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_smoke/latest |
Test location | /workspace/coverage/default/33.kmac_stress_all.2129683187 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 54723269602 ps |
CPU time | 1449.19 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:35:42 PM PST 24 |
Peak memory | 405492 kb |
Host | smart-c04798a7-603d-4afe-b8ab-a51fd54e5ee3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2129683187 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_stress_all.2129683187 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_stress_all/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_kmac.2197675631 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 3224864313 ps |
CPU time | 5.09 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:11:32 PM PST 24 |
Peak memory | 215660 kb |
Host | smart-3bcc3cec-1abf-4291-bf2b-9ae2d4bafe3c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2197675631 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 33.kmac_test_vectors_kmac.2197675631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_kmac_xof.2988222750 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 62307700 ps |
CPU time | 3.76 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:11:30 PM PST 24 |
Peak memory | 215628 kb |
Host | smart-f3e57cd3-4600-484c-a56e-ef2643d71757 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2988222750 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_kmac_xof.2988222750 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_224.1388116577 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 76467199643 ps |
CPU time | 1595.43 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:38:07 PM PST 24 |
Peak memory | 397956 kb |
Host | smart-2a666279-9ad7-4f28-b595-4f5e88da067f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1388116577 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_224.1388116577 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_256.2649443935 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 344748287422 ps |
CPU time | 1739.69 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:40:32 PM PST 24 |
Peak memory | 373732 kb |
Host | smart-1e17b1eb-a528-4a49-8044-20f9fcf19539 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2649443935 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_256.2649443935 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_384.1860159500 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 14117205739 ps |
CPU time | 1085.83 seconds |
Started | Jan 03 01:10:21 PM PST 24 |
Finished | Jan 03 01:29:31 PM PST 24 |
Peak memory | 332548 kb |
Host | smart-0a5f7649-4e0d-44fc-8665-e2ab9bbf138d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1860159500 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_384.1860159500 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_sha3_512.908717914 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 48045156327 ps |
CPU time | 960.51 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:27:31 PM PST 24 |
Peak memory | 291300 kb |
Host | smart-02334a51-b897-496a-9545-f4907dc0189b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=908717914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_512.908717914 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_shake_128.3103116353 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 487106606202 ps |
CPU time | 5140.8 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 02:37:10 PM PST 24 |
Peak memory | 638324 kb |
Host | smart-52d49a5e-b826-4008-bb96-bb9190221f86 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3103116353 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_128.3103116353 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/33.kmac_test_vectors_shake_256.2399125881 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 269195240138 ps |
CPU time | 3324.08 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 02:06:56 PM PST 24 |
Peak memory | 556368 kb |
Host | smart-e2c46285-a87e-486c-b4c9-e70bc496b2a2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2399125881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_256.2399125881 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/33.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/34.kmac_alert_test.105339304 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 16303384 ps |
CPU time | 0.76 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:33 PM PST 24 |
Peak memory | 205180 kb |
Host | smart-c54db136-5dba-4d5f-b66a-d04b1006b3bf |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=105339304 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_alert_test.105339304 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_alert_test/latest |
Test location | /workspace/coverage/default/34.kmac_app.4224501020 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 3265550156 ps |
CPU time | 159.49 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:14:11 PM PST 24 |
Peak memory | 238980 kb |
Host | smart-5c551ebe-4c20-4da8-9164-91f56ac2f8bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4224501020 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_app.4224501020 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_app/latest |
Test location | /workspace/coverage/default/34.kmac_burst_write.3921995208 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 18538234602 ps |
CPU time | 346.67 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:17:19 PM PST 24 |
Peak memory | 228272 kb |
Host | smart-5ccde0fc-4fe7-41c3-b713-dff45fb02674 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3921995208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_burst_write.3921995208 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_burst_write/latest |
Test location | /workspace/coverage/default/34.kmac_entropy_refresh.4133614487 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 5781384478 ps |
CPU time | 228.3 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 01:15:17 PM PST 24 |
Peak memory | 244068 kb |
Host | smart-eade7e88-eef9-4d3f-8046-c6e100b7d38e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4133614487 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_entropy_refresh.4133614487 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/34.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/34.kmac_error.2321937660 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 3808003328 ps |
CPU time | 142.36 seconds |
Started | Jan 03 01:10:22 PM PST 24 |
Finished | Jan 03 01:13:48 PM PST 24 |
Peak memory | 248464 kb |
Host | smart-c4a97b94-7100-4769-bf4a-c7e1c71c93d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2321937660 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_error.2321937660 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_error/latest |
Test location | /workspace/coverage/default/34.kmac_key_error.2020531585 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 2188805546 ps |
CPU time | 3.4 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 207236 kb |
Host | smart-01f38b45-0928-4c25-8b4b-15201ecbeb92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2020531585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_key_error.2020531585 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_key_error/latest |
Test location | /workspace/coverage/default/34.kmac_lc_escalation.3865379907 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 67456105 ps |
CPU time | 1.28 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:33 PM PST 24 |
Peak memory | 215520 kb |
Host | smart-5973ce55-45d7-4d54-ad70-76925959f751 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3865379907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_lc_escalation.3865379907 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/34.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/34.kmac_long_msg_and_output.767223216 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 11229669112 ps |
CPU time | 174.16 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:14:26 PM PST 24 |
Peak memory | 233312 kb |
Host | smart-c18c3d6a-dd0a-4c5e-9b68-574ed86d42e4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=767223216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_long_msg_an d_output.767223216 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/34.kmac_sideload.3067466585 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 25613679378 ps |
CPU time | 325.08 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:16:53 PM PST 24 |
Peak memory | 248668 kb |
Host | smart-4537ae11-0d11-4025-be8d-97c2fc7b84af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3067466585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_sideload.3067466585 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_sideload/latest |
Test location | /workspace/coverage/default/34.kmac_smoke.669398438 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 575057788 ps |
CPU time | 29.57 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:11:59 PM PST 24 |
Peak memory | 219500 kb |
Host | smart-fa23a9ab-0289-48e7-aea3-88f125c73435 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=669398438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_smoke.669398438 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_smoke/latest |
Test location | /workspace/coverage/default/34.kmac_stress_all_with_rand_reset.3881875923 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 96489199292 ps |
CPU time | 871.07 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:26:03 PM PST 24 |
Peak memory | 291812 kb |
Host | smart-dfc21387-243b-41bb-9f1a-456da58e5b8a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3881875923 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all_with_rand_reset.3881875923 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_kmac.148167833 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 64959115 ps |
CPU time | 3.87 seconds |
Started | Jan 03 01:10:31 PM PST 24 |
Finished | Jan 03 01:11:37 PM PST 24 |
Peak memory | 215724 kb |
Host | smart-c5152ee1-213d-4021-a89c-89c5e6228166 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=148167833 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 34.kmac_test_vectors_kmac.148167833 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_kmac_xof.2741069142 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 913305406 ps |
CPU time | 4.53 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 01:11:34 PM PST 24 |
Peak memory | 209120 kb |
Host | smart-003e8715-3e74-4a5f-af52-d0f9edda78d8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2741069142 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_kmac_xof.2741069142 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_224.2438847684 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 279521718683 ps |
CPU time | 1731.94 seconds |
Started | Jan 03 01:10:23 PM PST 24 |
Finished | Jan 03 01:40:19 PM PST 24 |
Peak memory | 388560 kb |
Host | smart-727feac2-1f0f-485b-a1d9-bb86650a01b2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2438847684 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_224.2438847684 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_256.4050443300 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 119193034450 ps |
CPU time | 1463.39 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:35:55 PM PST 24 |
Peak memory | 377148 kb |
Host | smart-ea6c7211-b2ac-4c33-94c2-667cc822bfa6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4050443300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_256.4050443300 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_384.3177140668 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 45990184728 ps |
CPU time | 1105.83 seconds |
Started | Jan 03 01:10:22 PM PST 24 |
Finished | Jan 03 01:29:52 PM PST 24 |
Peak memory | 328120 kb |
Host | smart-464d5123-d59a-48be-8564-cc737626e80b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3177140668 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_384.3177140668 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_sha3_512.874776782 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 52969059193 ps |
CPU time | 757.61 seconds |
Started | Jan 03 01:10:24 PM PST 24 |
Finished | Jan 03 01:24:04 PM PST 24 |
Peak memory | 294888 kb |
Host | smart-6d6b1ab8-5e60-45f8-8fbf-467aa3542131 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=874776782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_512.874776782 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_shake_128.3615569427 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 51763092635 ps |
CPU time | 4081.13 seconds |
Started | Jan 03 01:10:23 PM PST 24 |
Finished | Jan 03 02:19:28 PM PST 24 |
Peak memory | 657144 kb |
Host | smart-8ea27349-bc60-49a8-afee-6189d28e93ab |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3615569427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_128.3615569427 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/34.kmac_test_vectors_shake_256.3015928061 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 602654863029 ps |
CPU time | 3945.96 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 02:17:16 PM PST 24 |
Peak memory | 555832 kb |
Host | smart-8b689e21-0399-4d4d-b771-8e4658e89e07 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3015928061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_256.3015928061 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/34.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/35.kmac_alert_test.912643349 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 12158773 ps |
CPU time | 0.8 seconds |
Started | Jan 03 01:10:32 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 205104 kb |
Host | smart-9d51d072-c66b-4df3-8330-60e49f583a3d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=912643349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_alert_test.912643349 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_alert_test/latest |
Test location | /workspace/coverage/default/35.kmac_app.1527497841 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 3311407245 ps |
CPU time | 149.31 seconds |
Started | Jan 03 01:10:32 PM PST 24 |
Finished | Jan 03 01:14:03 PM PST 24 |
Peak memory | 236396 kb |
Host | smart-2bf1bd3f-4698-4aed-a233-537781c7d7e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1527497841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_app.1527497841 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_app/latest |
Test location | /workspace/coverage/default/35.kmac_burst_write.848816481 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 1210202553 ps |
CPU time | 94.03 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:13:05 PM PST 24 |
Peak memory | 223852 kb |
Host | smart-cbd7eb4a-b476-4bbc-97b9-71c96013fd09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=848816481 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_burst_write.848816481 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_burst_write/latest |
Test location | /workspace/coverage/default/35.kmac_error.2491086500 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 555522119 ps |
CPU time | 37.95 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:12:10 PM PST 24 |
Peak memory | 231972 kb |
Host | smart-7a57f559-af61-4e85-93d6-500968618efa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2491086500 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_error.2491086500 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_error/latest |
Test location | /workspace/coverage/default/35.kmac_key_error.3624784352 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 805045013 ps |
CPU time | 5.36 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 207312 kb |
Host | smart-b835e476-f2b9-413b-9fe2-c629496b1806 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3624784352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_key_error.3624784352 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_key_error/latest |
Test location | /workspace/coverage/default/35.kmac_lc_escalation.224443178 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 159047223 ps |
CPU time | 1.31 seconds |
Started | Jan 03 01:10:31 PM PST 24 |
Finished | Jan 03 01:11:34 PM PST 24 |
Peak memory | 215616 kb |
Host | smart-50eb3cf8-42c5-49bd-83fc-75e4095fae7b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=224443178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_lc_escalation.224443178 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/35.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/35.kmac_long_msg_and_output.4237340722 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 18593129398 ps |
CPU time | 1361.03 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:34:13 PM PST 24 |
Peak memory | 393356 kb |
Host | smart-f6ffdb26-e8f3-4aff-9431-8a51567a8463 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4237340722 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_long_msg_a nd_output.4237340722 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/35.kmac_sideload.24573466 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 3654932031 ps |
CPU time | 247.82 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:15:38 PM PST 24 |
Peak memory | 244040 kb |
Host | smart-91ea9a4b-611d-457b-8f04-35c2f4f1ccb3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=24573466 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_sideload.24573466 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_sideload/latest |
Test location | /workspace/coverage/default/35.kmac_smoke.438735788 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 10914068929 ps |
CPU time | 30.03 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 01:12:00 PM PST 24 |
Peak memory | 215712 kb |
Host | smart-a4e45b69-5141-4416-abe0-a616382f7069 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=438735788 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_smoke.438735788 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_smoke/latest |
Test location | /workspace/coverage/default/35.kmac_stress_all.751492472 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 83333954347 ps |
CPU time | 376.62 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:17:49 PM PST 24 |
Peak memory | 294856 kb |
Host | smart-38eb5f73-e737-49d6-97b7-0408e6a490a0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=751492472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all.751492472 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_stress_all/latest |
Test location | /workspace/coverage/default/35.kmac_stress_all_with_rand_reset.842862178 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 1818867174 ps |
CPU time | 38.54 seconds |
Started | Jan 03 01:10:33 PM PST 24 |
Finished | Jan 03 01:12:13 PM PST 24 |
Peak memory | 236600 kb |
Host | smart-0a973941-d13b-4fa5-8f65-c3fb8f73e70c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=842862178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all_with_rand_reset.842862178 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_kmac.1503037297 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 1268269765 ps |
CPU time | 5.28 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:37 PM PST 24 |
Peak memory | 209100 kb |
Host | smart-2afe5c9a-24f1-4b6f-a002-a634279d2980 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1503037297 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 35.kmac_test_vectors_kmac.1503037297 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_kmac_xof.895662537 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 411174293 ps |
CPU time | 4.62 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-17078327-d6e5-476a-9e93-fe320648f59a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=895662537 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 35.kmac_test_vectors_kmac_xof.895662537 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_224.562854886 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 266389099395 ps |
CPU time | 1748.02 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 01:40:38 PM PST 24 |
Peak memory | 378624 kb |
Host | smart-cd9ae8b5-beec-4c9b-872a-1cab8491a077 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=562854886 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_224.562854886 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_256.2905779 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 74005328998 ps |
CPU time | 1410.87 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:35:03 PM PST 24 |
Peak memory | 374192 kb |
Host | smart-d15397c9-6d67-4ec1-bc90-be77b27058ad |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2905779 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_256.2905779 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_384.1839845299 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 368647319392 ps |
CPU time | 1388.89 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:34:39 PM PST 24 |
Peak memory | 334064 kb |
Host | smart-1c81f0f4-1023-4ac9-a62b-210cec5dfe35 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1839845299 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_384.1839845299 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_sha3_512.417131348 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 19648967012 ps |
CPU time | 808.58 seconds |
Started | Jan 03 01:10:26 PM PST 24 |
Finished | Jan 03 01:24:58 PM PST 24 |
Peak memory | 297812 kb |
Host | smart-af84b5a1-6db8-4162-af05-ed37ce6db16f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=417131348 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_512.417131348 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_shake_128.1609440153 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 52975647459 ps |
CPU time | 4022.92 seconds |
Started | Jan 03 01:10:31 PM PST 24 |
Finished | Jan 03 02:18:37 PM PST 24 |
Peak memory | 650272 kb |
Host | smart-788e03f6-806c-4f3d-bf99-c43849c9cfbf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1609440153 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_128.1609440153 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/35.kmac_test_vectors_shake_256.1239595221 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 556918952676 ps |
CPU time | 4135.87 seconds |
Started | Jan 03 01:10:33 PM PST 24 |
Finished | Jan 03 02:20:31 PM PST 24 |
Peak memory | 557788 kb |
Host | smart-3539a38b-c9ee-4a31-9e09-5a5e926ac3a8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1239595221 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_256.1239595221 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/35.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/36.kmac_alert_test.1425510531 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 55309547 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:33 PM PST 24 |
Peak memory | 205212 kb |
Host | smart-449fabdf-c608-48a8-9037-c2ccae3c709b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1425510531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_alert_test.1425510531 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_alert_test/latest |
Test location | /workspace/coverage/default/36.kmac_app.254411342 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 1958655471 ps |
CPU time | 66.53 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:13:29 PM PST 24 |
Peak memory | 227364 kb |
Host | smart-079aa291-7d2a-4ec2-ac96-3acaf2b8a832 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=254411342 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_app.254411342 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_app/latest |
Test location | /workspace/coverage/default/36.kmac_burst_write.3876944473 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 2076300952 ps |
CPU time | 101.99 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:13:15 PM PST 24 |
Peak memory | 224076 kb |
Host | smart-d091b672-3053-44f6-a36f-b91e643ca463 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3876944473 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_burst_write.3876944473 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_burst_write/latest |
Test location | /workspace/coverage/default/36.kmac_entropy_refresh.2570508800 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 18634678106 ps |
CPU time | 159.59 seconds |
Started | Jan 03 01:10:35 PM PST 24 |
Finished | Jan 03 01:14:15 PM PST 24 |
Peak memory | 236300 kb |
Host | smart-00e8ae71-d683-4196-8fcb-b8c615b5baf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2570508800 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_entropy_refresh.2570508800 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/36.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/36.kmac_error.2691606800 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 5508916834 ps |
CPU time | 204.31 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:14:56 PM PST 24 |
Peak memory | 256648 kb |
Host | smart-3ad403ed-ac96-474e-9983-b1d26ba91e28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2691606800 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_error.2691606800 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_error/latest |
Test location | /workspace/coverage/default/36.kmac_key_error.2059229006 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 1118416270 ps |
CPU time | 2.06 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:11:33 PM PST 24 |
Peak memory | 207308 kb |
Host | smart-b7d84da4-3d6f-4a07-a888-c3eccb811891 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2059229006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_key_error.2059229006 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_key_error/latest |
Test location | /workspace/coverage/default/36.kmac_lc_escalation.597533778 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 692386612 ps |
CPU time | 1.26 seconds |
Started | Jan 03 01:10:32 PM PST 24 |
Finished | Jan 03 01:11:35 PM PST 24 |
Peak memory | 216628 kb |
Host | smart-51613b9b-5b73-4e85-aaca-4eb458141749 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=597533778 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_lc_escalation.597533778 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/36.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/36.kmac_long_msg_and_output.2873037356 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 72326702133 ps |
CPU time | 1029.54 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 01:28:42 PM PST 24 |
Peak memory | 318188 kb |
Host | smart-a267b7ab-4839-4eee-84f1-0635c84e6d27 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2873037356 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_long_msg_a nd_output.2873037356 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/36.kmac_sideload.2355536411 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 10920624280 ps |
CPU time | 196.54 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:14:48 PM PST 24 |
Peak memory | 234348 kb |
Host | smart-272ae56a-c5d6-4cc9-a371-c0160ed0775d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2355536411 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_sideload.2355536411 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_sideload/latest |
Test location | /workspace/coverage/default/36.kmac_smoke.1151864693 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 1232232132 ps |
CPU time | 14.25 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:46 PM PST 24 |
Peak memory | 216880 kb |
Host | smart-db8cab9e-9d77-46ea-b73b-f8eebb842400 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1151864693 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_smoke.1151864693 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_smoke/latest |
Test location | /workspace/coverage/default/36.kmac_stress_all.1317204567 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 33241841868 ps |
CPU time | 1017.65 seconds |
Started | Jan 03 01:10:32 PM PST 24 |
Finished | Jan 03 01:28:31 PM PST 24 |
Peak memory | 360084 kb |
Host | smart-dd467e09-d59a-471c-9a36-75f7255b20bf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1317204567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all.1317204567 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_stress_all/latest |
Test location | /workspace/coverage/default/36.kmac_stress_all_with_rand_reset.3804128147 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 21241580907 ps |
CPU time | 339.27 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:17:12 PM PST 24 |
Peak memory | 265524 kb |
Host | smart-0ec73391-f227-49a5-a1c6-613c53720ba3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3804128147 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all_with_rand_reset.3804128147 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_kmac.486279645 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 1419687555 ps |
CPU time | 4.51 seconds |
Started | Jan 03 01:10:32 PM PST 24 |
Finished | Jan 03 01:11:39 PM PST 24 |
Peak memory | 208560 kb |
Host | smart-810f6e54-a205-436e-830e-fe2fcf3b1b97 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=486279645 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 36.kmac_test_vectors_kmac.486279645 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_kmac_xof.3258738060 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 182360555 ps |
CPU time | 4.65 seconds |
Started | Jan 03 01:10:34 PM PST 24 |
Finished | Jan 03 01:11:40 PM PST 24 |
Peak memory | 215728 kb |
Host | smart-2ac4f35d-5d6c-49e6-9523-38915f7a8b28 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3258738060 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_kmac_xof.3258738060 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_224.2490780437 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 259252699050 ps |
CPU time | 1839.48 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:42:12 PM PST 24 |
Peak memory | 391456 kb |
Host | smart-03f7a161-8f07-4541-91de-270f0823cdb2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2490780437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_224.2490780437 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_256.2948317845 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 244512570949 ps |
CPU time | 1715.01 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:40:05 PM PST 24 |
Peak memory | 374332 kb |
Host | smart-170f5682-ac21-4e21-a0e1-694c6c8ef92c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2948317845 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_256.2948317845 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_384.693611803 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 287210276215 ps |
CPU time | 1432.01 seconds |
Started | Jan 03 01:10:31 PM PST 24 |
Finished | Jan 03 01:35:25 PM PST 24 |
Peak memory | 329344 kb |
Host | smart-6ca071f4-ecdf-48b4-b184-d579b86b9f32 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=693611803 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_384.693611803 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_sha3_512.1846165623 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 110845032932 ps |
CPU time | 995.78 seconds |
Started | Jan 03 01:10:36 PM PST 24 |
Finished | Jan 03 01:28:12 PM PST 24 |
Peak memory | 294260 kb |
Host | smart-659bac64-206a-4337-8328-a7334c400ef7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1846165623 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_512.1846165623 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_shake_128.1938605121 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 173962830999 ps |
CPU time | 4580.4 seconds |
Started | Jan 03 01:10:30 PM PST 24 |
Finished | Jan 03 02:27:54 PM PST 24 |
Peak memory | 650528 kb |
Host | smart-af53b54f-7426-4d4b-93fa-722f4e320a2d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1938605121 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_128.1938605121 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/36.kmac_test_vectors_shake_256.2773713895 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 88536516470 ps |
CPU time | 3309.1 seconds |
Started | Jan 03 01:10:37 PM PST 24 |
Finished | Jan 03 02:06:47 PM PST 24 |
Peak memory | 563252 kb |
Host | smart-44cbde98-7087-476b-845b-755f68ead33a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2773713895 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_256.2773713895 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/36.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/37.kmac_alert_test.3341310958 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 30965636 ps |
CPU time | 0.73 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:11:44 PM PST 24 |
Peak memory | 205064 kb |
Host | smart-cd5239f7-98fc-45ba-a948-dfa19a738e29 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3341310958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_alert_test.3341310958 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_alert_test/latest |
Test location | /workspace/coverage/default/37.kmac_app.3325815453 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 5804062773 ps |
CPU time | 67.64 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:12:51 PM PST 24 |
Peak memory | 226124 kb |
Host | smart-f6e54860-9102-4652-b9d0-3b59a67ff52e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3325815453 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_app.3325815453 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_app/latest |
Test location | /workspace/coverage/default/37.kmac_burst_write.2411525001 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 2039979062 ps |
CPU time | 43.87 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:12:16 PM PST 24 |
Peak memory | 220756 kb |
Host | smart-e3f11017-08dc-4704-b196-b55c85273943 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2411525001 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_burst_write.2411525001 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_burst_write/latest |
Test location | /workspace/coverage/default/37.kmac_entropy_refresh.37175913 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 3552624436 ps |
CPU time | 58.91 seconds |
Started | Jan 03 01:10:49 PM PST 24 |
Finished | Jan 03 01:12:44 PM PST 24 |
Peak memory | 225056 kb |
Host | smart-c794dabd-031f-42c7-9f13-e995b89b7653 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=37175913 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_entropy_refresh.37175913 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/37.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/37.kmac_error.2376197910 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 10204606687 ps |
CPU time | 185.43 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:14:52 PM PST 24 |
Peak memory | 249796 kb |
Host | smart-00440ec6-fa6d-41d0-b9c8-52140fa35a48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2376197910 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_error.2376197910 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_error/latest |
Test location | /workspace/coverage/default/37.kmac_key_error.1294625087 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 4064330989 ps |
CPU time | 6.28 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:11:50 PM PST 24 |
Peak memory | 207392 kb |
Host | smart-24278ba2-12c8-4e8a-b58d-1c62a6763294 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1294625087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_key_error.1294625087 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_key_error/latest |
Test location | /workspace/coverage/default/37.kmac_lc_escalation.1471486017 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 142427946 ps |
CPU time | 1.28 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:11:46 PM PST 24 |
Peak memory | 215576 kb |
Host | smart-10c81707-8c0f-4820-bce7-48ce69dd56b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1471486017 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_lc_escalation.1471486017 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/37.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/37.kmac_long_msg_and_output.2469353443 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 22916619552 ps |
CPU time | 911.26 seconds |
Started | Jan 03 01:10:27 PM PST 24 |
Finished | Jan 03 01:26:41 PM PST 24 |
Peak memory | 322544 kb |
Host | smart-fd8c6d80-9644-46a3-af60-29f5b51ae562 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2469353443 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_long_msg_a nd_output.2469353443 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/37.kmac_sideload.4136293341 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 7156496794 ps |
CPU time | 179.27 seconds |
Started | Jan 03 01:10:31 PM PST 24 |
Finished | Jan 03 01:14:32 PM PST 24 |
Peak memory | 238172 kb |
Host | smart-3dfb28ba-7cdc-4c5a-914f-28996e3f9116 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4136293341 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_sideload.4136293341 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_sideload/latest |
Test location | /workspace/coverage/default/37.kmac_smoke.1705381429 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 502478357 ps |
CPU time | 4.04 seconds |
Started | Jan 03 01:10:28 PM PST 24 |
Finished | Jan 03 01:11:36 PM PST 24 |
Peak memory | 223756 kb |
Host | smart-00f0b064-bdd5-4923-bf6e-8698cecb7e38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1705381429 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_smoke.1705381429 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_smoke/latest |
Test location | /workspace/coverage/default/37.kmac_stress_all.2217430282 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 14775116587 ps |
CPU time | 143.89 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:14:12 PM PST 24 |
Peak memory | 254628 kb |
Host | smart-9d8a2bfd-ce55-475d-8283-b0c3931061d4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2217430282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_stress_all.2217430282 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_stress_all/latest |
Test location | /workspace/coverage/default/37.kmac_stress_all_with_rand_reset.3842000931 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 116655205458 ps |
CPU time | 643.51 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:22:27 PM PST 24 |
Peak memory | 306272 kb |
Host | smart-a3abc88b-5359-4496-a8f8-684eeb8d37c5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3842000931 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_stress_all_with_rand_reset.3842000931 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_kmac.1700175353 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 671062078 ps |
CPU time | 4.9 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:11:52 PM PST 24 |
Peak memory | 215676 kb |
Host | smart-d741fe29-8f5d-4949-9524-2ce141733ee4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1700175353 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 37.kmac_test_vectors_kmac.1700175353 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_kmac_xof.2742639075 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 267645433 ps |
CPU time | 4.42 seconds |
Started | Jan 03 01:10:49 PM PST 24 |
Finished | Jan 03 01:11:50 PM PST 24 |
Peak memory | 209096 kb |
Host | smart-2b3dcfc0-50ed-493d-a677-642ec4a0db39 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2742639075 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_kmac_xof.2742639075 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_224.3914695432 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 66683641326 ps |
CPU time | 1826.51 seconds |
Started | Jan 03 01:10:29 PM PST 24 |
Finished | Jan 03 01:41:59 PM PST 24 |
Peak memory | 401992 kb |
Host | smart-c4a8b155-7fbd-48b2-ad36-e3469ead981a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3914695432 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_224.3914695432 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_256.2085734597 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 93983718269 ps |
CPU time | 1849.4 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:42:33 PM PST 24 |
Peak memory | 390740 kb |
Host | smart-0f6e09cd-15f9-48a0-99b2-b17bc0c78692 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2085734597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_256.2085734597 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_384.1429893495 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 48721438965 ps |
CPU time | 1290.65 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:33:18 PM PST 24 |
Peak memory | 331004 kb |
Host | smart-e1c368fc-7c2f-4501-9894-f3aeb252f88d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1429893495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_384.1429893495 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_sha3_512.3944020763 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 67198606864 ps |
CPU time | 746.3 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:24:10 PM PST 24 |
Peak memory | 292960 kb |
Host | smart-638016c9-466b-456d-95dd-c4865e7ee24e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3944020763 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_512.3944020763 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_shake_128.2241924436 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 170245043244 ps |
CPU time | 4496.11 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 02:26:39 PM PST 24 |
Peak memory | 619836 kb |
Host | smart-b336b96e-c785-40b7-a6a1-ca9f9e5a8325 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2241924436 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_128.2241924436 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/37.kmac_test_vectors_shake_256.3126713039 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 1800656568432 ps |
CPU time | 4094.74 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 02:19:58 PM PST 24 |
Peak memory | 553832 kb |
Host | smart-50a1228d-64c6-4055-9aa0-f2ddb0913a15 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3126713039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_256.3126713039 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/37.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/38.kmac_alert_test.213595434 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 48344231 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:11:47 PM PST 24 |
Peak memory | 205184 kb |
Host | smart-9096178c-ca70-4041-b64b-4369bb035266 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=213595434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_alert_test.213595434 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_alert_test/latest |
Test location | /workspace/coverage/default/38.kmac_app.2122499710 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 787813469 ps |
CPU time | 14.53 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:11:59 PM PST 24 |
Peak memory | 216740 kb |
Host | smart-99009678-54b4-401f-8e78-fe67a692c64c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2122499710 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_app.2122499710 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_app/latest |
Test location | /workspace/coverage/default/38.kmac_burst_write.825912181 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 8875082510 ps |
CPU time | 730.44 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:23:57 PM PST 24 |
Peak memory | 230996 kb |
Host | smart-ec9ca22f-0e86-4a85-80c7-1a54f23d4953 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=825912181 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_burst_write.825912181 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_burst_write/latest |
Test location | /workspace/coverage/default/38.kmac_entropy_refresh.1049718269 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 10765467323 ps |
CPU time | 167.27 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:14:31 PM PST 24 |
Peak memory | 237440 kb |
Host | smart-57fab73f-6acf-41ae-b943-a9ba7675eebd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1049718269 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_entropy_refresh.1049718269 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/38.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/38.kmac_error.390212252 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 62642597356 ps |
CPU time | 387.26 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:18:10 PM PST 24 |
Peak memory | 264904 kb |
Host | smart-eec4c06e-ae9b-4377-8e51-256e0c7a2d66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=390212252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_error.390212252 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_error/latest |
Test location | /workspace/coverage/default/38.kmac_key_error.1568264801 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 720421434 ps |
CPU time | 4.15 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:11:49 PM PST 24 |
Peak memory | 207280 kb |
Host | smart-a8e5734c-9a54-415b-862c-61cd6fc1c964 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1568264801 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_key_error.1568264801 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_key_error/latest |
Test location | /workspace/coverage/default/38.kmac_lc_escalation.2646578590 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 105861880 ps |
CPU time | 1.1 seconds |
Started | Jan 03 01:10:45 PM PST 24 |
Finished | Jan 03 01:11:43 PM PST 24 |
Peak memory | 215552 kb |
Host | smart-d3348d82-3661-4543-9f5a-fba6b7ecd7cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2646578590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_lc_escalation.2646578590 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/38.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/38.kmac_long_msg_and_output.295483519 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 139504185891 ps |
CPU time | 1737.49 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:40:44 PM PST 24 |
Peak memory | 391472 kb |
Host | smart-dc4162b7-ac9f-4733-b8b4-11279b0902a3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=295483519 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_long_msg_an d_output.295483519 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/38.kmac_sideload.3840422912 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 2733443075 ps |
CPU time | 48.45 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:12:35 PM PST 24 |
Peak memory | 222444 kb |
Host | smart-ca4be9b3-178f-4c5d-ab26-88c8f629ed40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3840422912 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_sideload.3840422912 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_sideload/latest |
Test location | /workspace/coverage/default/38.kmac_smoke.84964345 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 2161266814 ps |
CPU time | 26.94 seconds |
Started | Jan 03 01:10:49 PM PST 24 |
Finished | Jan 03 01:12:12 PM PST 24 |
Peak memory | 223840 kb |
Host | smart-10f06829-975d-48fb-a093-f4fe8e5a3bf4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=84964345 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_smoke.84964345 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_smoke/latest |
Test location | /workspace/coverage/default/38.kmac_stress_all.3979599631 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 28953208758 ps |
CPU time | 899.27 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:26:44 PM PST 24 |
Peak memory | 364404 kb |
Host | smart-7c40e4bb-398d-4eeb-a05f-29fb42518fd9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3979599631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all.3979599631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_stress_all/latest |
Test location | /workspace/coverage/default/38.kmac_stress_all_with_rand_reset.550244666 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 21808842658 ps |
CPU time | 378.24 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:18:01 PM PST 24 |
Peak memory | 260656 kb |
Host | smart-ce8fadb7-4fa0-4b34-846a-f7e2854417d4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=550244666 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all_with_rand_reset.550244666 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_kmac.2024718962 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 689715983 ps |
CPU time | 4.17 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:11:48 PM PST 24 |
Peak memory | 215640 kb |
Host | smart-5669f787-244d-4e3f-92bb-345e8a5f8c21 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2024718962 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 38.kmac_test_vectors_kmac.2024718962 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_kmac_xof.105680772 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 885636460 ps |
CPU time | 4.42 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:11:47 PM PST 24 |
Peak memory | 215776 kb |
Host | smart-ee6381aa-9feb-421f-b251-ddcaba073416 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=105680772 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 38.kmac_test_vectors_kmac_xof.105680772 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_224.1431332134 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 879081826748 ps |
CPU time | 1908.46 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:43:33 PM PST 24 |
Peak memory | 390392 kb |
Host | smart-5144b142-dbc0-4f9c-a758-d0a9828c265f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1431332134 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_224.1431332134 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_256.2988892502 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 129732215998 ps |
CPU time | 1659.37 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:39:27 PM PST 24 |
Peak memory | 373212 kb |
Host | smart-877a7e59-fa8b-4d08-a9e8-cf1dbac32aa6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2988892502 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_256.2988892502 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_384.403523259 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 103080864026 ps |
CPU time | 1087.13 seconds |
Started | Jan 03 01:10:54 PM PST 24 |
Finished | Jan 03 01:29:56 PM PST 24 |
Peak memory | 329600 kb |
Host | smart-cf53bbf1-d697-41b2-8318-e62329096232 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=403523259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_384.403523259 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_sha3_512.1759928513 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 186942094480 ps |
CPU time | 917.36 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:27:04 PM PST 24 |
Peak memory | 297112 kb |
Host | smart-1da3d38b-cf72-456e-8acc-425e4eb98c62 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1759928513 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_512.1759928513 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_shake_128.1830938410 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 328602715730 ps |
CPU time | 4591.49 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 02:28:17 PM PST 24 |
Peak memory | 644784 kb |
Host | smart-739aac90-2e35-40d8-a013-dd1c9eea60fb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1830938410 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_128.1830938410 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/38.kmac_test_vectors_shake_256.827490431 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 294710611059 ps |
CPU time | 3875.04 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 02:16:22 PM PST 24 |
Peak memory | 571812 kb |
Host | smart-13073ed2-66e3-41c2-8a1e-5196f4314c00 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=827490431 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_256.827490431 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/38.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/39.kmac_alert_test.1271650346 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 17165192 ps |
CPU time | 0.77 seconds |
Started | Jan 03 01:10:57 PM PST 24 |
Finished | Jan 03 01:11:52 PM PST 24 |
Peak memory | 205212 kb |
Host | smart-fdb737ab-e456-49c5-83a8-82a16778c856 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1271650346 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_alert_test.1271650346 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_alert_test/latest |
Test location | /workspace/coverage/default/39.kmac_app.3739374527 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 1084054773 ps |
CPU time | 17.54 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:12:02 PM PST 24 |
Peak memory | 223748 kb |
Host | smart-f452f560-37a1-4c9b-b285-5478c1807671 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3739374527 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_app.3739374527 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_app/latest |
Test location | /workspace/coverage/default/39.kmac_burst_write.1450853387 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 56687084252 ps |
CPU time | 456.77 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:19:19 PM PST 24 |
Peak memory | 230160 kb |
Host | smart-f9f9f48e-3a2b-4b01-b584-726f75d5d909 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1450853387 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_burst_write.1450853387 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_burst_write/latest |
Test location | /workspace/coverage/default/39.kmac_entropy_refresh.1450542730 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 8348393774 ps |
CPU time | 76.95 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:13:03 PM PST 24 |
Peak memory | 226900 kb |
Host | smart-6e8ca629-dea4-4433-baa0-ad61f1938517 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1450542730 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_entropy_refresh.1450542730 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/39.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/39.kmac_error.387045260 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 7440339312 ps |
CPU time | 138.28 seconds |
Started | Jan 03 01:10:49 PM PST 24 |
Finished | Jan 03 01:14:04 PM PST 24 |
Peak memory | 240308 kb |
Host | smart-49e7f7bf-bbde-44aa-89f2-5d260ba39776 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=387045260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_error.387045260 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_error/latest |
Test location | /workspace/coverage/default/39.kmac_key_error.3645073216 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 2157841990 ps |
CPU time | 4.2 seconds |
Started | Jan 03 01:10:56 PM PST 24 |
Finished | Jan 03 01:11:55 PM PST 24 |
Peak memory | 207452 kb |
Host | smart-13a9902a-1858-4174-bce2-fc30fdc24243 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3645073216 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_key_error.3645073216 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_key_error/latest |
Test location | /workspace/coverage/default/39.kmac_lc_escalation.3659904297 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 278716891 ps |
CPU time | 1.32 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:11:48 PM PST 24 |
Peak memory | 215532 kb |
Host | smart-0f5436ac-e8b0-49b9-b96d-e8aef3f96244 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3659904297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_lc_escalation.3659904297 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/39.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/39.kmac_long_msg_and_output.3170655868 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 120257801604 ps |
CPU time | 2459.18 seconds |
Started | Jan 03 01:10:45 PM PST 24 |
Finished | Jan 03 01:52:42 PM PST 24 |
Peak memory | 451356 kb |
Host | smart-758a033a-4f1a-42ab-a6ee-afe24367e0d5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3170655868 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_long_msg_a nd_output.3170655868 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/39.kmac_sideload.3155586508 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 15756320555 ps |
CPU time | 93.56 seconds |
Started | Jan 03 01:10:47 PM PST 24 |
Finished | Jan 03 01:13:17 PM PST 24 |
Peak memory | 227012 kb |
Host | smart-de2331a5-3fc7-4e5f-9d14-03992b944013 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3155586508 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_sideload.3155586508 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_sideload/latest |
Test location | /workspace/coverage/default/39.kmac_smoke.1462616286 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 2791403762 ps |
CPU time | 44.2 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 218696 kb |
Host | smart-63f78e55-a4bb-4207-b4ee-4c672786628d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1462616286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_smoke.1462616286 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_smoke/latest |
Test location | /workspace/coverage/default/39.kmac_stress_all.3644639631 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 9591174369 ps |
CPU time | 321.53 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:17:09 PM PST 24 |
Peak memory | 288476 kb |
Host | smart-ddccbb16-2d16-489e-b67e-cd5d3bb7de2a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3644639631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all.3644639631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_stress_all/latest |
Test location | /workspace/coverage/default/39.kmac_stress_all_with_rand_reset.1389788922 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 36934809716 ps |
CPU time | 1604.5 seconds |
Started | Jan 03 01:10:55 PM PST 24 |
Finished | Jan 03 01:38:35 PM PST 24 |
Peak memory | 404444 kb |
Host | smart-a541df98-b9e6-41d0-addc-b87330db4690 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1389788922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all_with_rand_reset.1389788922 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_kmac.3683547573 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 235807873 ps |
CPU time | 4.63 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:11:51 PM PST 24 |
Peak memory | 209032 kb |
Host | smart-c0aaa78d-d6b8-4f1d-9dd2-9adf416d16b4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3683547573 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 39.kmac_test_vectors_kmac.3683547573 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_kmac_xof.3953130215 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 180870473 ps |
CPU time | 4.59 seconds |
Started | Jan 03 01:10:53 PM PST 24 |
Finished | Jan 03 01:11:53 PM PST 24 |
Peak memory | 208796 kb |
Host | smart-67bca084-d8d8-49cc-9542-c921cbfb1811 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3953130215 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_kmac_xof.3953130215 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_224.3194445207 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 78041476564 ps |
CPU time | 1553.98 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:37:40 PM PST 24 |
Peak memory | 390384 kb |
Host | smart-7d7f1534-bf03-4c54-a13a-afcb1e355623 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3194445207 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_224.3194445207 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_256.3346629071 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 17314671691 ps |
CPU time | 1419.62 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:35:26 PM PST 24 |
Peak memory | 361652 kb |
Host | smart-a51a3a21-6e01-41e3-91d7-48e64be47266 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3346629071 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_256.3346629071 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_384.492856811 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 47541610964 ps |
CPU time | 1304.68 seconds |
Started | Jan 03 01:10:48 PM PST 24 |
Finished | Jan 03 01:33:30 PM PST 24 |
Peak memory | 329220 kb |
Host | smart-14dcd1e1-67d0-411e-af73-96509558cff8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=492856811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_384.492856811 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_sha3_512.4197938801 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 129127738851 ps |
CPU time | 887.26 seconds |
Started | Jan 03 01:10:46 PM PST 24 |
Finished | Jan 03 01:26:30 PM PST 24 |
Peak memory | 292960 kb |
Host | smart-6cd75c0d-31e5-47ab-b093-5c7a2af9d07f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4197938801 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_512.4197938801 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_shake_128.849940604 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 962861241785 ps |
CPU time | 4473.52 seconds |
Started | Jan 03 01:10:56 PM PST 24 |
Finished | Jan 03 02:26:24 PM PST 24 |
Peak memory | 644608 kb |
Host | smart-9fcdaeed-080c-4601-9fb6-0eb15c3c7d16 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=849940604 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_128.849940604 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/39.kmac_test_vectors_shake_256.4018302042 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 874003982335 ps |
CPU time | 4574.65 seconds |
Started | Jan 03 01:10:49 PM PST 24 |
Finished | Jan 03 02:28:01 PM PST 24 |
Peak memory | 567772 kb |
Host | smart-db41ea51-abe8-4373-99ef-36fbbdc6e3d7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4018302042 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_256.4018302042 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/39.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/4.kmac_alert_test.3656418105 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 19772473 ps |
CPU time | 0.74 seconds |
Started | Jan 03 01:08:52 PM PST 24 |
Finished | Jan 03 01:10:00 PM PST 24 |
Peak memory | 205096 kb |
Host | smart-19d84a14-4e57-4fef-bac4-0e1b8a8581e8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3656418105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_alert_test.3656418105 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_alert_test/latest |
Test location | /workspace/coverage/default/4.kmac_app.113285814 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 7658615292 ps |
CPU time | 23.89 seconds |
Started | Jan 03 01:08:42 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 217960 kb |
Host | smart-874dd43a-9257-4eca-ad16-9f7fc2909246 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=113285814 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app.113285814 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_app/latest |
Test location | /workspace/coverage/default/4.kmac_app_with_partial_data.3326374506 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 6072802653 ps |
CPU time | 134.12 seconds |
Started | Jan 03 01:08:45 PM PST 24 |
Finished | Jan 03 01:12:09 PM PST 24 |
Peak memory | 231876 kb |
Host | smart-40ef6b70-3cc2-47ec-bd49-9279486d6845 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3326374506 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app_with_partial_data.3326374506 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/4.kmac_burst_write.3440420834 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 32960788038 ps |
CPU time | 754.97 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:23:00 PM PST 24 |
Peak memory | 231720 kb |
Host | smart-03a9767a-144c-4334-9a14-d0a9b06e3794 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3440420834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_burst_write.3440420834 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_burst_write/latest |
Test location | /workspace/coverage/default/4.kmac_edn_timeout_error.2527322731 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 135016892 ps |
CPU time | 9.79 seconds |
Started | Jan 03 01:08:37 PM PST 24 |
Finished | Jan 03 01:09:59 PM PST 24 |
Peak memory | 223704 kb |
Host | smart-cfcd61ba-d1da-4133-99f3-ee3ce664da71 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2527322731 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_edn_timeout_error.2527322731 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/4.kmac_entropy_mode_error.2293808184 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 868077012 ps |
CPU time | 21.29 seconds |
Started | Jan 03 01:08:46 PM PST 24 |
Finished | Jan 03 01:10:17 PM PST 24 |
Peak memory | 219592 kb |
Host | smart-3c21b8e3-2631-4faf-95d4-139e19347c73 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2293808184 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_mode_error.2293808184 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/4.kmac_entropy_ready_error.82036022 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 11859431567 ps |
CPU time | 48.23 seconds |
Started | Jan 03 01:09:00 PM PST 24 |
Finished | Jan 03 01:10:56 PM PST 24 |
Peak memory | 216296 kb |
Host | smart-2002a332-9aa2-4e83-a8a9-1650b42a826a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=82036022 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_ready_error.82036022 +enable_masking= 0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/4.kmac_entropy_refresh.3617233360 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 7581978808 ps |
CPU time | 139.9 seconds |
Started | Jan 03 01:08:38 PM PST 24 |
Finished | Jan 03 01:12:10 PM PST 24 |
Peak memory | 234392 kb |
Host | smart-d9fbb76f-714d-45f1-bdfb-4efef6633148 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3617233360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_refresh.3617233360 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/4.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/4.kmac_error.4130122940 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 754806146 ps |
CPU time | 6.02 seconds |
Started | Jan 03 01:08:55 PM PST 24 |
Finished | Jan 03 01:10:07 PM PST 24 |
Peak memory | 223784 kb |
Host | smart-bf9cd2e5-a044-450a-93e6-208af5b085d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4130122940 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_error.4130122940 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_error/latest |
Test location | /workspace/coverage/default/4.kmac_key_error.862536223 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 970984901 ps |
CPU time | 5.38 seconds |
Started | Jan 03 01:08:38 PM PST 24 |
Finished | Jan 03 01:09:55 PM PST 24 |
Peak memory | 207316 kb |
Host | smart-a93a6f2a-8da1-455b-bf3d-06e35eca666d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=862536223 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_key_error.862536223 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_key_error/latest |
Test location | /workspace/coverage/default/4.kmac_lc_escalation.3418171592 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 47927211 ps |
CPU time | 1.32 seconds |
Started | Jan 03 01:08:47 PM PST 24 |
Finished | Jan 03 01:09:59 PM PST 24 |
Peak memory | 215636 kb |
Host | smart-36181f57-c043-412b-92ef-69e446767127 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3418171592 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_lc_escalation.3418171592 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/4.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/4.kmac_long_msg_and_output.1822290985 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 533103829219 ps |
CPU time | 2350.6 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:49:34 PM PST 24 |
Peak memory | 442640 kb |
Host | smart-439af0ba-224a-4939-b195-f972170bcd20 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1822290985 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_long_msg_an d_output.1822290985 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/4.kmac_mubi.3683784907 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 15916088122 ps |
CPU time | 313.93 seconds |
Started | Jan 03 01:08:52 PM PST 24 |
Finished | Jan 03 01:15:13 PM PST 24 |
Peak memory | 246424 kb |
Host | smart-ba159af1-0f56-4482-b53c-aee2845e24a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3683784907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_mubi.3683784907 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_mubi/latest |
Test location | /workspace/coverage/default/4.kmac_sec_cm.393984528 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 28569769453 ps |
CPU time | 70.15 seconds |
Started | Jan 03 01:08:49 PM PST 24 |
Finished | Jan 03 01:11:07 PM PST 24 |
Peak memory | 273004 kb |
Host | smart-75fa64c9-2f88-4a0e-a8dc-0c16aea25224 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=393984528 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sec_cm.393984528 +enable_masking =0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_sec_cm/latest |
Test location | /workspace/coverage/default/4.kmac_sideload.2995560899 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 9651293009 ps |
CPU time | 256.71 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:14:43 PM PST 24 |
Peak memory | 240584 kb |
Host | smart-dad9d5e9-c1bb-4863-851e-8f9944b05dc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2995560899 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sideload.2995560899 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_sideload/latest |
Test location | /workspace/coverage/default/4.kmac_smoke.3090301512 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 9169799039 ps |
CPU time | 32.58 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:10:52 PM PST 24 |
Peak memory | 218672 kb |
Host | smart-e9b62548-1bab-45dc-8b5b-26a8e3fefd49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3090301512 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_smoke.3090301512 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_smoke/latest |
Test location | /workspace/coverage/default/4.kmac_stress_all.2029033543 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 2011835473 ps |
CPU time | 76.88 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:11:25 PM PST 24 |
Peak memory | 240232 kb |
Host | smart-fb49d9f4-75c4-4e1e-a849-0cc7dc7b8c43 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2029033543 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all.2029033543 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_stress_all/latest |
Test location | /workspace/coverage/default/4.kmac_stress_all_with_rand_reset.134813288 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 714963989721 ps |
CPU time | 1649.06 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:37:37 PM PST 24 |
Peak memory | 314044 kb |
Host | smart-83b6fa8e-2608-4c83-9793-766807662afa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=134813288 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all_with_rand_reset.134813288 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_kmac.2654776832 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 299513640 ps |
CPU time | 4.5 seconds |
Started | Jan 03 01:08:36 PM PST 24 |
Finished | Jan 03 01:09:53 PM PST 24 |
Peak memory | 215672 kb |
Host | smart-d963a415-b754-4b9c-b22a-aa0235952af4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2654776832 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 4.kmac_test_vectors_kmac.2654776832 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_kmac_xof.3000988318 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 1335245462 ps |
CPU time | 5.14 seconds |
Started | Jan 03 01:08:45 PM PST 24 |
Finished | Jan 03 01:10:01 PM PST 24 |
Peak memory | 215676 kb |
Host | smart-34b9bd5a-3afb-4a74-84f0-f6be30a286c5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3000988318 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_kmac_xof.3000988318 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_224.163973795 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 95746440238 ps |
CPU time | 1913.77 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:42:16 PM PST 24 |
Peak memory | 379188 kb |
Host | smart-9b874664-136e-484f-a43d-b8ddf5655513 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=163973795 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_224.163973795 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_256.2892415624 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 78214046568 ps |
CPU time | 1369.35 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:33:15 PM PST 24 |
Peak memory | 363696 kb |
Host | smart-5eb379c9-cf3d-41e4-857e-341d9dc358f9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2892415624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_256.2892415624 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_384.1734306690 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 156514609837 ps |
CPU time | 1270.06 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:31:33 PM PST 24 |
Peak memory | 334996 kb |
Host | smart-5d5314f2-a73f-4b6b-9882-78fc39f5aab4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1734306690 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_384.1734306690 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_sha3_512.1630164118 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 135616158249 ps |
CPU time | 902.22 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 01:25:28 PM PST 24 |
Peak memory | 294216 kb |
Host | smart-67d3e904-5436-4d63-9d59-fd042b4558fe |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1630164118 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_512.1630164118 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_shake_128.3643215256 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 715899737682 ps |
CPU time | 4810.47 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 02:30:34 PM PST 24 |
Peak memory | 648736 kb |
Host | smart-d405a55f-6ac7-42bf-be34-6722025ffda9 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3643215256 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_128.3643215256 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/4.kmac_test_vectors_shake_256.3019109163 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 224533420340 ps |
CPU time | 4128.08 seconds |
Started | Jan 03 01:08:48 PM PST 24 |
Finished | Jan 03 02:18:45 PM PST 24 |
Peak memory | 557180 kb |
Host | smart-da694042-7513-42be-853c-7146e072691a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3019109163 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_256.3019109163 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/4.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/40.kmac_alert_test.794581255 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 17989625 ps |
CPU time | 0.85 seconds |
Started | Jan 03 01:11:08 PM PST 24 |
Finished | Jan 03 01:12:00 PM PST 24 |
Peak memory | 205096 kb |
Host | smart-caa178e7-cc9b-4092-82a2-e783892473d6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=794581255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_alert_test.794581255 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_alert_test/latest |
Test location | /workspace/coverage/default/40.kmac_app.263474875 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 32489776083 ps |
CPU time | 204.49 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:15:12 PM PST 24 |
Peak memory | 239744 kb |
Host | smart-84b3cb8c-ad1d-442b-bdb7-b3fc7f1d18c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=263474875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_app.263474875 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_app/latest |
Test location | /workspace/coverage/default/40.kmac_burst_write.52009985 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 98009696828 ps |
CPU time | 728.68 seconds |
Started | Jan 03 01:10:53 PM PST 24 |
Finished | Jan 03 01:23:57 PM PST 24 |
Peak memory | 230620 kb |
Host | smart-5438c255-c3e7-41ce-a3f2-a24789b0bd7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=52009985 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_burst_write.52009985 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_burst_write/latest |
Test location | /workspace/coverage/default/40.kmac_entropy_refresh.3462084916 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 979421024 ps |
CPU time | 11.57 seconds |
Started | Jan 03 01:11:07 PM PST 24 |
Finished | Jan 03 01:12:11 PM PST 24 |
Peak memory | 223864 kb |
Host | smart-ae7cf982-0665-4b72-b8c0-9cc603313c92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3462084916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_entropy_refresh.3462084916 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/40.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/40.kmac_error.3552619120 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 2471214815 ps |
CPU time | 179.18 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:14:46 PM PST 24 |
Peak memory | 240400 kb |
Host | smart-baf3df25-1c0e-46d2-86dd-a6325b6e42e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3552619120 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_error.3552619120 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_error/latest |
Test location | /workspace/coverage/default/40.kmac_key_error.2267434443 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 492672108 ps |
CPU time | 3.12 seconds |
Started | Jan 03 01:11:21 PM PST 24 |
Finished | Jan 03 01:12:12 PM PST 24 |
Peak memory | 207096 kb |
Host | smart-8d3cf7db-0abe-496b-97f4-bc429dc4d87c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2267434443 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_key_error.2267434443 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_key_error/latest |
Test location | /workspace/coverage/default/40.kmac_lc_escalation.3696343716 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 1225727237 ps |
CPU time | 7.72 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:12:21 PM PST 24 |
Peak memory | 222280 kb |
Host | smart-fa6c394c-8a05-4294-8d60-a8c379a0b122 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3696343716 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_lc_escalation.3696343716 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/40.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/40.kmac_long_msg_and_output.3275857427 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 107349488801 ps |
CPU time | 614.48 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:22:02 PM PST 24 |
Peak memory | 280948 kb |
Host | smart-d1abe31d-163a-4997-9e6c-a6bf492914af |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3275857427 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_long_msg_a nd_output.3275857427 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/40.kmac_sideload.2383827754 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 4207221456 ps |
CPU time | 313.59 seconds |
Started | Jan 03 01:10:49 PM PST 24 |
Finished | Jan 03 01:17:00 PM PST 24 |
Peak memory | 247436 kb |
Host | smart-aa5d2150-c883-4378-805f-22a234f5cf72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2383827754 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_sideload.2383827754 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_sideload/latest |
Test location | /workspace/coverage/default/40.kmac_smoke.2484712207 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 2569486962 ps |
CPU time | 33.04 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:12:21 PM PST 24 |
Peak memory | 218936 kb |
Host | smart-62ca4672-f334-43f8-afd7-d1a26e2ca81c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2484712207 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_smoke.2484712207 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_smoke/latest |
Test location | /workspace/coverage/default/40.kmac_stress_all.2238461243 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 45815188326 ps |
CPU time | 467.77 seconds |
Started | Jan 03 01:11:07 PM PST 24 |
Finished | Jan 03 01:19:47 PM PST 24 |
Peak memory | 315708 kb |
Host | smart-7f848267-523c-4ec4-b117-ae9582432018 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2238461243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all.2238461243 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_stress_all/latest |
Test location | /workspace/coverage/default/40.kmac_stress_all_with_rand_reset.2799409972 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 52620819403 ps |
CPU time | 1479.25 seconds |
Started | Jan 03 01:11:04 PM PST 24 |
Finished | Jan 03 01:36:37 PM PST 24 |
Peak memory | 356904 kb |
Host | smart-430f367d-ffcd-42e0-ba10-4473b7780b7c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2799409972 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all_with_rand_reset.2799409972 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_kmac.3461068825 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 335599319 ps |
CPU time | 4.23 seconds |
Started | Jan 03 01:10:55 PM PST 24 |
Finished | Jan 03 01:11:54 PM PST 24 |
Peak memory | 215676 kb |
Host | smart-fcca8f66-dea2-4883-9c79-23f17833cce1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3461068825 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 40.kmac_test_vectors_kmac.3461068825 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_kmac_xof.3471478399 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 1170689508 ps |
CPU time | 4.56 seconds |
Started | Jan 03 01:10:54 PM PST 24 |
Finished | Jan 03 01:11:54 PM PST 24 |
Peak memory | 215800 kb |
Host | smart-8872ed7a-9d5a-44e6-8fce-5a128714f614 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3471478399 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_kmac_xof.3471478399 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_224.3496437939 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 349941126343 ps |
CPU time | 1806.12 seconds |
Started | Jan 03 01:10:51 PM PST 24 |
Finished | Jan 03 01:41:53 PM PST 24 |
Peak memory | 390324 kb |
Host | smart-166e0fd7-e42c-4d23-8084-f93effdf4b68 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3496437939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_224.3496437939 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_256.727884776 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 17853102072 ps |
CPU time | 1410.62 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:35:19 PM PST 24 |
Peak memory | 372124 kb |
Host | smart-d7cc426d-c89e-456d-a844-c729e56d4783 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=727884776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_256.727884776 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_384.290085651 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 66525532080 ps |
CPU time | 1122.95 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:30:31 PM PST 24 |
Peak memory | 328108 kb |
Host | smart-067ddca7-5c02-4502-8094-c48573f88656 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=290085651 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_384.290085651 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_sha3_512.861889616 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 39693877467 ps |
CPU time | 765.16 seconds |
Started | Jan 03 01:10:56 PM PST 24 |
Finished | Jan 03 01:24:36 PM PST 24 |
Peak memory | 295444 kb |
Host | smart-6f7382fc-d549-40a1-8e14-5d4e02125891 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=861889616 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_512.861889616 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_shake_128.2522459306 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 50784695987 ps |
CPU time | 4017.63 seconds |
Started | Jan 03 01:10:55 PM PST 24 |
Finished | Jan 03 02:18:48 PM PST 24 |
Peak memory | 648916 kb |
Host | smart-811abfb5-3201-452c-ba2d-3c600f9b6be0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2522459306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_128.2522459306 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/40.kmac_test_vectors_shake_256.2322341047 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 297175506555 ps |
CPU time | 3846.8 seconds |
Started | Jan 03 01:10:55 PM PST 24 |
Finished | Jan 03 02:15:57 PM PST 24 |
Peak memory | 563552 kb |
Host | smart-23782fdc-9704-4169-a2e4-b69c1e4745ae |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2322341047 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_256.2322341047 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/40.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/41.kmac_alert_test.284670772 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 69587187 ps |
CPU time | 0.75 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 205068 kb |
Host | smart-dcfffbe3-a2e9-4443-904b-6566159a854b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=284670772 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_alert_test.284670772 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_alert_test/latest |
Test location | /workspace/coverage/default/41.kmac_app.975354687 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 35041254045 ps |
CPU time | 203.08 seconds |
Started | Jan 03 01:11:06 PM PST 24 |
Finished | Jan 03 01:15:22 PM PST 24 |
Peak memory | 239920 kb |
Host | smart-7eb4e681-d6f8-47fa-95a6-2a45a1967bd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=975354687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_app.975354687 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_app/latest |
Test location | /workspace/coverage/default/41.kmac_burst_write.2327376231 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 5288969776 ps |
CPU time | 209.47 seconds |
Started | Jan 03 01:11:31 PM PST 24 |
Finished | Jan 03 01:15:43 PM PST 24 |
Peak memory | 225604 kb |
Host | smart-a83c74b6-5dcb-433a-ac8c-1877cb6c223e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2327376231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_burst_write.2327376231 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_burst_write/latest |
Test location | /workspace/coverage/default/41.kmac_entropy_refresh.3221954795 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 131393839693 ps |
CPU time | 242.54 seconds |
Started | Jan 03 01:11:35 PM PST 24 |
Finished | Jan 03 01:16:18 PM PST 24 |
Peak memory | 241448 kb |
Host | smart-351c1ffb-2a5a-4092-9344-b91402406a34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3221954795 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_entropy_refresh.3221954795 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/41.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/41.kmac_error.11152550 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 1068087289 ps |
CPU time | 6.31 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:12:19 PM PST 24 |
Peak memory | 219476 kb |
Host | smart-099aeb73-05e2-47d3-8b8c-5feeccd622d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=11152550 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_error.11152550 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_error/latest |
Test location | /workspace/coverage/default/41.kmac_key_error.2692299973 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 767360401 ps |
CPU time | 1.85 seconds |
Started | Jan 03 01:11:06 PM PST 24 |
Finished | Jan 03 01:12:01 PM PST 24 |
Peak memory | 207444 kb |
Host | smart-35ec3caa-e76d-46ee-9e1c-6982663bebb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2692299973 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_key_error.2692299973 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_key_error/latest |
Test location | /workspace/coverage/default/41.kmac_lc_escalation.2114934849 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 1779639671 ps |
CPU time | 40.7 seconds |
Started | Jan 03 01:11:10 PM PST 24 |
Finished | Jan 03 01:12:41 PM PST 24 |
Peak memory | 232120 kb |
Host | smart-b9e94182-080f-481a-ad1c-ea576baf2a77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2114934849 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_lc_escalation.2114934849 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/41.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/41.kmac_long_msg_and_output.383387450 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 8767302591 ps |
CPU time | 177.49 seconds |
Started | Jan 03 01:11:05 PM PST 24 |
Finished | Jan 03 01:14:56 PM PST 24 |
Peak memory | 233328 kb |
Host | smart-6c41cf03-7f11-4726-8bd7-c74c55d4a084 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=383387450 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_long_msg_an d_output.383387450 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/41.kmac_sideload.1109237117 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 1152922594 ps |
CPU time | 22.91 seconds |
Started | Jan 03 01:11:10 PM PST 24 |
Finished | Jan 03 01:12:24 PM PST 24 |
Peak memory | 220788 kb |
Host | smart-8dc22587-2f95-4f4f-b741-92c2a592c3c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1109237117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_sideload.1109237117 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_sideload/latest |
Test location | /workspace/coverage/default/41.kmac_smoke.3842511304 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 690020387 ps |
CPU time | 5.77 seconds |
Started | Jan 03 01:11:09 PM PST 24 |
Finished | Jan 03 01:12:06 PM PST 24 |
Peak memory | 218692 kb |
Host | smart-38d4cc62-05c5-40e3-8f22-d54aa14fd787 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3842511304 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_smoke.3842511304 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_smoke/latest |
Test location | /workspace/coverage/default/41.kmac_stress_all.817270875 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 49018158525 ps |
CPU time | 351.16 seconds |
Started | Jan 03 01:11:20 PM PST 24 |
Finished | Jan 03 01:18:00 PM PST 24 |
Peak memory | 267644 kb |
Host | smart-1d779b2a-0660-414f-adf5-b993f9d70f64 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=817270875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all.817270875 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_stress_all/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_kmac.3321954619 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 268982920 ps |
CPU time | 3.95 seconds |
Started | Jan 03 01:11:27 PM PST 24 |
Finished | Jan 03 01:12:15 PM PST 24 |
Peak memory | 215684 kb |
Host | smart-e430f275-4c92-43ca-bfd8-9751cc3fd9f7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3321954619 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 41.kmac_test_vectors_kmac.3321954619 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_kmac_xof.1297644775 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 128416574 ps |
CPU time | 3.87 seconds |
Started | Jan 03 01:11:05 PM PST 24 |
Finished | Jan 03 01:12:02 PM PST 24 |
Peak memory | 209032 kb |
Host | smart-9a96bff9-047a-48ca-b4d6-37c1e3c06d09 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1297644775 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_kmac_xof.1297644775 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_224.3535397604 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 193345405560 ps |
CPU time | 1930.37 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:44:23 PM PST 24 |
Peak memory | 390124 kb |
Host | smart-a4a3c261-f9b9-4c61-a967-5a6dd4e688e6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3535397604 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_224.3535397604 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_256.2717911278 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 85059549739 ps |
CPU time | 1398.42 seconds |
Started | Jan 03 01:10:50 PM PST 24 |
Finished | Jan 03 01:35:05 PM PST 24 |
Peak memory | 376704 kb |
Host | smart-d0f4dc07-458b-4c42-9102-019bd51da8b7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2717911278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_256.2717911278 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_384.1970719397 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 56517549313 ps |
CPU time | 1091.58 seconds |
Started | Jan 03 01:10:52 PM PST 24 |
Finished | Jan 03 01:30:00 PM PST 24 |
Peak memory | 333960 kb |
Host | smart-913069ae-ae4c-4848-b7d9-2ffb2787aa9e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1970719397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_384.1970719397 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_sha3_512.2619763051 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 65748728294 ps |
CPU time | 867.64 seconds |
Started | Jan 03 01:13:13 PM PST 24 |
Finished | Jan 03 01:28:27 PM PST 24 |
Peak memory | 291936 kb |
Host | smart-e1fa40c0-b638-464e-b093-8a534daed4dc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2619763051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_512.2619763051 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_shake_128.101376725 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 2782791677077 ps |
CPU time | 4769.89 seconds |
Started | Jan 03 01:11:08 PM PST 24 |
Finished | Jan 03 02:31:31 PM PST 24 |
Peak memory | 649424 kb |
Host | smart-365fd177-9e54-4814-a62e-c81efcf0b9d3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=101376725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_128.101376725 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/41.kmac_test_vectors_shake_256.505407726 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 162292660994 ps |
CPU time | 3459.71 seconds |
Started | Jan 03 01:11:21 PM PST 24 |
Finished | Jan 03 02:09:49 PM PST 24 |
Peak memory | 572076 kb |
Host | smart-ecbeeb01-b802-4297-b718-378bd68f10ec |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=505407726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_256.505407726 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/41.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/42.kmac_alert_test.951383358 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 174351129 ps |
CPU time | 0.81 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:12:30 PM PST 24 |
Peak memory | 205180 kb |
Host | smart-9c0f7784-9f85-4548-b981-0348c5842fd6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=951383358 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_alert_test.951383358 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_alert_test/latest |
Test location | /workspace/coverage/default/42.kmac_app.3864620411 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 164674755432 ps |
CPU time | 224.6 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:16:10 PM PST 24 |
Peak memory | 236448 kb |
Host | smart-9c0c785a-3143-4ae0-9289-7db7ebbdea96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3864620411 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_app.3864620411 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_app/latest |
Test location | /workspace/coverage/default/42.kmac_burst_write.3206377496 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 64944811283 ps |
CPU time | 784.48 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:25:17 PM PST 24 |
Peak memory | 239696 kb |
Host | smart-7a2c7551-e8a0-4393-bd56-22d57b57a78f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3206377496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_burst_write.3206377496 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_burst_write/latest |
Test location | /workspace/coverage/default/42.kmac_entropy_refresh.3943965865 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 69149735897 ps |
CPU time | 323.28 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:17:55 PM PST 24 |
Peak memory | 246712 kb |
Host | smart-257b8e43-c00b-4f39-8868-9cac9b50f460 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3943965865 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_entropy_refresh.3943965865 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/42.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/42.kmac_error.2939926615 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 101590292628 ps |
CPU time | 256 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:16:45 PM PST 24 |
Peak memory | 248832 kb |
Host | smart-e30b8a1b-ae01-42cf-ab03-9480def2c421 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2939926615 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_error.2939926615 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_error/latest |
Test location | /workspace/coverage/default/42.kmac_lc_escalation.1383696303 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 46366232 ps |
CPU time | 1.28 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:12:30 PM PST 24 |
Peak memory | 215580 kb |
Host | smart-b32693eb-f99a-4904-af29-661b077df163 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1383696303 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_lc_escalation.1383696303 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/42.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/42.kmac_long_msg_and_output.2944731631 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 852273148268 ps |
CPU time | 2263.9 seconds |
Started | Jan 03 01:11:20 PM PST 24 |
Finished | Jan 03 01:49:53 PM PST 24 |
Peak memory | 425184 kb |
Host | smart-8bdd8f24-45c4-4f7f-b8a0-daa3dd277786 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2944731631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_long_msg_a nd_output.2944731631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/42.kmac_sideload.4124103263 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 52911173734 ps |
CPU time | 294.56 seconds |
Started | Jan 03 01:11:37 PM PST 24 |
Finished | Jan 03 01:17:11 PM PST 24 |
Peak memory | 245284 kb |
Host | smart-9c778ec8-eaec-4694-aebf-7d1f9a0d8f63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4124103263 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_sideload.4124103263 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_sideload/latest |
Test location | /workspace/coverage/default/42.kmac_smoke.545595122 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 4057353187 ps |
CPU time | 41.65 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:12:56 PM PST 24 |
Peak memory | 216728 kb |
Host | smart-76605688-7045-43c4-91b4-90366b6a8ba4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=545595122 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_smoke.545595122 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_smoke/latest |
Test location | /workspace/coverage/default/42.kmac_stress_all.920319105 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 108118340511 ps |
CPU time | 2124.12 seconds |
Started | Jan 03 01:11:48 PM PST 24 |
Finished | Jan 03 01:47:48 PM PST 24 |
Peak memory | 449180 kb |
Host | smart-55bbde67-9cc9-426a-8741-c64dcb93c242 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=920319105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all.920319105 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_stress_all/latest |
Test location | /workspace/coverage/default/42.kmac_stress_all_with_rand_reset.2688850254 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 42560589178 ps |
CPU time | 1359.74 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:35:08 PM PST 24 |
Peak memory | 350616 kb |
Host | smart-9189cfff-2aed-490b-9e3a-8a9fece97583 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2688850254 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all_with_rand_reset.2688850254 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_kmac.532519814 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 676609311 ps |
CPU time | 4.44 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:12:33 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-6018f146-a5f4-4f03-a4cd-1b3343f0cb4d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=532519814 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 42.kmac_test_vectors_kmac.532519814 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_kmac_xof.1502978671 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 2731656141 ps |
CPU time | 5.01 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:12:36 PM PST 24 |
Peak memory | 215736 kb |
Host | smart-5305d5ab-27f9-4406-a1db-7e17fed784c8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1502978671 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_kmac_xof.1502978671 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_224.4008574256 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 82936349731 ps |
CPU time | 1745.26 seconds |
Started | Jan 03 01:11:47 PM PST 24 |
Finished | Jan 03 01:41:29 PM PST 24 |
Peak memory | 378428 kb |
Host | smart-18cf72b4-1e9a-4855-bfab-c7b63f8febaa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4008574256 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_224.4008574256 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_256.2014564558 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 72428441530 ps |
CPU time | 1460.99 seconds |
Started | Jan 03 01:11:38 PM PST 24 |
Finished | Jan 03 01:36:39 PM PST 24 |
Peak memory | 366352 kb |
Host | smart-797c246c-cc72-4187-8414-ee8db045fb50 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2014564558 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_256.2014564558 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_384.753700654 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 47649889253 ps |
CPU time | 1252.14 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:33:16 PM PST 24 |
Peak memory | 328072 kb |
Host | smart-abcbe4ad-82f5-43fb-b2d2-cdc7429f8f6c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=753700654 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_384.753700654 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_sha3_512.1491856885 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 201906142144 ps |
CPU time | 1006.61 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:29:09 PM PST 24 |
Peak memory | 293152 kb |
Host | smart-d924aedf-4153-4f32-9074-1a505f4c46e7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1491856885 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_512.1491856885 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_shake_128.3986498765 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 51227910996 ps |
CPU time | 4108.83 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 02:20:58 PM PST 24 |
Peak memory | 658844 kb |
Host | smart-cf0e9b17-29df-4161-a6b1-ff1a373f947f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3986498765 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_128.3986498765 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/42.kmac_test_vectors_shake_256.3841287370 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 45100548425 ps |
CPU time | 3514.53 seconds |
Started | Jan 03 01:11:37 PM PST 24 |
Finished | Jan 03 02:10:52 PM PST 24 |
Peak memory | 570000 kb |
Host | smart-a340dcf6-b7e4-4ff4-81d1-b4ceebb5158f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3841287370 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_256.3841287370 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/42.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/43.kmac_alert_test.2205211943 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 34462304 ps |
CPU time | 0.74 seconds |
Started | Jan 03 01:11:07 PM PST 24 |
Finished | Jan 03 01:12:00 PM PST 24 |
Peak memory | 205212 kb |
Host | smart-ada9baaf-9c66-4747-8574-e3f35638c05b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2205211943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_alert_test.2205211943 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_alert_test/latest |
Test location | /workspace/coverage/default/43.kmac_app.322013062 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 8270027769 ps |
CPU time | 178.33 seconds |
Started | Jan 03 01:11:57 PM PST 24 |
Finished | Jan 03 01:15:32 PM PST 24 |
Peak memory | 238948 kb |
Host | smart-0045a723-89b3-4bd1-8402-dae44b2979a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=322013062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_app.322013062 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_app/latest |
Test location | /workspace/coverage/default/43.kmac_burst_write.1790761952 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 1246594989 ps |
CPU time | 22.09 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:55 PM PST 24 |
Peak memory | 223920 kb |
Host | smart-e2256677-967f-45ee-a2fb-837064a3e740 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1790761952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_burst_write.1790761952 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_burst_write/latest |
Test location | /workspace/coverage/default/43.kmac_entropy_refresh.399550142 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 3494778777 ps |
CPU time | 17.73 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:12:49 PM PST 24 |
Peak memory | 223972 kb |
Host | smart-97fe40b8-55a6-4182-a780-bfa6ce843e4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=399550142 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_entropy_refresh.399550142 +enable_masking=0 +sw _key_masked=0 |
Directory | /workspace/43.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/43.kmac_error.541599260 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 9124107249 ps |
CPU time | 345.97 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:18:17 PM PST 24 |
Peak memory | 256608 kb |
Host | smart-c32b7972-b25d-4be2-9d11-6bb35275f536 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=541599260 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_error.541599260 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_error/latest |
Test location | /workspace/coverage/default/43.kmac_key_error.3307571737 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 1834686829 ps |
CPU time | 2.85 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:35 PM PST 24 |
Peak memory | 207544 kb |
Host | smart-cec314a6-21b6-44b1-8c97-7855dfd27c02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3307571737 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_key_error.3307571737 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_key_error/latest |
Test location | /workspace/coverage/default/43.kmac_lc_escalation.1519505579 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 92969992 ps |
CPU time | 1.14 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:34 PM PST 24 |
Peak memory | 215616 kb |
Host | smart-e0abd1e7-8f48-4e20-9771-c72b15f2754b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1519505579 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_lc_escalation.1519505579 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/43.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/43.kmac_long_msg_and_output.356933124 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 17097758012 ps |
CPU time | 437.09 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:19:46 PM PST 24 |
Peak memory | 263680 kb |
Host | smart-75f6799a-3710-44fa-8b3a-bb74301f515c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=356933124 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_long_msg_an d_output.356933124 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/43.kmac_sideload.532216500 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 140026614585 ps |
CPU time | 189.7 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:15:41 PM PST 24 |
Peak memory | 236448 kb |
Host | smart-e7dd0851-1d13-4555-9bee-5c69d4b04c32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=532216500 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_sideload.532216500 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_sideload/latest |
Test location | /workspace/coverage/default/43.kmac_smoke.205943247 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 1906332223 ps |
CPU time | 46.73 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:13:15 PM PST 24 |
Peak memory | 218920 kb |
Host | smart-ed3befe8-8faa-413a-a7b3-0a313ce2ad4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=205943247 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_smoke.205943247 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_smoke/latest |
Test location | /workspace/coverage/default/43.kmac_stress_all.1788660677 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 229295034108 ps |
CPU time | 1148.06 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:31:42 PM PST 24 |
Peak memory | 370620 kb |
Host | smart-f1d77e4a-0730-4840-88d0-3ea92bc07ce2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1788660677 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_stress_all.1788660677 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_stress_all/latest |
Test location | /workspace/coverage/default/43.kmac_stress_all_with_rand_reset.2775088822 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 87398522188 ps |
CPU time | 448.29 seconds |
Started | Jan 03 01:11:21 PM PST 24 |
Finished | Jan 03 01:19:37 PM PST 24 |
Peak memory | 270284 kb |
Host | smart-494da9c4-c0a1-4d6d-bca5-8df7bdab984c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2775088822 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_stress_all_with_rand_reset.2775088822 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_kmac.957712937 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 1016517601 ps |
CPU time | 4.15 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:37 PM PST 24 |
Peak memory | 208512 kb |
Host | smart-6e1fabf3-6a1d-45c2-bf46-52e647bb2c06 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=957712937 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 43.kmac_test_vectors_kmac.957712937 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_kmac_xof.4283223359 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 263773923 ps |
CPU time | 3.84 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:36 PM PST 24 |
Peak memory | 215628 kb |
Host | smart-ed8e8339-b4cb-4f6d-b228-3fb3d4086fb5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4283223359 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_kmac_xof.4283223359 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_224.951741590 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 133880115555 ps |
CPU time | 1684.25 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:40:33 PM PST 24 |
Peak memory | 396072 kb |
Host | smart-e1dea330-b6f5-4fa1-a62a-66f5144d3e8a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=951741590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_224.951741590 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_256.3463936127 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 75270784884 ps |
CPU time | 1319.26 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:34:28 PM PST 24 |
Peak memory | 365112 kb |
Host | smart-0514abde-0066-47d6-8232-ab7c7d777b3e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3463936127 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_256.3463936127 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_384.1217031764 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 73643500035 ps |
CPU time | 1392.75 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:35:45 PM PST 24 |
Peak memory | 335936 kb |
Host | smart-065c194b-330d-4f0b-b293-d063a341aa9e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1217031764 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_384.1217031764 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_sha3_512.3357011809 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 33885159259 ps |
CPU time | 875.4 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:27:08 PM PST 24 |
Peak memory | 293768 kb |
Host | smart-d28cb849-0470-44c7-b448-c46bcb13dfd4 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3357011809 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_512.3357011809 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_shake_128.1885700266 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 104743929347 ps |
CPU time | 4103.77 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 02:20:57 PM PST 24 |
Peak memory | 638812 kb |
Host | smart-76bd3f6c-7ae9-4d0b-b1cc-3143a8c4a262 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1885700266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_128.1885700266 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/43.kmac_test_vectors_shake_256.3749652593 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 180831000560 ps |
CPU time | 3338.1 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 02:08:12 PM PST 24 |
Peak memory | 563244 kb |
Host | smart-060c9009-35cf-431b-b738-6a6f6a2b2c03 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3749652593 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_256.3749652593 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/43.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/44.kmac_alert_test.879503048 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 39880773 ps |
CPU time | 0.74 seconds |
Started | Jan 03 01:11:35 PM PST 24 |
Finished | Jan 03 01:12:16 PM PST 24 |
Peak memory | 205208 kb |
Host | smart-f7256c98-4fdc-4dbd-8119-4b66d6927ecd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=879503048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_alert_test.879503048 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_alert_test/latest |
Test location | /workspace/coverage/default/44.kmac_app.1689958228 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 5932551581 ps |
CPU time | 31.64 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:12:54 PM PST 24 |
Peak memory | 223920 kb |
Host | smart-25819b59-6624-4349-a0e2-47275cb36967 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1689958228 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_app.1689958228 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_app/latest |
Test location | /workspace/coverage/default/44.kmac_burst_write.2109740507 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 65128580373 ps |
CPU time | 278.51 seconds |
Started | Jan 03 01:11:32 PM PST 24 |
Finished | Jan 03 01:16:52 PM PST 24 |
Peak memory | 226944 kb |
Host | smart-6678e07d-c920-4cc9-b5bf-faebefa8e497 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2109740507 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_burst_write.2109740507 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_burst_write/latest |
Test location | /workspace/coverage/default/44.kmac_entropy_refresh.833358530 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 7390395411 ps |
CPU time | 115.83 seconds |
Started | Jan 03 01:11:48 PM PST 24 |
Finished | Jan 03 01:14:20 PM PST 24 |
Peak memory | 233188 kb |
Host | smart-a707b5a8-308f-49cc-ae2d-cfa9814b5042 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=833358530 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_entropy_refresh.833358530 +enable_masking=0 +sw _key_masked=0 |
Directory | /workspace/44.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/44.kmac_error.1280911806 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 52130958157 ps |
CPU time | 268.64 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:16:45 PM PST 24 |
Peak memory | 249532 kb |
Host | smart-4c5c184d-0d98-46a2-b744-df6edeebd182 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1280911806 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_error.1280911806 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_error/latest |
Test location | /workspace/coverage/default/44.kmac_key_error.2167647201 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 548684316 ps |
CPU time | 2.23 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:12:24 PM PST 24 |
Peak memory | 207224 kb |
Host | smart-13ac6fe5-5e39-4f1c-baf2-6f169e143ffe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2167647201 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_key_error.2167647201 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_key_error/latest |
Test location | /workspace/coverage/default/44.kmac_lc_escalation.2224716060 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 681110105 ps |
CPU time | 7.84 seconds |
Started | Jan 03 01:11:47 PM PST 24 |
Finished | Jan 03 01:12:31 PM PST 24 |
Peak memory | 223928 kb |
Host | smart-43d85f9b-1cdc-4761-aba4-17748e9980f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2224716060 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_lc_escalation.2224716060 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/44.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/44.kmac_long_msg_and_output.921234610 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 20594036127 ps |
CPU time | 1671.66 seconds |
Started | Jan 03 01:11:05 PM PST 24 |
Finished | Jan 03 01:39:50 PM PST 24 |
Peak memory | 410448 kb |
Host | smart-f4b16a9c-c3c2-4e7c-98b9-1cd2eef4dadf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=921234610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_long_msg_an d_output.921234610 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/44.kmac_sideload.1821335024 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 118788350119 ps |
CPU time | 346.77 seconds |
Started | Jan 03 01:11:20 PM PST 24 |
Finished | Jan 03 01:17:56 PM PST 24 |
Peak memory | 245448 kb |
Host | smart-6702d647-34d4-419b-9e23-8caa972422b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1821335024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_sideload.1821335024 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_sideload/latest |
Test location | /workspace/coverage/default/44.kmac_smoke.1763319945 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 31511584117 ps |
CPU time | 46.21 seconds |
Started | Jan 03 01:11:19 PM PST 24 |
Finished | Jan 03 01:12:55 PM PST 24 |
Peak memory | 217784 kb |
Host | smart-e3a0d4ce-5b21-406c-a262-a2604edeef83 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1763319945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_smoke.1763319945 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_smoke/latest |
Test location | /workspace/coverage/default/44.kmac_stress_all.4166744261 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 5446338250 ps |
CPU time | 115.44 seconds |
Started | Jan 03 01:11:31 PM PST 24 |
Finished | Jan 03 01:14:09 PM PST 24 |
Peak memory | 232920 kb |
Host | smart-fa6e8889-b2ec-4860-82d7-4999e587e633 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=4166744261 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all.4166744261 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_stress_all/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_kmac.3054228644 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 181548674 ps |
CPU time | 4.76 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:12:33 PM PST 24 |
Peak memory | 215692 kb |
Host | smart-c3799209-7643-4d0a-8a28-aa7166fe688c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3054228644 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 44.kmac_test_vectors_kmac.3054228644 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_kmac_xof.2275089283 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 64369397 ps |
CPU time | 3.99 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:12:20 PM PST 24 |
Peak memory | 208400 kb |
Host | smart-30376303-eae7-43cf-8285-02243809ed7a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2275089283 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_kmac_xof.2275089283 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_224.3655354254 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 18863886781 ps |
CPU time | 1464.21 seconds |
Started | Jan 03 01:11:09 PM PST 24 |
Finished | Jan 03 01:36:25 PM PST 24 |
Peak memory | 373968 kb |
Host | smart-b74d826e-1931-4b29-b9ce-c4fc7d46c9d0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3655354254 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_224.3655354254 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_256.2048956481 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 18200115764 ps |
CPU time | 1444.03 seconds |
Started | Jan 03 01:11:20 PM PST 24 |
Finished | Jan 03 01:36:13 PM PST 24 |
Peak memory | 371408 kb |
Host | smart-d81e2221-c95b-4ddc-a439-aa7838a275aa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2048956481 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_256.2048956481 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_384.4282407188 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 584605342691 ps |
CPU time | 1547.07 seconds |
Started | Jan 03 01:11:28 PM PST 24 |
Finished | Jan 03 01:38:00 PM PST 24 |
Peak memory | 334116 kb |
Host | smart-6415efc4-e088-43d7-bd94-700f936de4cb |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4282407188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_384.4282407188 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_sha3_512.3285185287 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 38304387990 ps |
CPU time | 738.35 seconds |
Started | Jan 03 01:11:45 PM PST 24 |
Finished | Jan 03 01:24:40 PM PST 24 |
Peak memory | 295940 kb |
Host | smart-7fbc3a5e-6048-4720-acf6-6954c335d115 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3285185287 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_512.3285185287 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_shake_128.2099246844 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 202004528177 ps |
CPU time | 3960.11 seconds |
Started | Jan 03 01:11:23 PM PST 24 |
Finished | Jan 03 02:18:10 PM PST 24 |
Peak memory | 643432 kb |
Host | smart-5b4dc48a-b8c2-46fe-a7ca-50b42f79cbcd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2099246844 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_128.2099246844 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/44.kmac_test_vectors_shake_256.424547557 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 576285263964 ps |
CPU time | 4372.92 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 02:25:16 PM PST 24 |
Peak memory | 547676 kb |
Host | smart-ee67b158-9906-41ac-b572-0d06febf58d8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=424547557 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_256.424547557 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/44.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/45.kmac_alert_test.281682574 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 18378314 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:12:34 PM PST 24 |
Peak memory | 205148 kb |
Host | smart-f782578c-07eb-4ede-9c3c-034347ab3dd7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=281682574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_alert_test.281682574 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_alert_test/latest |
Test location | /workspace/coverage/default/45.kmac_burst_write.2706078605 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 5925779406 ps |
CPU time | 497.76 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:20:46 PM PST 24 |
Peak memory | 230172 kb |
Host | smart-7eaa6867-0c07-407a-8f7c-4f88fa51c3a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2706078605 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_burst_write.2706078605 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_burst_write/latest |
Test location | /workspace/coverage/default/45.kmac_entropy_refresh.566338988 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 8521636601 ps |
CPU time | 162.33 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:15:11 PM PST 24 |
Peak memory | 238980 kb |
Host | smart-4cb6b8d9-184f-492e-a571-c8e6f7857039 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=566338988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_entropy_refresh.566338988 +enable_masking=0 +sw _key_masked=0 |
Directory | /workspace/45.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/45.kmac_error.3430370697 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 49883853297 ps |
CPU time | 256.24 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:16:42 PM PST 24 |
Peak memory | 248944 kb |
Host | smart-cf10ebe5-239f-45fa-bac5-4e3c81e2b52b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3430370697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_error.3430370697 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_error/latest |
Test location | /workspace/coverage/default/45.kmac_key_error.809391299 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 1087398503 ps |
CPU time | 3.22 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:12:34 PM PST 24 |
Peak memory | 207172 kb |
Host | smart-985d6220-7b90-41a3-b399-aefdb835cd2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=809391299 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_key_error.809391299 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_key_error/latest |
Test location | /workspace/coverage/default/45.kmac_lc_escalation.1022574113 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 113027172 ps |
CPU time | 1.18 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:12:33 PM PST 24 |
Peak memory | 215576 kb |
Host | smart-ccacf920-1074-4795-bbe8-e67c2f4929b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1022574113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_lc_escalation.1022574113 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/45.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/45.kmac_long_msg_and_output.1168500688 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 30464661696 ps |
CPU time | 237.72 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:16:24 PM PST 24 |
Peak memory | 240572 kb |
Host | smart-a8aece28-a5c9-45b2-86b0-bf84c5c26674 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1168500688 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_long_msg_a nd_output.1168500688 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/45.kmac_sideload.3890298884 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 51453782045 ps |
CPU time | 347.75 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:18:13 PM PST 24 |
Peak memory | 246864 kb |
Host | smart-84b270c5-d8dc-4238-9923-6debc9760dda |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3890298884 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_sideload.3890298884 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_sideload/latest |
Test location | /workspace/coverage/default/45.kmac_smoke.132483296 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 14508345413 ps |
CPU time | 64.2 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:13:30 PM PST 24 |
Peak memory | 217548 kb |
Host | smart-6abb0f5f-a3f0-4c24-b1d2-98f81d4bb0df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=132483296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_smoke.132483296 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_smoke/latest |
Test location | /workspace/coverage/default/45.kmac_stress_all.1583248397 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 6107109921 ps |
CPU time | 106.38 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:14:17 PM PST 24 |
Peak memory | 255528 kb |
Host | smart-7b1e38b5-2571-4fcc-bdfa-234935201888 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1583248397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all.1583248397 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_stress_all/latest |
Test location | /workspace/coverage/default/45.kmac_stress_all_with_rand_reset.2078142382 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 24167061358 ps |
CPU time | 236.5 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:16:25 PM PST 24 |
Peak memory | 250320 kb |
Host | smart-5f322d59-f1cd-4941-b2d1-d1dcd4f3991f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2078142382 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all_with_rand_reset.2078142382 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_kmac.1982125222 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 176207717 ps |
CPU time | 4.36 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:12:33 PM PST 24 |
Peak memory | 215720 kb |
Host | smart-8d1ba255-8227-4511-903b-8c6e9fe22d77 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1982125222 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 45.kmac_test_vectors_kmac.1982125222 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_kmac_xof.3531943069 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 274809859 ps |
CPU time | 3.9 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 215660 kb |
Host | smart-580dd456-f82b-4323-b59b-85eb4e94c9ac |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3531943069 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_kmac_xof.3531943069 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_224.1094332494 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 348492879938 ps |
CPU time | 1822.79 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:42:49 PM PST 24 |
Peak memory | 388716 kb |
Host | smart-600e4143-1f8e-4c81-94d2-b2f9cb0b028a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1094332494 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_224.1094332494 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_256.3528938200 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 18322318529 ps |
CPU time | 1471.41 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:36:58 PM PST 24 |
Peak memory | 389124 kb |
Host | smart-62c27929-5942-490f-9539-3fb8d898f6b0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3528938200 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_256.3528938200 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_384.3054421528 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 395796900335 ps |
CPU time | 1406.86 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:35:58 PM PST 24 |
Peak memory | 338488 kb |
Host | smart-48dccfd6-6964-4cc6-9093-d291d0e4801b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3054421528 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_384.3054421528 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_sha3_512.501910501 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 72538622022 ps |
CPU time | 877.31 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:27:06 PM PST 24 |
Peak memory | 290816 kb |
Host | smart-1b72415e-c5c7-4aa5-98ac-a0458836894e |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=501910501 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_512.501910501 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_shake_128.884228334 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 507353056368 ps |
CPU time | 5162.65 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 02:38:32 PM PST 24 |
Peak memory | 638812 kb |
Host | smart-f6a444b6-2c0a-4b7f-b675-cd60549ee0b3 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=884228334 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_128.884228334 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/45.kmac_test_vectors_shake_256.3385630783 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 173454983908 ps |
CPU time | 3328.79 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 02:07:58 PM PST 24 |
Peak memory | 564696 kb |
Host | smart-c8f63b29-cd31-4c96-a4be-f119a24d9e43 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3385630783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_256.3385630783 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/45.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/46.kmac_alert_test.4196057705 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 50328912 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:12:17 PM PST 24 |
Peak memory | 205116 kb |
Host | smart-7009a508-d361-494b-a8a5-e5db1cae6641 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4196057705 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_alert_test.4196057705 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_alert_test/latest |
Test location | /workspace/coverage/default/46.kmac_app.428755631 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 21584808144 ps |
CPU time | 213.67 seconds |
Started | Jan 03 01:11:28 PM PST 24 |
Finished | Jan 03 01:15:46 PM PST 24 |
Peak memory | 239100 kb |
Host | smart-13cdb9a2-a148-44f5-9aac-5a8c3976d676 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=428755631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_app.428755631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_app/latest |
Test location | /workspace/coverage/default/46.kmac_burst_write.1766396445 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 18240998094 ps |
CPU time | 416.84 seconds |
Started | Jan 03 01:11:35 PM PST 24 |
Finished | Jan 03 01:19:13 PM PST 24 |
Peak memory | 228620 kb |
Host | smart-055999f1-854a-45d1-b468-cfb0ca939355 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1766396445 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_burst_write.1766396445 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_burst_write/latest |
Test location | /workspace/coverage/default/46.kmac_entropy_refresh.4259351788 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 2389836101 ps |
CPU time | 17.33 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:12:43 PM PST 24 |
Peak memory | 223976 kb |
Host | smart-c12a5133-c143-4050-9f9d-33f5795a9af3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4259351788 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_entropy_refresh.4259351788 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/46.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/46.kmac_error.1943448965 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 22620661252 ps |
CPU time | 309.06 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:17:31 PM PST 24 |
Peak memory | 256644 kb |
Host | smart-10b32cc6-4d2b-41fb-b77d-241066e2ecdd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1943448965 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_error.1943448965 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_error/latest |
Test location | /workspace/coverage/default/46.kmac_key_error.1187332562 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 1017963520 ps |
CPU time | 5.17 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:12:22 PM PST 24 |
Peak memory | 207316 kb |
Host | smart-55b903db-4451-4da2-a601-45e07d02ae1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1187332562 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_key_error.1187332562 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_key_error/latest |
Test location | /workspace/coverage/default/46.kmac_lc_escalation.993332058 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 88299653 ps |
CPU time | 1.32 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:12:23 PM PST 24 |
Peak memory | 215532 kb |
Host | smart-e38a9a09-17d7-4081-9d0a-916ebe63b9a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=993332058 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_lc_escalation.993332058 +enable_masking=0 +sw_key _masked=0 |
Directory | /workspace/46.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/46.kmac_long_msg_and_output.43104630 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 32823909812 ps |
CPU time | 1319.08 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:34:22 PM PST 24 |
Peak memory | 367148 kb |
Host | smart-9cdedf17-fde6-4947-b9cb-aab6078f361d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=43104630 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_and _output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_long_msg_and _output.43104630 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/46.kmac_sideload.605499535 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 4699860022 ps |
CPU time | 152.78 seconds |
Started | Jan 03 01:11:37 PM PST 24 |
Finished | Jan 03 01:14:49 PM PST 24 |
Peak memory | 234712 kb |
Host | smart-3e85bad1-e0ac-4f2a-8a40-7605e7b406de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=605499535 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_sideload.605499535 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_sideload/latest |
Test location | /workspace/coverage/default/46.kmac_smoke.2941075315 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 7596118115 ps |
CPU time | 31.68 seconds |
Started | Jan 03 01:11:45 PM PST 24 |
Finished | Jan 03 01:12:53 PM PST 24 |
Peak memory | 219060 kb |
Host | smart-3591def7-6786-4df2-82c8-450d1282c4df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2941075315 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_smoke.2941075315 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_smoke/latest |
Test location | /workspace/coverage/default/46.kmac_stress_all.9197013 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 86965010156 ps |
CPU time | 1517.81 seconds |
Started | Jan 03 01:11:38 PM PST 24 |
Finished | Jan 03 01:37:35 PM PST 24 |
Peak memory | 419156 kb |
Host | smart-8e197fa7-e474-4f28-8903-c6692cea2504 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=9197013 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all.9197013 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_stress_all/latest |
Test location | /workspace/coverage/default/46.kmac_stress_all_with_rand_reset.1143127883 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 119226117747 ps |
CPU time | 1515.78 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:37:32 PM PST 24 |
Peak memory | 390572 kb |
Host | smart-7403fe24-f8c3-4297-ad5e-115086c4cf24 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1143127883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all_with_rand_reset.1143127883 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_kmac.3849350366 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 74755294 ps |
CPU time | 4.12 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 215760 kb |
Host | smart-672ef4d7-a2f8-4cd6-ba98-9cf2cfe67d15 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3849350366 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 46.kmac_test_vectors_kmac.3849350366 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_kmac_xof.972112544 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 464312134 ps |
CPU time | 4.74 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 215676 kb |
Host | smart-1bc9f6f1-777d-4843-adca-fd07d5bb0d70 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=972112544 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 46.kmac_test_vectors_kmac_xof.972112544 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_224.1357626922 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 78284567236 ps |
CPU time | 1525.75 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:37:48 PM PST 24 |
Peak memory | 391292 kb |
Host | smart-4e802b66-fce4-4658-b3ba-0b31034b0008 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1357626922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_224.1357626922 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_256.297358338 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 91628988901 ps |
CPU time | 1584.02 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:38:40 PM PST 24 |
Peak memory | 393680 kb |
Host | smart-d375021d-79b5-4e87-96ca-9a94ca5f81db |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=297358338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_256.297358338 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_384.2853491905 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 54827829063 ps |
CPU time | 1147.38 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:31:20 PM PST 24 |
Peak memory | 336532 kb |
Host | smart-024be0f5-8834-4c3a-817f-2d1e80927f00 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2853491905 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_384.2853491905 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_sha3_512.631436745 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 19335083684 ps |
CPU time | 751.37 seconds |
Started | Jan 03 01:11:18 PM PST 24 |
Finished | Jan 03 01:24:38 PM PST 24 |
Peak memory | 294288 kb |
Host | smart-cbf3622d-abdc-4138-9f17-790f32e05d3a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=631436745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_512.631436745 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_shake_128.3680458129 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 344863311898 ps |
CPU time | 4607.83 seconds |
Started | Jan 03 01:11:35 PM PST 24 |
Finished | Jan 03 02:29:03 PM PST 24 |
Peak memory | 653920 kb |
Host | smart-c874b877-921e-447a-bb65-8ec6469e39bf |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3680458129 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_128.3680458129 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/46.kmac_test_vectors_shake_256.3721701058 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 144688905504 ps |
CPU time | 3765.65 seconds |
Started | Jan 03 01:11:35 PM PST 24 |
Finished | Jan 03 02:15:02 PM PST 24 |
Peak memory | 548992 kb |
Host | smart-b5b2b362-b4c2-4066-bffc-0c5df2556c18 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3721701058 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_256.3721701058 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/46.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/47.kmac_alert_test.3442745610 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 23283067 ps |
CPU time | 0.76 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:12:26 PM PST 24 |
Peak memory | 205112 kb |
Host | smart-69c7f596-1f46-4d7c-bac6-948a76170a29 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3442745610 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_alert_test.3442745610 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_alert_test/latest |
Test location | /workspace/coverage/default/47.kmac_app.1952580494 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 10333616165 ps |
CPU time | 163.4 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:15:12 PM PST 24 |
Peak memory | 237964 kb |
Host | smart-5c03806f-2c8b-41e4-8750-d75dbe2a13fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1952580494 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_app.1952580494 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_app/latest |
Test location | /workspace/coverage/default/47.kmac_burst_write.1558446702 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 16123476772 ps |
CPU time | 275.53 seconds |
Started | Jan 03 01:11:46 PM PST 24 |
Finished | Jan 03 01:16:58 PM PST 24 |
Peak memory | 226132 kb |
Host | smart-dda01915-ff1d-4931-ab1a-f6933a381fec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1558446702 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_burst_write.1558446702 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_burst_write/latest |
Test location | /workspace/coverage/default/47.kmac_entropy_refresh.3453855925 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 15838218004 ps |
CPU time | 276.87 seconds |
Started | Jan 03 01:11:47 PM PST 24 |
Finished | Jan 03 01:17:00 PM PST 24 |
Peak memory | 245376 kb |
Host | smart-68a48369-bfda-41e2-9122-bf9b4897baa9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3453855925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_entropy_refresh.3453855925 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/47.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/47.kmac_error.3621427988 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 172807414720 ps |
CPU time | 359.96 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:18:26 PM PST 24 |
Peak memory | 256572 kb |
Host | smart-3916086c-c6e6-4774-8221-3e5c5f88563a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3621427988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_error.3621427988 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_error/latest |
Test location | /workspace/coverage/default/47.kmac_key_error.387523735 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 1026391680 ps |
CPU time | 3.63 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:12:31 PM PST 24 |
Peak memory | 207404 kb |
Host | smart-0df8c8da-0cc4-4734-bccb-1b391fc434c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=387523735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_key_error.387523735 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_key_error/latest |
Test location | /workspace/coverage/default/47.kmac_lc_escalation.1505645942 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 567522321 ps |
CPU time | 2.98 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:12:32 PM PST 24 |
Peak memory | 217032 kb |
Host | smart-687b31e4-6cf2-4f3a-bfbb-c44c7dab26a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1505645942 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_lc_escalation.1505645942 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/47.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/47.kmac_long_msg_and_output.3587919294 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 144855253167 ps |
CPU time | 2178.75 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:48:35 PM PST 24 |
Peak memory | 429280 kb |
Host | smart-70462a66-7c68-4a47-b280-a155c0d08707 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3587919294 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_long_msg_a nd_output.3587919294 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/47.kmac_sideload.2131037107 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 37833301167 ps |
CPU time | 227.69 seconds |
Started | Jan 03 01:11:47 PM PST 24 |
Finished | Jan 03 01:16:11 PM PST 24 |
Peak memory | 241144 kb |
Host | smart-90f9a34d-cdbe-4208-a1ae-391dbe77c0d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2131037107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_sideload.2131037107 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_sideload/latest |
Test location | /workspace/coverage/default/47.kmac_smoke.4244080333 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 709095910 ps |
CPU time | 35.31 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:12:48 PM PST 24 |
Peak memory | 218380 kb |
Host | smart-9028497a-a17c-48f2-a58a-ab6eedea7ac9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4244080333 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_smoke.4244080333 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_smoke/latest |
Test location | /workspace/coverage/default/47.kmac_stress_all.2513659749 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 158814025292 ps |
CPU time | 503.23 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:20:52 PM PST 24 |
Peak memory | 298936 kb |
Host | smart-7572c5ac-a8e0-4ccd-b70d-9b599a5dad13 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2513659749 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all.2513659749 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_stress_all/latest |
Test location | /workspace/coverage/default/47.kmac_stress_all_with_rand_reset.65903138 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 23164440449 ps |
CPU time | 566.28 seconds |
Started | Jan 03 01:11:47 PM PST 24 |
Finished | Jan 03 01:21:50 PM PST 24 |
Peak memory | 281752 kb |
Host | smart-76d087bb-6e78-41c7-b4ba-b6f400377660 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=65903138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all_with_rand_reset.65903138 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_kmac.335940117 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 242397644 ps |
CPU time | 4.79 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:12:21 PM PST 24 |
Peak memory | 215720 kb |
Host | smart-7f06b16e-a81b-4c4a-927c-959532e27904 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=335940117 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 47.kmac_test_vectors_kmac.335940117 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_kmac_xof.167456563 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 175030131 ps |
CPU time | 4.27 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:12:30 PM PST 24 |
Peak memory | 215692 kb |
Host | smart-72c29537-5ce2-4041-8ca5-da86332a4732 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=167456563 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 47.kmac_test_vectors_kmac_xof.167456563 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_224.1828556631 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 132435788137 ps |
CPU time | 1725.32 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:41:14 PM PST 24 |
Peak memory | 391376 kb |
Host | smart-51ddcd3f-f9f5-45c3-8d92-98c085b7b64d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1828556631 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_224.1828556631 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_256.486823527 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 157759396148 ps |
CPU time | 1697.6 seconds |
Started | Jan 03 01:11:30 PM PST 24 |
Finished | Jan 03 01:40:31 PM PST 24 |
Peak memory | 364768 kb |
Host | smart-e790ea32-ca1d-494c-becb-41eb828f19d7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=486823527 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_256.486823527 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_384.1137036632 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 185684975165 ps |
CPU time | 1279.16 seconds |
Started | Jan 03 01:11:35 PM PST 24 |
Finished | Jan 03 01:33:34 PM PST 24 |
Peak memory | 332192 kb |
Host | smart-b6a2c431-a952-49ba-b170-810b6262b214 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1137036632 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_384.1137036632 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_sha3_512.719001714 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 203046118985 ps |
CPU time | 1017.24 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:29:23 PM PST 24 |
Peak memory | 294504 kb |
Host | smart-5f51d97d-44c8-4387-b864-95351990a7e1 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=719001714 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_512.719001714 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_shake_128.2099151344 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 634052270122 ps |
CPU time | 4758.48 seconds |
Started | Jan 03 01:11:37 PM PST 24 |
Finished | Jan 03 02:31:36 PM PST 24 |
Peak memory | 637896 kb |
Host | smart-5b018fd6-08a5-41c6-a09f-ff38b22a40fc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2099151344 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_128.2099151344 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/47.kmac_test_vectors_shake_256.2100525770 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 966820398730 ps |
CPU time | 3777.87 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 02:15:28 PM PST 24 |
Peak memory | 559672 kb |
Host | smart-158350dc-ade7-43b1-a56b-fd5c78c5b7f2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2100525770 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_256.2100525770 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/47.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/48.kmac_alert_test.1663499946 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 36797555 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:12:34 PM PST 24 |
Peak memory | 205180 kb |
Host | smart-dfcbd789-9013-4d65-adc0-730f1361df1e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1663499946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_alert_test.1663499946 +enable _masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_alert_test/latest |
Test location | /workspace/coverage/default/48.kmac_app.2806901668 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 15008645782 ps |
CPU time | 71.02 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:13:42 PM PST 24 |
Peak memory | 225480 kb |
Host | smart-f59ffa47-b094-4329-8bd3-3afd7c79975e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2806901668 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_app.2806901668 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_app/latest |
Test location | /workspace/coverage/default/48.kmac_burst_write.2118198423 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 70700503998 ps |
CPU time | 794.14 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:25:46 PM PST 24 |
Peak memory | 231588 kb |
Host | smart-17ecedc8-b8dd-4597-a19a-1077a2247b96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2118198423 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_burst_write.2118198423 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_burst_write/latest |
Test location | /workspace/coverage/default/48.kmac_entropy_refresh.1431826936 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 25259448054 ps |
CPU time | 149.42 seconds |
Started | Jan 03 01:11:56 PM PST 24 |
Finished | Jan 03 01:15:03 PM PST 24 |
Peak memory | 234676 kb |
Host | smart-88dce24a-13b2-493b-a96e-b35034383142 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1431826936 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_entropy_refresh.1431826936 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/48.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/48.kmac_error.2815212510 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 6072816402 ps |
CPU time | 44.63 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:13:15 PM PST 24 |
Peak memory | 233096 kb |
Host | smart-672da900-097d-4a0c-b5a1-337a46d3d55c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2815212510 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_error.2815212510 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_error/latest |
Test location | /workspace/coverage/default/48.kmac_key_error.3029120471 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 156506959 ps |
CPU time | 1.57 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:34 PM PST 24 |
Peak memory | 206784 kb |
Host | smart-007dffac-4142-4875-a1c3-4a61585a4e74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3029120471 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_key_error.3029120471 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_key_error/latest |
Test location | /workspace/coverage/default/48.kmac_lc_escalation.3941137605 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 51344910 ps |
CPU time | 1.31 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:12:30 PM PST 24 |
Peak memory | 215580 kb |
Host | smart-9dcd70eb-4f7e-4f47-af00-bf064734f8d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3941137605 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_lc_escalation.3941137605 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/48.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/48.kmac_long_msg_and_output.3578108897 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 240824624188 ps |
CPU time | 1819.85 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:42:46 PM PST 24 |
Peak memory | 403112 kb |
Host | smart-9b56e1a1-47f2-4d75-8b31-9aedf0656fc0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3578108897 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_long_msg_a nd_output.3578108897 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/48.kmac_sideload.1258742358 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 523610727 ps |
CPU time | 37.84 seconds |
Started | Jan 03 01:11:52 PM PST 24 |
Finished | Jan 03 01:13:07 PM PST 24 |
Peak memory | 220496 kb |
Host | smart-80338053-e8db-4ab3-a82a-ebe2b2fcd82b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1258742358 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_sideload.1258742358 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_sideload/latest |
Test location | /workspace/coverage/default/48.kmac_smoke.63158671 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 10067113108 ps |
CPU time | 52.22 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:13:24 PM PST 24 |
Peak memory | 215792 kb |
Host | smart-422c2de4-8a79-45f3-b99d-76ab8c3037af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=63158671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_smoke.63158671 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_smoke/latest |
Test location | /workspace/coverage/default/48.kmac_stress_all_with_rand_reset.1371008540 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 47688258876 ps |
CPU time | 2430.77 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:53:03 PM PST 24 |
Peak memory | 435868 kb |
Host | smart-f5021235-f1bb-467b-b367-2e061ad4ecfd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1371008540 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_stress_all_with_rand_reset.1371008540 +e nable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_kmac.1505512293 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 186476618 ps |
CPU time | 4.24 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:12:37 PM PST 24 |
Peak memory | 215700 kb |
Host | smart-4b8e526f-991a-40db-99e4-c1b560a8f100 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1505512293 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 48.kmac_test_vectors_kmac.1505512293 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_kmac_xof.3628710515 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 1013096910 ps |
CPU time | 4.98 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:12:39 PM PST 24 |
Peak memory | 208520 kb |
Host | smart-bbe2cbf8-c4ba-477a-bceb-8e519b2ede7f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3628710515 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_kmac_xof.3628710515 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_224.1254107338 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 95674666951 ps |
CPU time | 1858.37 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:43:29 PM PST 24 |
Peak memory | 378680 kb |
Host | smart-c5ef92a5-7f9a-4614-be81-14a648ec088c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1254107338 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_224.1254107338 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_256.1473104980 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 81449692258 ps |
CPU time | 1644.03 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:39:57 PM PST 24 |
Peak memory | 368384 kb |
Host | smart-f048f532-32f7-4b11-8be0-1be0f126be95 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1473104980 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_256.1473104980 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_384.43543688 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 72549688173 ps |
CPU time | 1397.31 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:35:47 PM PST 24 |
Peak memory | 335516 kb |
Host | smart-2fbb42e0-8abc-41ce-b656-8bfc0ef5d560 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=43543688 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch +assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_384.43543688 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_sha3_512.2855812258 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 9811691751 ps |
CPU time | 786.16 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:25:39 PM PST 24 |
Peak memory | 297044 kb |
Host | smart-4a758d18-c7f4-476f-8439-48bbd3582b2a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2855812258 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_512.2855812258 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_shake_128.2449958271 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 257906839299 ps |
CPU time | 5030.88 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 02:36:22 PM PST 24 |
Peak memory | 654972 kb |
Host | smart-367ced1d-b798-4f41-9222-0c505232d875 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=2449958271 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_128.2449958271 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/48.kmac_test_vectors_shake_256.3128771613 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 1221483931743 ps |
CPU time | 4055.58 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 02:20:07 PM PST 24 |
Peak memory | 568776 kb |
Host | smart-206d8ed5-43f6-4b33-b542-bb8a3f439e25 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3128771613 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_256.3128771613 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/48.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/49.kmac_alert_test.211121186 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 54441596 ps |
CPU time | 0.78 seconds |
Started | Jan 03 01:11:51 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 205148 kb |
Host | smart-45581ff0-1443-4194-8c88-bc7338e9a2c9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=211121186 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_alert_test.211121186 +enable_m asking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_alert_test/latest |
Test location | /workspace/coverage/default/49.kmac_app.2688556403 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 1145324652 ps |
CPU time | 13.39 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:12:39 PM PST 24 |
Peak memory | 223908 kb |
Host | smart-38327604-8317-42b7-8941-7ebefd22892c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2688556403 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_app.2688556403 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_app/latest |
Test location | /workspace/coverage/default/49.kmac_burst_write.425348620 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 19011021426 ps |
CPU time | 139.09 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:14:52 PM PST 24 |
Peak memory | 231340 kb |
Host | smart-f213b93b-01ac-400f-9867-b25601974ed3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=425348620 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_burst_write.425348620 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_burst_write/latest |
Test location | /workspace/coverage/default/49.kmac_entropy_refresh.2811525739 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 5093324493 ps |
CPU time | 183.54 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:15:29 PM PST 24 |
Peak memory | 237488 kb |
Host | smart-e999edc5-b179-4a98-8e77-52eee0064057 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2811525739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_entropy_refresh.2811525739 +enable_masking=0 + sw_key_masked=0 |
Directory | /workspace/49.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/49.kmac_error.2951562363 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 55019602778 ps |
CPU time | 169.64 seconds |
Started | Jan 03 01:11:45 PM PST 24 |
Finished | Jan 03 01:15:11 PM PST 24 |
Peak memory | 248560 kb |
Host | smart-589e0277-50ee-4ebb-ba18-9be7b28ac992 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2951562363 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_error.2951562363 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_error/latest |
Test location | /workspace/coverage/default/49.kmac_key_error.2483954936 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 1406751009 ps |
CPU time | 3.83 seconds |
Started | Jan 03 01:11:50 PM PST 24 |
Finished | Jan 03 01:12:29 PM PST 24 |
Peak memory | 215540 kb |
Host | smart-f565d077-bd29-4d3a-aaca-c4644ed80c16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2483954936 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_key_error.2483954936 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_key_error/latest |
Test location | /workspace/coverage/default/49.kmac_lc_escalation.2225443157 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 53954607 ps |
CPU time | 1.18 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:12:26 PM PST 24 |
Peak memory | 215772 kb |
Host | smart-167e53c3-d85e-4ccb-9e59-152572434f5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2225443157 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_lc_escalation.2225443157 +enable_masking=0 +sw_k ey_masked=0 |
Directory | /workspace/49.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/49.kmac_long_msg_and_output.146840202 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 234092292918 ps |
CPU time | 2592.68 seconds |
Started | Jan 03 01:11:56 PM PST 24 |
Finished | Jan 03 01:55:47 PM PST 24 |
Peak memory | 443316 kb |
Host | smart-3e5cef7e-70d7-4403-8f5b-660d09cd1f37 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=146840202 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_long_msg_an d_output.146840202 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/49.kmac_sideload.1752798206 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 35982100313 ps |
CPU time | 174.43 seconds |
Started | Jan 03 01:11:58 PM PST 24 |
Finished | Jan 03 01:15:30 PM PST 24 |
Peak memory | 233844 kb |
Host | smart-e05f5cb7-fc6f-4168-805d-6f76c1bec3cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1752798206 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_sideload.1752798206 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_sideload/latest |
Test location | /workspace/coverage/default/49.kmac_smoke.3779662551 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 3301329380 ps |
CPU time | 55.41 seconds |
Started | Jan 03 01:11:54 PM PST 24 |
Finished | Jan 03 01:13:27 PM PST 24 |
Peak memory | 219068 kb |
Host | smart-c1dd9e3a-12ff-49ae-b94b-d5fbac3e53cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3779662551 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_smoke.3779662551 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_smoke/latest |
Test location | /workspace/coverage/default/49.kmac_stress_all.674775863 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 140922319557 ps |
CPU time | 739.5 seconds |
Started | Jan 03 01:11:53 PM PST 24 |
Finished | Jan 03 01:24:50 PM PST 24 |
Peak memory | 309968 kb |
Host | smart-b7379188-c8d3-483d-8813-5caf8d6d357e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=674775863 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all.674775863 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_stress_all/latest |
Test location | /workspace/coverage/default/49.kmac_stress_all_with_rand_reset.69868454 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 25275427416 ps |
CPU time | 461.08 seconds |
Started | Jan 03 01:11:49 PM PST 24 |
Finished | Jan 03 01:20:06 PM PST 24 |
Peak memory | 273436 kb |
Host | smart-d74f0e15-4041-458a-acf8-5201fbdc80cd |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=69868454 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all_with_rand_reset.69868454 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_kmac.3090248518 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 240639087 ps |
CPU time | 3.74 seconds |
Started | Jan 03 01:11:36 PM PST 24 |
Finished | Jan 03 01:12:20 PM PST 24 |
Peak memory | 215704 kb |
Host | smart-ca22194d-45de-4406-9ae1-d98a0898931b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3090248518 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 49.kmac_test_vectors_kmac.3090248518 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_kmac_xof.2087108510 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 180500889 ps |
CPU time | 4.68 seconds |
Started | Jan 03 01:11:31 PM PST 24 |
Finished | Jan 03 01:12:18 PM PST 24 |
Peak memory | 215728 kb |
Host | smart-d058b5ca-1ac7-4f42-b10f-758ecf4f645b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2087108510 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_kmac_xof.2087108510 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_224.1147973941 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 64232415782 ps |
CPU time | 1719.71 seconds |
Started | Jan 03 01:11:55 PM PST 24 |
Finished | Jan 03 01:41:13 PM PST 24 |
Peak memory | 376844 kb |
Host | smart-50ad6835-1f8a-4b3a-877d-baf38d57ad3c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1147973941 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_224.1147973941 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_256.661328067 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 321376948856 ps |
CPU time | 1776.09 seconds |
Started | Jan 03 01:12:00 PM PST 24 |
Finished | Jan 03 01:42:15 PM PST 24 |
Peak memory | 364108 kb |
Host | smart-39b9e516-3046-4af2-ba92-355510318175 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=661328067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_256.661328067 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_384.3486387632 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 118332377987 ps |
CPU time | 1338.84 seconds |
Started | Jan 03 01:11:34 PM PST 24 |
Finished | Jan 03 01:34:34 PM PST 24 |
Peak memory | 336292 kb |
Host | smart-93e6595a-7b77-46a8-a62f-029043cff9fc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3486387632 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_384.3486387632 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_sha3_512.92055325 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 9726716427 ps |
CPU time | 726.54 seconds |
Started | Jan 03 01:12:00 PM PST 24 |
Finished | Jan 03 01:24:46 PM PST 24 |
Peak memory | 293016 kb |
Host | smart-01332620-b72d-4b9e-aa90-128a20027c99 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=92055325 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch +assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_512.92055325 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_shake_128.1687072237 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 92815053601 ps |
CPU time | 4036.08 seconds |
Started | Jan 03 01:11:37 PM PST 24 |
Finished | Jan 03 02:19:33 PM PST 24 |
Peak memory | 654240 kb |
Host | smart-b05b906b-1273-42e0-88dd-4a37f018ac5c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1687072237 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_128.1687072237 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/49.kmac_test_vectors_shake_256.1829949350 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 87063279197 ps |
CPU time | 3151.25 seconds |
Started | Jan 03 01:11:57 PM PST 24 |
Finished | Jan 03 02:05:06 PM PST 24 |
Peak memory | 565872 kb |
Host | smart-ac4db000-d97c-44b2-ba93-14aa5eabea8c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1829949350 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_256.1829949350 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/49.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/5.kmac_alert_test.947724053 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 37235352 ps |
CPU time | 0.82 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:10:09 PM PST 24 |
Peak memory | 205056 kb |
Host | smart-330e6dca-803d-4912-a460-4f958f1ee5d5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=947724053 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_alert_test.947724053 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_alert_test/latest |
Test location | /workspace/coverage/default/5.kmac_app.1861037520 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 21188181042 ps |
CPU time | 174.23 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:13:10 PM PST 24 |
Peak memory | 236332 kb |
Host | smart-43a758d5-8e8d-4198-a279-d0c07832bb11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1861037520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app.1861037520 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_app/latest |
Test location | /workspace/coverage/default/5.kmac_app_with_partial_data.1657934549 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 1460856663 ps |
CPU time | 17.34 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:10:44 PM PST 24 |
Peak memory | 220600 kb |
Host | smart-9c844c5e-c765-4469-b79a-571c75f3b818 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1657934549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app_with_partial_data.1657934549 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/5.kmac_burst_write.26598902 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 9317879851 ps |
CPU time | 192.03 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:13:30 PM PST 24 |
Peak memory | 223604 kb |
Host | smart-65360c0b-142d-4eb0-9c10-b69aa673443f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=26598902 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_burst_write.26598902 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_burst_write/latest |
Test location | /workspace/coverage/default/5.kmac_edn_timeout_error.1375551811 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 1340083937 ps |
CPU time | 26.11 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:10:49 PM PST 24 |
Peak memory | 223816 kb |
Host | smart-2909a304-e0c2-4085-aa24-2c8f29c1c036 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1375551811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_edn_timeout_error.1375551811 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/5.kmac_entropy_mode_error.3595060261 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 694826670 ps |
CPU time | 8.22 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 223152 kb |
Host | smart-41d3e847-78a9-4753-b020-40e1c114931c |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3595060261 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_mode_error.3595060261 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/5.kmac_entropy_ready_error.3276760598 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 7098924079 ps |
CPU time | 57.21 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:11:20 PM PST 24 |
Peak memory | 223884 kb |
Host | smart-541db2e9-ca23-4476-85d0-a2667e3d30dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3276760598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_ready_error.3276760598 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/5.kmac_entropy_refresh.1218658758 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 38111371884 ps |
CPU time | 246.2 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:14:20 PM PST 24 |
Peak memory | 242344 kb |
Host | smart-1b40f1e4-9c6f-4b79-8323-01dff5e37c27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1218658758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_refresh.1218658758 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/5.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/5.kmac_error.603361762 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 19427714961 ps |
CPU time | 149.62 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:12:46 PM PST 24 |
Peak memory | 240192 kb |
Host | smart-b57cb8bf-4e01-42c6-887c-ba9ef63bc343 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=603361762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_error.603361762 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_error/latest |
Test location | /workspace/coverage/default/5.kmac_key_error.2843644713 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 599673424 ps |
CPU time | 3.52 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 207244 kb |
Host | smart-73b87cea-0ec9-410c-8282-22dd701b238a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2843644713 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_key_error.2843644713 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_key_error/latest |
Test location | /workspace/coverage/default/5.kmac_lc_escalation.317623865 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 115425632 ps |
CPU time | 1.29 seconds |
Started | Jan 03 01:09:06 PM PST 24 |
Finished | Jan 03 01:10:14 PM PST 24 |
Peak memory | 216664 kb |
Host | smart-c8ac9fa4-516f-4fdc-a398-8da295399458 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=317623865 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_lc_escalation.317623865 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/5.kmac_long_msg_and_output.650100904 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 813177416029 ps |
CPU time | 2833.06 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:57:29 PM PST 24 |
Peak memory | 446784 kb |
Host | smart-09511336-e51c-4d0d-8265-6d6bfcc1507e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=650100904 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_long_msg_and _output.650100904 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/5.kmac_mubi.1065529170 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 18433399047 ps |
CPU time | 86.19 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:11:43 PM PST 24 |
Peak memory | 227128 kb |
Host | smart-89d3e50c-43dc-4cb6-96e3-d8067cfd1450 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1065529170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_mubi.1065529170 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_mubi/latest |
Test location | /workspace/coverage/default/5.kmac_sideload.975738609 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 23181122063 ps |
CPU time | 434.71 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:17:31 PM PST 24 |
Peak memory | 253164 kb |
Host | smart-25c44b82-d70f-4fbd-b2c4-2b192ea5b6cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=975738609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_sideload.975738609 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_sideload/latest |
Test location | /workspace/coverage/default/5.kmac_smoke.222019373 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 1424966205 ps |
CPU time | 29.8 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:46 PM PST 24 |
Peak memory | 218544 kb |
Host | smart-d915f52d-d55c-4748-b4dc-0f1f8345e280 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=222019373 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_smoke.222019373 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_smoke/latest |
Test location | /workspace/coverage/default/5.kmac_stress_all.2495748906 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 200318695523 ps |
CPU time | 462.82 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:18:00 PM PST 24 |
Peak memory | 283488 kb |
Host | smart-64bca18d-000f-4bb0-a6a1-10bf552d0513 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2495748906 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all.2495748906 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_stress_all/latest |
Test location | /workspace/coverage/default/5.kmac_stress_all_with_rand_reset.951840827 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 29090195639 ps |
CPU time | 395.73 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:16:53 PM PST 24 |
Peak memory | 256976 kb |
Host | smart-c753587a-2441-47f1-bab0-8e60ed5fca62 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=951840827 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all_with_rand_reset.951840827 +enab le_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_kmac.1267924600 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 873231015 ps |
CPU time | 3.74 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:21 PM PST 24 |
Peak memory | 215812 kb |
Host | smart-51331889-a726-49c6-8387-2e906c04fca8 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1267924600 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 5.kmac_test_vectors_kmac.1267924600 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_kmac_xof.2579291412 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 1131702545 ps |
CPU time | 4.41 seconds |
Started | Jan 03 01:09:05 PM PST 24 |
Finished | Jan 03 01:10:16 PM PST 24 |
Peak memory | 215612 kb |
Host | smart-6f520680-aad9-4294-a226-263cb90005ab |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2579291412 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_kmac_xof.2579291412 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_224.1459801831 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 24582572505 ps |
CPU time | 1615.18 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:37:10 PM PST 24 |
Peak memory | 398340 kb |
Host | smart-cab2ecc6-5d24-401a-8ac4-8358ba8cfa11 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1459801831 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_224.1459801831 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_256.4113066990 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 296147113651 ps |
CPU time | 1615.23 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:37:14 PM PST 24 |
Peak memory | 363152 kb |
Host | smart-cbbcf5a0-dc1b-411e-b501-e39c97f4609f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4113066990 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_256.4113066990 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_384.233299353 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 48865774451 ps |
CPU time | 1241.34 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:30:56 PM PST 24 |
Peak memory | 334720 kb |
Host | smart-fc6cf372-1699-4367-bcd1-5793b503e75d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=233299353 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_384.233299353 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_sha3_512.2547870110 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 66715206805 ps |
CPU time | 908.03 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:25:16 PM PST 24 |
Peak memory | 295072 kb |
Host | smart-a7964757-ad45-40d1-ac4e-757ce8e2d0aa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2547870110 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_512.2547870110 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_shake_128.532011125 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 255106768007 ps |
CPU time | 5093.82 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 02:35:03 PM PST 24 |
Peak memory | 643816 kb |
Host | smart-d26ce625-27e9-49dd-8436-ad38bef1bcc6 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=532011125 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_128.532011125 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/5.kmac_test_vectors_shake_256.1216206901 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 152056306876 ps |
CPU time | 3815.76 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 02:13:53 PM PST 24 |
Peak memory | 574144 kb |
Host | smart-55535767-7e47-4116-b7b8-af5e8ff5a5c5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1216206901 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_256.1216206901 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/5.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/6.kmac_alert_test.2782292966 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 13237450 ps |
CPU time | 0.74 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 205204 kb |
Host | smart-a805afe4-ac7e-447b-9342-2c198a68c024 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2782292966 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_alert_test.2782292966 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_alert_test/latest |
Test location | /workspace/coverage/default/6.kmac_app.109598225 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 45044964922 ps |
CPU time | 182.6 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:13:23 PM PST 24 |
Peak memory | 236604 kb |
Host | smart-b04aed20-e63e-4895-9b8f-a6a5dbc8c501 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=109598225 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app.109598225 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_app/latest |
Test location | /workspace/coverage/default/6.kmac_app_with_partial_data.3006215791 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 17588148016 ps |
CPU time | 15.02 seconds |
Started | Jan 03 01:09:03 PM PST 24 |
Finished | Jan 03 01:10:25 PM PST 24 |
Peak memory | 223900 kb |
Host | smart-65e8c17c-193a-4a89-a465-127d90f695ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3006215791 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app_with_partial_data.3006215791 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/6.kmac_burst_write.3607732314 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 32605992775 ps |
CPU time | 752.82 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:22:47 PM PST 24 |
Peak memory | 231620 kb |
Host | smart-275d9762-8f54-4689-8cde-c388ad10bf4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3607732314 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_burst_write.3607732314 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_burst_write/latest |
Test location | /workspace/coverage/default/6.kmac_edn_timeout_error.607654632 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 1540454526 ps |
CPU time | 10.72 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:10:30 PM PST 24 |
Peak memory | 223628 kb |
Host | smart-8b731228-24bd-493c-9b12-926cc284e6c6 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=607654632 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_edn_timeout_error.607654632 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/6.kmac_entropy_mode_error.799693918 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 1463377456 ps |
CPU time | 29.66 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:46 PM PST 24 |
Peak memory | 223692 kb |
Host | smart-fb143165-aeff-4be5-81e0-5e762feca9fc |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=799693918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_mode_error.799693918 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/6.kmac_entropy_ready_error.3052147469 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 4028369465 ps |
CPU time | 32.44 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:48 PM PST 24 |
Peak memory | 215704 kb |
Host | smart-314658f3-6235-4c8c-94f3-c726474e8d73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3052147469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_ready_error.3052147469 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/6.kmac_entropy_refresh.991320438 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 3574965186 ps |
CPU time | 52.24 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:11:08 PM PST 24 |
Peak memory | 224336 kb |
Host | smart-5b516cd7-a873-48dc-ae8f-c579827e1071 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=991320438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_refresh.991320438 +enable_masking=0 +sw_ key_masked=0 |
Directory | /workspace/6.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/6.kmac_error.1523785621 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 10955566890 ps |
CPU time | 277.95 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:14:54 PM PST 24 |
Peak memory | 256600 kb |
Host | smart-810cea02-9603-4186-a641-f97d81ccbefc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1523785621 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_error.1523785621 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_error/latest |
Test location | /workspace/coverage/default/6.kmac_key_error.1550736424 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 3473143941 ps |
CPU time | 4.71 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:10:19 PM PST 24 |
Peak memory | 207376 kb |
Host | smart-510ceff8-abe1-402b-8a85-6a3c4262c441 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1550736424 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_key_error.1550736424 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_key_error/latest |
Test location | /workspace/coverage/default/6.kmac_lc_escalation.1006323394 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 68874978 ps |
CPU time | 1.18 seconds |
Started | Jan 03 01:09:06 PM PST 24 |
Finished | Jan 03 01:10:14 PM PST 24 |
Peak memory | 215584 kb |
Host | smart-d9f0b9bb-331d-4004-9fbe-e4c9966267b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1006323394 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_lc_escalation.1006323394 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/6.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/6.kmac_long_msg_and_output.2485422946 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 20777730496 ps |
CPU time | 612.38 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:20:28 PM PST 24 |
Peak memory | 276596 kb |
Host | smart-f9e3e799-c6bb-4fe0-8296-736543b65162 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2485422946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_long_msg_an d_output.2485422946 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/6.kmac_mubi.3998698034 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 1606510198 ps |
CPU time | 35.51 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:53 PM PST 24 |
Peak memory | 224216 kb |
Host | smart-1f04ac62-0d43-4dfd-8704-cd25062877a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3998698034 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_mubi.3998698034 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_mubi/latest |
Test location | /workspace/coverage/default/6.kmac_sideload.3973798971 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 2841326875 ps |
CPU time | 105.92 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:12:05 PM PST 24 |
Peak memory | 229816 kb |
Host | smart-234f28b6-b4da-4b17-ba1b-e5a5a55e3c26 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3973798971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_sideload.3973798971 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_sideload/latest |
Test location | /workspace/coverage/default/6.kmac_smoke.3307292979 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 1402426471 ps |
CPU time | 35.15 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:10:49 PM PST 24 |
Peak memory | 219076 kb |
Host | smart-220184ad-850a-42e8-b031-b8f2b5bfeaf5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3307292979 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_smoke.3307292979 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_smoke/latest |
Test location | /workspace/coverage/default/6.kmac_stress_all.3317311024 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 12865557949 ps |
CPU time | 187.18 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:13:25 PM PST 24 |
Peak memory | 263716 kb |
Host | smart-f838951c-3908-4da9-83f0-bd0e7d509a2b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=3317311024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all.3317311024 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_stress_all/latest |
Test location | /workspace/coverage/default/6.kmac_stress_all_with_rand_reset.1539499445 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 1094200857879 ps |
CPU time | 1182.83 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:30:00 PM PST 24 |
Peak memory | 306216 kb |
Host | smart-0e9629d7-e1c1-4faf-8af5-27ad37afe2d5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1539499445 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all_with_rand_reset.1539499445 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_kmac.4771354 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 130624072 ps |
CPU time | 3.71 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:10:20 PM PST 24 |
Peak memory | 215636 kb |
Host | smart-08c16719-dfa3-48ab-9408-f93f180088a0 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4771354 -assert nopostproc +UVM_TESTNAME=kmac_base_te st +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 6.kmac_test_vectors_kmac.4771354 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_kmac_xof.2302040767 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 179944970 ps |
CPU time | 4.62 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:10:18 PM PST 24 |
Peak memory | 215672 kb |
Host | smart-1dcd8fd2-87af-4260-aa84-7591fd3f412c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2302040767 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_kmac_xof.2302040767 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_224.713516549 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 72337288921 ps |
CPU time | 1522.19 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:35:37 PM PST 24 |
Peak memory | 391588 kb |
Host | smart-171c49df-d1a7-4a14-9b4e-24e507526f6c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=713516549 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_224.713516549 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_256.1810777023 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 17220758291 ps |
CPU time | 1331.11 seconds |
Started | Jan 03 01:09:02 PM PST 24 |
Finished | Jan 03 01:32:20 PM PST 24 |
Peak memory | 363772 kb |
Host | smart-950d5a67-2203-4211-be00-fe0f37f03688 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1810777023 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_256.1810777023 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_384.409903077 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 27303521627 ps |
CPU time | 1116.76 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:28:56 PM PST 24 |
Peak memory | 335288 kb |
Host | smart-d9166f8c-78fc-4486-b2e9-902470c56bb2 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=409903077 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_384.409903077 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_sha3_512.1210948191 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 42515653596 ps |
CPU time | 867.46 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:24:45 PM PST 24 |
Peak memory | 293088 kb |
Host | smart-32b6bf95-a412-4d9d-9d3c-e85bfaca12ca |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1210948191 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_512.1210948191 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_shake_128.3735451286 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 355976274052 ps |
CPU time | 4616.62 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 02:27:20 PM PST 24 |
Peak memory | 643660 kb |
Host | smart-4ade4922-fe48-4dd4-a733-9e97ebb9cb3c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3735451286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_128.3735451286 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/6.kmac_test_vectors_shake_256.219319697 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 224266676940 ps |
CPU time | 4212.38 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 02:20:26 PM PST 24 |
Peak memory | 557952 kb |
Host | smart-1d38229a-14b1-46d2-a580-147a5249cb95 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=219319697 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_256.219319697 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/6.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/7.kmac_alert_test.2825297647 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 16789645 ps |
CPU time | 0.83 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:10:24 PM PST 24 |
Peak memory | 205096 kb |
Host | smart-1552f97f-43a6-4fc9-b35e-c71f7f9f7af7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2825297647 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_alert_test.2825297647 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_alert_test/latest |
Test location | /workspace/coverage/default/7.kmac_app.2775860243 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 27065034424 ps |
CPU time | 124.74 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:12:24 PM PST 24 |
Peak memory | 231064 kb |
Host | smart-b697e86c-8f12-4a81-a0d5-7da8dc3c2dd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2775860243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app.2775860243 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_app/latest |
Test location | /workspace/coverage/default/7.kmac_app_with_partial_data.2026318455 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 15216465754 ps |
CPU time | 63.39 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:11:22 PM PST 24 |
Peak memory | 224420 kb |
Host | smart-1cfd5251-0407-4ea2-a224-b00de5d3bab6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2026318455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app_with_partial_data.2026318455 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/7.kmac_burst_write.3710856841 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 7699162512 ps |
CPU time | 84.18 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:11:47 PM PST 24 |
Peak memory | 220368 kb |
Host | smart-532176ca-18f8-431c-a213-22ce3613ef9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3710856841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_burst_write.3710856841 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_burst_write/latest |
Test location | /workspace/coverage/default/7.kmac_edn_timeout_error.950749032 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 1093669417 ps |
CPU time | 17.81 seconds |
Started | Jan 03 01:09:19 PM PST 24 |
Finished | Jan 03 01:10:44 PM PST 24 |
Peak memory | 219732 kb |
Host | smart-ce396ad0-cbe2-4b2c-946d-218dd089d8aa |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=950749032 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_edn_timeout_error.950749032 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/7.kmac_entropy_mode_error.2105873505 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 487085370 ps |
CPU time | 36.05 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:10:59 PM PST 24 |
Peak memory | 221536 kb |
Host | smart-69b21af6-58b5-4c9e-bf7e-ce1e3fba9e6e |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2105873505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_mode_error.2105873505 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/7.kmac_entropy_ready_error.3155148715 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 1567393672 ps |
CPU time | 15.88 seconds |
Started | Jan 03 01:09:16 PM PST 24 |
Finished | Jan 03 01:10:39 PM PST 24 |
Peak memory | 216644 kb |
Host | smart-767b0203-9330-4088-ab6f-131e47186e65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3155148715 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_ready_error.3155148715 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/7.kmac_entropy_refresh.2318820113 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 17451819937 ps |
CPU time | 265.45 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:14:43 PM PST 24 |
Peak memory | 242104 kb |
Host | smart-4a01d98d-d4ab-4a35-96f8-e4658443cf3b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2318820113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_refresh.2318820113 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/7.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/7.kmac_error.2458875875 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 6932320196 ps |
CPU time | 187.7 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:13:32 PM PST 24 |
Peak memory | 249816 kb |
Host | smart-31944fac-bef4-47d4-a191-aaefaa5adcb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2458875875 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_error.2458875875 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_error/latest |
Test location | /workspace/coverage/default/7.kmac_key_error.1440038842 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 3339093816 ps |
CPU time | 5.25 seconds |
Started | Jan 03 01:09:20 PM PST 24 |
Finished | Jan 03 01:10:32 PM PST 24 |
Peak memory | 207376 kb |
Host | smart-085d7053-79b3-4f22-96e6-a13e1f1dcf46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1440038842 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_key_error.1440038842 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_key_error/latest |
Test location | /workspace/coverage/default/7.kmac_lc_escalation.2543127716 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 98226973 ps |
CPU time | 1.32 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:10:26 PM PST 24 |
Peak memory | 215500 kb |
Host | smart-2535bb6d-8641-4de8-8ec0-6023c476a638 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2543127716 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_lc_escalation.2543127716 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/7.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/7.kmac_long_msg_and_output.3822406754 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 107210787744 ps |
CPU time | 2070.65 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:44:48 PM PST 24 |
Peak memory | 447448 kb |
Host | smart-00583510-24ac-4373-a515-3d2086b92de6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3822406754 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_long_msg_an d_output.3822406754 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/7.kmac_mubi.2611123001 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 19926309290 ps |
CPU time | 198.82 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:13:43 PM PST 24 |
Peak memory | 240724 kb |
Host | smart-26f59847-8f31-4b6f-9164-47fc7fd63055 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2611123001 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_mubi.2611123001 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_mubi/latest |
Test location | /workspace/coverage/default/7.kmac_sideload.2456789966 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 15377191117 ps |
CPU time | 288.28 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:15:07 PM PST 24 |
Peak memory | 244540 kb |
Host | smart-3a28c23b-486c-4e33-bd84-2e85705bd225 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2456789966 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_sideload.2456789966 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_sideload/latest |
Test location | /workspace/coverage/default/7.kmac_smoke.250357609 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 257846310 ps |
CPU time | 6.72 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:26 PM PST 24 |
Peak memory | 218812 kb |
Host | smart-42e00b47-e155-4559-908d-9ebb7255dbab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=250357609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_smoke.250357609 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_smoke/latest |
Test location | /workspace/coverage/default/7.kmac_stress_all.1126208708 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 85495158889 ps |
CPU time | 559.24 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:19:44 PM PST 24 |
Peak memory | 295116 kb |
Host | smart-8bb33b22-fde7-4cf7-9197-32d85d90c359 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=1126208708 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_stress_all.1126208708 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_stress_all/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_kmac.979467315 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 695553838 ps |
CPU time | 4.45 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:23 PM PST 24 |
Peak memory | 209044 kb |
Host | smart-a44003bd-e641-42ba-97b5-134747d0293d |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=979467315 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 7.kmac_test_vectors_kmac.979467315 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_kmac_xof.3806931292 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 65059473 ps |
CPU time | 3.77 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:23 PM PST 24 |
Peak memory | 215616 kb |
Host | smart-6578ad34-0489-4534-b5f1-44a91f6babbc |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3806931292 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_kmac_xof.3806931292 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_224.560305265 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 235021783985 ps |
CPU time | 1912.45 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:42:09 PM PST 24 |
Peak memory | 389052 kb |
Host | smart-3882d10c-6c93-42aa-977c-1a889f73612a |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=560305265 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_224.560305265 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_256.3583423661 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 17578038057 ps |
CPU time | 1415.03 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:33:51 PM PST 24 |
Peak memory | 369760 kb |
Host | smart-0bb9c2e4-8d77-4c93-9335-889d6fea272c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3583423661 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_256.3583423661 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_384.2803842450 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 15950376154 ps |
CPU time | 1078.78 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:28:22 PM PST 24 |
Peak memory | 336428 kb |
Host | smart-935a0f45-7eda-4865-95ce-d5eecf359afa |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2803842450 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_384.2803842450 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_sha3_512.1040274628 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 44787323684 ps |
CPU time | 930.91 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:25:54 PM PST 24 |
Peak memory | 297652 kb |
Host | smart-a6e38b03-1adb-4609-94dd-0608ed5ad138 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1040274628 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_512.1040274628 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_shake_128.3778477277 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 1309849876721 ps |
CPU time | 4733.96 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 02:29:14 PM PST 24 |
Peak memory | 640496 kb |
Host | smart-88d4e2db-0dd8-4db9-bcf4-7a3ef99bc066 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3778477277 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_128.3778477277 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/7.kmac_test_vectors_shake_256.4063850845 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 44251182166 ps |
CPU time | 3412.02 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 02:07:12 PM PST 24 |
Peak memory | 581404 kb |
Host | smart-ae780706-2a79-4445-8660-9cb22ef6da9b |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4063850845 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_256.4063850845 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/7.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/8.kmac_alert_test.610530775 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 21090597 ps |
CPU time | 0.75 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:10:15 PM PST 24 |
Peak memory | 204988 kb |
Host | smart-7f37ec97-4419-40f4-b965-4041d5b7093a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=610530775 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_alert_test.610530775 +enable_ma sking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_alert_test/latest |
Test location | /workspace/coverage/default/8.kmac_app.3132050799 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 63611001107 ps |
CPU time | 250.46 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:14:31 PM PST 24 |
Peak memory | 246752 kb |
Host | smart-dfa16caa-b355-45cf-a7c2-6fe927d4be33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3132050799 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app.3132050799 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_app/latest |
Test location | /workspace/coverage/default/8.kmac_app_with_partial_data.1389536296 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 8227370050 ps |
CPU time | 38.07 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:10:56 PM PST 24 |
Peak memory | 222144 kb |
Host | smart-0c743788-3043-490f-9baa-bd47a996e17a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1389536296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app_with_partial_data.1389536296 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/8.kmac_burst_write.3255626419 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 358417867 ps |
CPU time | 5.55 seconds |
Started | Jan 03 01:09:30 PM PST 24 |
Finished | Jan 03 01:10:42 PM PST 24 |
Peak memory | 215744 kb |
Host | smart-15d6374a-637b-4e2b-bc34-c1276b4ca40b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3255626419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_burst_write.3255626419 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_burst_write/latest |
Test location | /workspace/coverage/default/8.kmac_edn_timeout_error.896788577 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 3312970060 ps |
CPU time | 8.84 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:27 PM PST 24 |
Peak memory | 220168 kb |
Host | smart-b462a7e6-d675-427a-a207-a68c03b8475d |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=896788577 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_edn_timeout_error.896788577 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/8.kmac_entropy_mode_error.1376177652 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 1020089201 ps |
CPU time | 34.81 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:53 PM PST 24 |
Peak memory | 223876 kb |
Host | smart-298eb4a3-c213-41b4-80dd-435eb7e45729 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1376177652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_mode_error.1376177652 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/8.kmac_entropy_ready_error.610398016 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 3407090126 ps |
CPU time | 17.59 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:37 PM PST 24 |
Peak memory | 223728 kb |
Host | smart-adbe21bb-e476-4cd5-83bc-6018b6f3791b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=610398016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_ready_error.610398016 +enable_maskin g=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/8.kmac_entropy_refresh.3449073758 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 16497689576 ps |
CPU time | 120.14 seconds |
Started | Jan 03 01:09:04 PM PST 24 |
Finished | Jan 03 01:12:11 PM PST 24 |
Peak memory | 232620 kb |
Host | smart-baaab567-1989-42db-b0e5-3341e3ebb27a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3449073758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_refresh.3449073758 +enable_masking=0 +s w_key_masked=0 |
Directory | /workspace/8.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/8.kmac_error.2279953946 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 2017517143 ps |
CPU time | 128.5 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:12:26 PM PST 24 |
Peak memory | 249024 kb |
Host | smart-388823fa-6ed4-4e12-8f27-70283f017312 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2279953946 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_error.2279953946 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_error/latest |
Test location | /workspace/coverage/default/8.kmac_key_error.4166267300 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 480804467 ps |
CPU time | 1.08 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:10:17 PM PST 24 |
Peak memory | 205684 kb |
Host | smart-84d9623d-ce06-4301-91be-4ee785b273ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4166267300 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_key_error.4166267300 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_key_error/latest |
Test location | /workspace/coverage/default/8.kmac_lc_escalation.3589571336 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 71167968 ps |
CPU time | 1.01 seconds |
Started | Jan 03 01:09:07 PM PST 24 |
Finished | Jan 03 01:10:15 PM PST 24 |
Peak memory | 215580 kb |
Host | smart-0b4ece1f-57a8-4f4e-9325-6f8941ef5399 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3589571336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_lc_escalation.3589571336 +enable_masking=0 +sw_ke y_masked=0 |
Directory | /workspace/8.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/8.kmac_long_msg_and_output.525384770 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 19180070149 ps |
CPU time | 1561.69 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:36:26 PM PST 24 |
Peak memory | 412344 kb |
Host | smart-bf6620ad-ffc3-4891-bba2-684fb50929c1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=525384770 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_long_msg_and _output.525384770 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/8.kmac_mubi.487620588 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 47013390866 ps |
CPU time | 302.02 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:15:16 PM PST 24 |
Peak memory | 247168 kb |
Host | smart-30fb7cff-fae3-4552-85d5-d0d5a0f7c32e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=487620588 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_mubi.487620588 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_mubi/latest |
Test location | /workspace/coverage/default/8.kmac_smoke.2508907502 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 4683750573 ps |
CPU time | 9.27 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:10:34 PM PST 24 |
Peak memory | 215848 kb |
Host | smart-8914b1cf-1228-4cc3-8491-61b8d4cb84fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2508907502 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_smoke.2508907502 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_smoke/latest |
Test location | /workspace/coverage/default/8.kmac_stress_all.4002376981 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 16580282355 ps |
CPU time | 197.94 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:13:32 PM PST 24 |
Peak memory | 273136 kb |
Host | smart-74de5adc-f26e-4eb1-a692-13ce5ef32572 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=4002376981 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_stress_all.4002376981 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_stress_all/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_kmac.783038088 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 126743981 ps |
CPU time | 4.07 seconds |
Started | Jan 03 01:09:17 PM PST 24 |
Finished | Jan 03 01:10:29 PM PST 24 |
Peak memory | 208956 kb |
Host | smart-bb95d652-4296-46d8-a400-7d22a35eb809 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=783038088 -assert nopostproc +UVM_TESTNAME=kmac_base_ test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 8.kmac_test_vectors_kmac.783038088 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_kmac_xof.1977254771 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 63130472 ps |
CPU time | 3.7 seconds |
Started | Jan 03 01:09:31 PM PST 24 |
Finished | Jan 03 01:10:41 PM PST 24 |
Peak memory | 215656 kb |
Host | smart-89968989-a32d-4f40-8bc6-0fc8ca35f2c5 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1977254771 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_kmac_xof.1977254771 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_224.821701717 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 262412906970 ps |
CPU time | 1733.62 seconds |
Started | Jan 03 01:09:38 PM PST 24 |
Finished | Jan 03 01:39:37 PM PST 24 |
Peak memory | 372964 kb |
Host | smart-21c89926-b9b4-4260-8f71-8fc82a3bba6f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=821701717 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_224.821701717 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_256.3355878838 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 17881242941 ps |
CPU time | 1289.29 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:31:49 PM PST 24 |
Peak memory | 361736 kb |
Host | smart-7940d410-02ba-4010-9176-8c05e55eae24 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3355878838 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_256.3355878838 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_384.2187918644 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 669498074271 ps |
CPU time | 1291.51 seconds |
Started | Jan 03 01:11:22 PM PST 24 |
Finished | Jan 03 01:33:41 PM PST 24 |
Peak memory | 334688 kb |
Host | smart-3231fd92-01ff-4b23-91c3-3716d14982a7 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2187918644 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_384.2187918644 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_sha3_512.2974868530 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 34126366301 ps |
CPU time | 676.26 seconds |
Started | Jan 03 01:09:18 PM PST 24 |
Finished | Jan 03 01:21:42 PM PST 24 |
Peak memory | 289156 kb |
Host | smart-9ed76dc7-a682-4a4a-b301-0f0bdc438997 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2974868530 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_512.2974868530 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_shake_128.4025933793 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 230806118722 ps |
CPU time | 4467.48 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 02:25:18 PM PST 24 |
Peak memory | 643596 kb |
Host | smart-b0087e61-9e1e-4ba3-a65c-48a6607fc12f |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=4025933793 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_128.4025933793 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/8.kmac_test_vectors_shake_256.1600217175 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 43200132523 ps |
CPU time | 3389.81 seconds |
Started | Jan 03 01:09:45 PM PST 24 |
Finished | Jan 03 02:07:20 PM PST 24 |
Peak memory | 559016 kb |
Host | smart-cc66264c-42a8-4047-b039-581e30435a82 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=1600217175 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_256.1600217175 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/8.kmac_test_vectors_shake_256/latest |
Test location | /workspace/coverage/default/9.kmac_alert_test.2621611027 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 89447026 ps |
CPU time | 0.79 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:10:16 PM PST 24 |
Peak memory | 205144 kb |
Host | smart-12a0ae0b-7cab-45be-ae7f-992d7c8e3456 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2621611027 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_alert_test.2621611027 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_alert_test/latest |
Test location | /workspace/coverage/default/9.kmac_app.621812128 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 10756983210 ps |
CPU time | 259.49 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:14:37 PM PST 24 |
Peak memory | 242128 kb |
Host | smart-efabb0d0-b919-4f91-9d6d-5f996227d4e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=621812128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app.621812128 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_app/latest |
Test location | /workspace/coverage/default/9.kmac_app_with_partial_data.3877920834 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 92317107719 ps |
CPU time | 339.78 seconds |
Started | Jan 03 01:09:08 PM PST 24 |
Finished | Jan 03 01:15:54 PM PST 24 |
Peak memory | 246888 kb |
Host | smart-47ee1685-2681-4796-8b6a-881f3e877b9e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3877920834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app_with_partial_data.3877920834 +enable_ masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_app_with_partial_data/latest |
Test location | /workspace/coverage/default/9.kmac_burst_write.4029693808 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 75248931591 ps |
CPU time | 709.51 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:22:08 PM PST 24 |
Peak memory | 230976 kb |
Host | smart-69e02575-43e7-40ae-90c0-a727dd66f09e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4029693808 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_burst_write.4029693808 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_burst_write/latest |
Test location | /workspace/coverage/default/9.kmac_edn_timeout_error.1614587456 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 8399173638 ps |
CPU time | 42.6 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:11:05 PM PST 24 |
Peak memory | 221700 kb |
Host | smart-6620111e-30bb-4336-b331-7c06bec74597 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1614587456 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_edn_timeout_error.1614587456 +enabl e_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_edn_timeout_error/latest |
Test location | /workspace/coverage/default/9.kmac_entropy_mode_error.1060562490 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 671213647 ps |
CPU time | 24.62 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:44 PM PST 24 |
Peak memory | 218808 kb |
Host | smart-97266ab2-4150-4665-9f89-46ff1e576210 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1060562490 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_mode_error.1060562490 +ena ble_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_entropy_mode_error/latest |
Test location | /workspace/coverage/default/9.kmac_entropy_ready_error.2759648440 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 16554308947 ps |
CPU time | 66.96 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:11:29 PM PST 24 |
Peak memory | 224068 kb |
Host | smart-a8bf2216-d16a-40f5-9c87-454a474ae345 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2759648440 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_ready_error.2759648440 +enable_mask ing=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_entropy_ready_error/latest |
Test location | /workspace/coverage/default/9.kmac_entropy_refresh.983627925 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 7356168740 ps |
CPU time | 203.7 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:13:42 PM PST 24 |
Peak memory | 241704 kb |
Host | smart-053ae7b6-29f0-4bb1-8e97-44ce4740b945 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=983627925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_refresh.983627925 +enable_masking=0 +sw_ key_masked=0 |
Directory | /workspace/9.kmac_entropy_refresh/latest |
Test location | /workspace/coverage/default/9.kmac_error.140967706 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 11547298701 ps |
CPU time | 318.06 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:15:34 PM PST 24 |
Peak memory | 256272 kb |
Host | smart-5f19ee28-2f6d-4d45-9a1a-86b11f9a5bde |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=140967706 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_error.140967706 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_error/latest |
Test location | /workspace/coverage/default/9.kmac_key_error.421230735 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 3958324544 ps |
CPU time | 6.67 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:23 PM PST 24 |
Peak memory | 207384 kb |
Host | smart-262c5167-5078-45b0-89d1-3b0ca4b77ab8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=421230735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_key_error.421230735 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_key_error/latest |
Test location | /workspace/coverage/default/9.kmac_lc_escalation.507174916 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 462058355 ps |
CPU time | 1.38 seconds |
Started | Jan 03 01:09:06 PM PST 24 |
Finished | Jan 03 01:10:15 PM PST 24 |
Peak memory | 215608 kb |
Host | smart-7ae94a52-8196-43e2-bea9-e74f238c40e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=507174916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_lc_escalation.507174916 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_lc_escalation/latest |
Test location | /workspace/coverage/default/9.kmac_long_msg_and_output.3146397071 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 7399526048 ps |
CPU time | 278.75 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:14:58 PM PST 24 |
Peak memory | 249268 kb |
Host | smart-16d04687-3774-4821-9cb7-f3b3f33522cf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3146397071 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_long_msg_an d_output.3146397071 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_long_msg_and_output/latest |
Test location | /workspace/coverage/default/9.kmac_mubi.707994886 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 2674182040 ps |
CPU time | 81.29 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:11:37 PM PST 24 |
Peak memory | 227712 kb |
Host | smart-840485dc-b16f-435a-b7d5-b5a1df334026 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=707994886 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_mubi.707994886 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_mubi/latest |
Test location | /workspace/coverage/default/9.kmac_sideload.54634256 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 576181308 ps |
CPU time | 10.75 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:10:30 PM PST 24 |
Peak memory | 219428 kb |
Host | smart-79bf83fe-af2a-478c-8842-44b3270cd284 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=54634256 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_sideload.54634256 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_sideload/latest |
Test location | /workspace/coverage/default/9.kmac_smoke.770920624 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 4250399448 ps |
CPU time | 25.39 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:10:44 PM PST 24 |
Peak memory | 217380 kb |
Host | smart-ad744a20-a7e3-42b2-9b55-cb3f651bd25f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=770920624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_smoke.770920624 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_smoke/latest |
Test location | /workspace/coverage/default/9.kmac_stress_all.2294914197 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 174180043530 ps |
CPU time | 1094.53 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:28:34 PM PST 24 |
Peak memory | 322540 kb |
Host | smart-34074309-c37f-4c22-8ef0-5b9eecc890d4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000 0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand om_seed=2294914197 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all.2294914197 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_stress_all/latest |
Test location | /workspace/coverage/default/9.kmac_stress_all_with_rand_reset.3882979443 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 94830670757 ps |
CPU time | 1496.57 seconds |
Started | Jan 03 01:09:12 PM PST 24 |
Finished | Jan 03 01:35:16 PM PST 24 |
Peak memory | 314428 kb |
Host | smart-4cb32b69-73b3-46c9-ab14-b9863fe76757 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000 0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3882979443 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all_with_rand_reset.3882979443 +en able_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_kmac.3893620831 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 1014472480 ps |
CPU time | 4.27 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:20 PM PST 24 |
Peak memory | 215672 kb |
Host | smart-1665c222-8da3-49c4-974c-1272870eda89 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3893620831 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 9.kmac_test_vectors_kmac.3893620831 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_kmac/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_kmac_xof.3278329147 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 677524945 ps |
CPU time | 4.5 seconds |
Started | Jan 03 01:09:09 PM PST 24 |
Finished | Jan 03 01:10:20 PM PST 24 |
Peak memory | 215616 kb |
Host | smart-0d6d132b-bb0c-4378-9baa-33ae4a82fa3c |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3278329147 -assert nopostproc +UVM_TESTNAME=kmac_base _test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_kmac_xof.3278329147 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_kmac_xof/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_224.940510479 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 95913439361 ps |
CPU time | 1923.68 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 01:42:23 PM PST 24 |
Peak memory | 387172 kb |
Host | smart-b2807ccb-4d1b-4dac-9e53-fadfbe7ec428 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=940510479 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_224.940510479 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_224/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_256.242934830 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 17599065884 ps |
CPU time | 1403.65 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 01:33:47 PM PST 24 |
Peak memory | 371180 kb |
Host | smart-6bbf305d-7dc8-4388-b7f9-b2fc137796de |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2 56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=242934830 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_256.242934830 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_256/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_384.1695874487 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 241181230980 ps |
CPU time | 1400.46 seconds |
Started | Jan 03 01:09:10 PM PST 24 |
Finished | Jan 03 01:33:38 PM PST 24 |
Peak memory | 333496 kb |
Host | smart-e35b8f70-1dc5-4cf4-8eb8-c788225bd063 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3 84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1695874487 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_384.1695874487 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_384/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_sha3_512.3843506956 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 35227332860 ps |
CPU time | 753.25 seconds |
Started | Jan 03 01:09:14 PM PST 24 |
Finished | Jan 03 01:23:00 PM PST 24 |
Peak memory | 287708 kb |
Host | smart-c42b3eea-979d-4fa3-b753-12856253cb06 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5 12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3843506956 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_512.3843506956 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_sha3_512/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_shake_128.5638569 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 269574088531 ps |
CPU time | 5097.68 seconds |
Started | Jan 03 01:09:13 PM PST 24 |
Finished | Jan 03 02:35:17 PM PST 24 |
Peak memory | 658248 kb |
Host | smart-ac965524-ae75-4a3f-a037-d58dc5914738 |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=5638569 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_128.5638569 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_shake_128/latest |
Test location | /workspace/coverage/default/9.kmac_test_vectors_shake_256.3106066495 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 1440857883610 ps |
CPU time | 3934.47 seconds |
Started | Jan 03 01:09:11 PM PST 24 |
Finished | Jan 03 02:15:53 PM PST 24 |
Peak memory | 553636 kb |
Host | smart-27a74c03-6a9f-4df1-93e7-0e6961c852ca |
User | root |
Command | /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant= 256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra ndom_seed=3106066495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_256.3106066495 +enable_masking=0 +sw_key_masked=0 |
Directory | /workspace/9.kmac_test_vectors_shake_256/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |