Summary for Variable key_len
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for key_len
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Key128] |
66397 |
1 |
|
|
T4 |
408 |
|
T5 |
2 |
|
T6 |
29 |
auto[Key192] |
66314 |
1 |
|
|
T4 |
442 |
|
T6 |
17 |
|
T12 |
3 |
auto[Key256] |
84053 |
1 |
|
|
T4 |
483 |
|
T5 |
3 |
|
T6 |
24 |
auto[Key384] |
66017 |
1 |
|
|
T4 |
455 |
|
T5 |
1 |
|
T6 |
34 |
auto[Key512] |
66364 |
1 |
|
|
T4 |
477 |
|
T5 |
3 |
|
T6 |
17 |
Summary for Variable kmac_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for kmac_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
312079 |
1 |
|
|
T4 |
2265 |
|
T5 |
4 |
|
T6 |
30 |
auto[1] |
37066 |
1 |
|
|
T5 |
5 |
|
T6 |
91 |
|
T12 |
10 |
Summary for Variable mode
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
3 |
0 |
3 |
100.00 |
Automatically Generated Bins for mode
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Sha3] |
67542 |
1 |
|
|
T5 |
4 |
|
T6 |
14 |
|
T13 |
374 |
auto[Shake] |
240847 |
1 |
|
|
T4 |
2265 |
|
T6 |
16 |
|
T12 |
2 |
auto[CShake] |
40756 |
1 |
|
|
T5 |
5 |
|
T6 |
91 |
|
T12 |
13 |
Summary for Variable msg_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for msg_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
174638 |
1 |
|
|
T4 |
1118 |
|
T5 |
3 |
|
T6 |
66 |
auto[1] |
174507 |
1 |
|
|
T4 |
1147 |
|
T5 |
6 |
|
T6 |
55 |
Summary for Variable sideload
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for sideload
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
337813 |
1 |
|
|
T4 |
2265 |
|
T5 |
9 |
|
T6 |
121 |
auto[1] |
11332 |
1 |
|
|
T12 |
2 |
|
T16 |
40 |
|
T17 |
6 |
Summary for Variable state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for state_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
174868 |
1 |
|
|
T4 |
1128 |
|
T5 |
7 |
|
T6 |
66 |
auto[1] |
174277 |
1 |
|
|
T4 |
1137 |
|
T5 |
2 |
|
T6 |
55 |
Summary for Variable strength
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for strength
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[L128] |
139657 |
1 |
|
|
T5 |
3 |
|
T6 |
54 |
|
T12 |
7 |
auto[L224] |
19887 |
1 |
|
|
T5 |
2 |
|
T6 |
6 |
|
T15 |
390 |
auto[L256] |
160993 |
1 |
|
|
T4 |
2265 |
|
T5 |
2 |
|
T6 |
56 |
auto[L384] |
15909 |
1 |
|
|
T6 |
2 |
|
T17 |
1 |
|
T23 |
1 |
auto[L512] |
12699 |
1 |
|
|
T5 |
2 |
|
T6 |
3 |
|
T17 |
1 |
Summary for Variable xof_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for xof_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
328476 |
1 |
|
|
T4 |
2265 |
|
T5 |
5 |
|
T6 |
63 |
auto[1] |
20669 |
1 |
|
|
T5 |
4 |
|
T6 |
58 |
|
T12 |
3 |
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
37066 |
1 |
|
|
T5 |
5 |
|
T6 |
91 |
|
T12 |
10 |
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
40756 |
1 |
|
|
T5 |
5 |
|
T6 |
91 |
|
T12 |
13 |
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
240847 |
1 |
|
|
T4 |
2265 |
|
T6 |
16 |
|
T12 |
2 |
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
67542 |
1 |
|
|
T5 |
4 |
|
T6 |
14 |
|
T13 |
374 |