Tests
dashboard | hierarchy | modlist | groups | tests | asserts
Total Coverage Summary 
SCORELINECONDTOGGLEFSMBRANCHASSERTGROUP
95.64 96.58 92.45 100.00 89.77 94.67 98.84 97.16


Total test records in report: 1282
tests.html | tests1.html | tests2.html | tests3.html | tests4.html | tests5.html | tests6.html | tests7.html | tests8.html | tests9.html | tests10.html | tests11.html | tests12.html | tests13.html | tests14.html | tests15.html | tests16.html | tests17.html | tests18.html | tests19.html | tests20.html | tests21.html | tests22.html | tests23.html | tests24.html | tests25.html | tests26.html

T1252 /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.1332694359 Feb 04 12:39:16 PM PST 24 Feb 04 12:39:20 PM PST 24 28415581 ps
T1253 /workspace/coverage/cover_reg_top/8.kmac_csr_rw.4176758802 Feb 04 12:39:14 PM PST 24 Feb 04 12:39:17 PM PST 24 47171149 ps
T1254 /workspace/coverage/cover_reg_top/3.kmac_csr_aliasing.3264240172 Feb 04 12:39:09 PM PST 24 Feb 04 12:39:22 PM PST 24 448167435 ps
T1255 /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors_with_csr_rw.948106916 Feb 04 12:39:23 PM PST 24 Feb 04 12:39:26 PM PST 24 57161437 ps
T1256 /workspace/coverage/cover_reg_top/8.kmac_tl_errors.1185187509 Feb 04 12:39:10 PM PST 24 Feb 04 12:39:17 PM PST 24 748935778 ps
T1257 /workspace/coverage/cover_reg_top/4.kmac_mem_walk.3844254462 Feb 04 12:39:02 PM PST 24 Feb 04 12:39:10 PM PST 24 100977021 ps
T1258 /workspace/coverage/cover_reg_top/19.kmac_tl_intg_err.725925721 Feb 04 12:39:46 PM PST 24 Feb 04 12:39:51 PM PST 24 215929907 ps
T1259 /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors.4183440531 Feb 04 12:39:23 PM PST 24 Feb 04 12:39:26 PM PST 24 32363386 ps
T1260 /workspace/coverage/cover_reg_top/35.kmac_intr_test.4294003544 Feb 04 12:39:42 PM PST 24 Feb 04 12:39:49 PM PST 24 18793275 ps
T1261 /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.2166736698 Feb 04 12:38:53 PM PST 24 Feb 04 12:38:59 PM PST 24 73878443 ps
T137 /workspace/coverage/cover_reg_top/2.kmac_mem_partial_access.1435473027 Feb 04 12:39:08 PM PST 24 Feb 04 12:39:14 PM PST 24 41029729 ps
T1262 /workspace/coverage/cover_reg_top/4.kmac_tl_intg_err.2783312437 Feb 04 12:39:30 PM PST 24 Feb 04 12:39:33 PM PST 24 182717774 ps
T1263 /workspace/coverage/cover_reg_top/1.kmac_csr_rw.3144625116 Feb 04 12:39:02 PM PST 24 Feb 04 12:39:10 PM PST 24 27239745 ps
T1264 /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors.720647915 Feb 04 12:39:10 PM PST 24 Feb 04 12:39:16 PM PST 24 54009868 ps
T1265 /workspace/coverage/cover_reg_top/15.kmac_same_csr_outstanding.2433681259 Feb 04 12:39:22 PM PST 24 Feb 04 12:39:25 PM PST 24 434038870 ps
T1266 /workspace/coverage/cover_reg_top/5.kmac_same_csr_outstanding.4165109737 Feb 04 12:39:30 PM PST 24 Feb 04 12:39:32 PM PST 24 85573709 ps
T1267 /workspace/coverage/cover_reg_top/11.kmac_csr_mem_rw_with_rand_reset.4286823867 Feb 04 12:39:24 PM PST 24 Feb 04 12:39:27 PM PST 24 387515239 ps
T1268 /workspace/coverage/cover_reg_top/19.kmac_csr_mem_rw_with_rand_reset.522687469 Feb 04 12:39:45 PM PST 24 Feb 04 12:39:50 PM PST 24 56727246 ps
T1269 /workspace/coverage/cover_reg_top/3.kmac_csr_mem_rw_with_rand_reset.2947213700 Feb 04 12:39:06 PM PST 24 Feb 04 12:39:14 PM PST 24 29743459 ps
T1270 /workspace/coverage/cover_reg_top/0.kmac_csr_aliasing.4248356409 Feb 04 12:38:59 PM PST 24 Feb 04 12:39:11 PM PST 24 573084919 ps
T1271 /workspace/coverage/cover_reg_top/22.kmac_intr_test.2070984896 Feb 04 12:39:43 PM PST 24 Feb 04 12:39:49 PM PST 24 14487852 ps
T1272 /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors.1626231089 Feb 04 12:39:13 PM PST 24 Feb 04 12:39:17 PM PST 24 70230773 ps
T1273 /workspace/coverage/cover_reg_top/7.kmac_same_csr_outstanding.4161424420 Feb 04 12:39:10 PM PST 24 Feb 04 12:39:16 PM PST 24 91243085 ps
T1274 /workspace/coverage/cover_reg_top/12.kmac_same_csr_outstanding.1093936590 Feb 04 12:39:20 PM PST 24 Feb 04 12:39:24 PM PST 24 188464300 ps
T1275 /workspace/coverage/cover_reg_top/17.kmac_intr_test.1629314514 Feb 04 12:40:55 PM PST 24 Feb 04 12:41:02 PM PST 24 41288001 ps
T1276 /workspace/coverage/cover_reg_top/24.kmac_intr_test.565280239 Feb 04 12:39:42 PM PST 24 Feb 04 12:39:49 PM PST 24 13925746 ps
T1277 /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors_with_csr_rw.1648887772 Feb 04 12:38:59 PM PST 24 Feb 04 12:39:07 PM PST 24 126998435 ps
T1278 /workspace/coverage/cover_reg_top/0.kmac_csr_bit_bash.1698156568 Feb 04 12:38:56 PM PST 24 Feb 04 12:39:11 PM PST 24 2845047922 ps
T1279 /workspace/coverage/cover_reg_top/49.kmac_intr_test.395165528 Feb 04 12:39:49 PM PST 24 Feb 04 12:39:52 PM PST 24 85414812 ps
T1280 /workspace/coverage/cover_reg_top/16.kmac_tl_intg_err.3396533991 Feb 04 12:39:16 PM PST 24 Feb 04 12:39:22 PM PST 24 1100938276 ps
T1281 /workspace/coverage/cover_reg_top/38.kmac_intr_test.2129341434 Feb 04 12:39:39 PM PST 24 Feb 04 12:39:41 PM PST 24 57631760 ps
T1282 /workspace/coverage/cover_reg_top/3.kmac_csr_hw_reset.598645601 Feb 04 12:39:03 PM PST 24 Feb 04 12:39:11 PM PST 24 82699599 ps


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_aliasing.1717071956
Short name T1
Test name
Test status
Simulation time 1343549879 ps
CPU time 9.09 seconds
Started Feb 04 12:39:04 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 206744 kb
Host smart-7ba724fd-8615-44f1-abab-0c53c7ea5ad0
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1717071956 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_aliasing.1717071
956 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_aliasing/latest


Test location /workspace/coverage/default/19.kmac_stress_all_with_rand_reset.4210310757
Short name T16
Test name
Test status
Simulation time 142656319833 ps
CPU time 1024.59 seconds
Started Feb 04 02:01:01 PM PST 24
Finished Feb 04 02:18:07 PM PST 24
Peak memory 300844 kb
Host smart-8eab0a8f-03df-44c8-8eaf-71b219b3ebe5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4210310757 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all_with_rand_reset.4210310757 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_tl_intg_err.2915945745
Short name T3
Test name
Test status
Simulation time 758994727 ps
CPU time 4.69 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:35 PM PST 24
Peak memory 206520 kb
Host smart-19276d69-0a26-4607-903b-ead4d2d4bdc9
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2915945745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_intg_err.29159
45745 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_intr_test.3957385545
Short name T50
Test name
Test status
Simulation time 13576896 ps
CPU time 0.77 seconds
Started Feb 04 12:39:03 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 206568 kb
Host smart-716d726d-3ae4-45dc-81d4-f4b315bb3269
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3957385545 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_intr_test.3957385545 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_intr_test/latest


Test location /workspace/coverage/default/37.kmac_error.3073988199
Short name T30
Test name
Test status
Simulation time 75664877432 ps
CPU time 417.32 seconds
Started Feb 04 02:07:53 PM PST 24
Finished Feb 04 02:14:51 PM PST 24
Peak memory 251304 kb
Host smart-a5907e3b-d62a-4d90-9316-4a057fd011b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3073988199 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_error.3073988199 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_error/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors.2928538996
Short name T104
Test name
Test status
Simulation time 133915847 ps
CPU time 1.14 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:07 PM PST 24
Peak memory 215340 kb
Host smart-238cfc47-0219-4269-9ce8-4c7710be62a7
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2928538996 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_shadow_reg_
errors.2928538996 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/default/0.kmac_sec_cm.2841716655
Short name T10
Test name
Test status
Simulation time 4662184521 ps
CPU time 61.95 seconds
Started Feb 04 01:53:19 PM PST 24
Finished Feb 04 01:54:21 PM PST 24
Peak memory 263616 kb
Host smart-442183e3-ffc9-4242-a2c6-ed24b544b741
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2841716655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sec_cm.2841716655 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/0.kmac_sec_cm/latest


Test location /workspace/coverage/default/19.kmac_lc_escalation.455300778
Short name T4
Test name
Test status
Simulation time 75785740 ps
CPU time 1.26 seconds
Started Feb 04 02:00:54 PM PST 24
Finished Feb 04 02:01:00 PM PST 24
Peak memory 216152 kb
Host smart-de55f34c-ce7f-465d-88a9-17ea309e338f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=455300778 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_lc_escalation.455300778 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/19.kmac_lc_escalation/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors_with_csr_rw.853493156
Short name T99
Test name
Test status
Simulation time 786601731 ps
CPU time 1.93 seconds
Started Feb 04 12:39:12 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 214992 kb
Host smart-12e9b629-bcf5-4cbd-80ae-25b7eaa5315b
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=853493156 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_
shadow_reg_errors_with_csr_rw.853493156 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/default/7.kmac_key_error.136633508
Short name T23
Test name
Test status
Simulation time 239089020 ps
CPU time 1.83 seconds
Started Feb 04 01:56:13 PM PST 24
Finished Feb 04 01:56:16 PM PST 24
Peak memory 207960 kb
Host smart-b5c205ec-ed8a-4fcd-9c5b-59fac762e512
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=136633508 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_key_error.136633508 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_key_error/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_tl_intg_err.531965164
Short name T164
Test name
Test status
Simulation time 867405423 ps
CPU time 5.04 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 214904 kb
Host smart-812480e9-d37f-4f4e-8c83-fa11ac273eae
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=531965164 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_intg_err.53196
5164 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_shake_256.146112229
Short name T80
Test name
Test status
Simulation time 358797752039 ps
CPU time 4000.62 seconds
Started Feb 04 01:54:33 PM PST 24
Finished Feb 04 03:01:16 PM PST 24
Peak memory 554920 kb
Host smart-e431d872-6b3c-4b7b-b62d-3e564de229c7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=146112229 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_256.146112229 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_mem_partial_access.3236010850
Short name T96
Test name
Test status
Simulation time 67887846 ps
CPU time 1.33 seconds
Started Feb 04 12:39:04 PM PST 24
Finished Feb 04 12:39:12 PM PST 24
Peak memory 214960 kb
Host smart-718df1ea-cf8a-48a2-9962-cb2e9f8c5e25
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3236010850 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_partia
l_access.3236010850 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_intr_test.785551314
Short name T147
Test name
Test status
Simulation time 113591030 ps
CPU time 0.78 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206580 kb
Host smart-e3e59e7b-b217-4f23-9c00-eb7c919933ae
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=785551314 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_intr_test.785551314 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/5.kmac_intr_test/latest


Test location /workspace/coverage/default/1.kmac_mubi.934630333
Short name T26
Test name
Test status
Simulation time 44813022913 ps
CPU time 261.09 seconds
Started Feb 04 01:53:29 PM PST 24
Finished Feb 04 01:57:58 PM PST 24
Peak memory 243776 kb
Host smart-ccb73f98-816c-459f-80f5-cff2d51336f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=934630333 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_mubi.934630333 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_mubi/latest


Test location /workspace/coverage/default/11.kmac_error.2487353584
Short name T34
Test name
Test status
Simulation time 40657304817 ps
CPU time 245.15 seconds
Started Feb 04 01:58:00 PM PST 24
Finished Feb 04 02:02:06 PM PST 24
Peak memory 256924 kb
Host smart-c40d161f-5c66-4ea2-ad2e-00ed0da72c18
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2487353584 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_error.2487353584 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_error/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_tl_intg_err.551446638
Short name T124
Test name
Test status
Simulation time 526418558 ps
CPU time 3.07 seconds
Started Feb 04 12:40:54 PM PST 24
Finished Feb 04 12:41:03 PM PST 24
Peak memory 217028 kb
Host smart-6b40fbc2-5e95-4390-9698-c403508a9092
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=551446638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_intg_err.55144
6638 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors_with_csr_rw.1275002860
Short name T1180
Test name
Test status
Simulation time 723944244 ps
CPU time 2.56 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 223428 kb
Host smart-48cd251d-b952-4a4d-ac98-de4064503b83
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1275002860 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac
_shadow_reg_errors_with_csr_rw.1275002860 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_tl_intg_err.683591786
Short name T123
Test name
Test status
Simulation time 403627528 ps
CPU time 4.87 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:23 PM PST 24
Peak memory 214928 kb
Host smart-448f9253-abcb-4dff-9228-af4a2908052a
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=683591786 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_intg_err.68359
1786 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_shake_128.3666216456
Short name T155
Test name
Test status
Simulation time 53397600634 ps
CPU time 4032.26 seconds
Started Feb 04 02:01:17 PM PST 24
Finished Feb 04 03:08:34 PM PST 24
Peak memory 658744 kb
Host smart-efaf79ea-0d07-4c0b-8a14-1fed69c48fa6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3666216456 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_128.3666216456 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/30.kmac_stress_all_with_rand_reset.182056193
Short name T317
Test name
Test status
Simulation time 134635208676 ps
CPU time 2381.58 seconds
Started Feb 04 02:05:13 PM PST 24
Finished Feb 04 02:44:57 PM PST 24
Peak memory 423320 kb
Host smart-d9d9293b-93a5-4df2-a81f-f38af9d86188
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=182056193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all_with_rand_reset.182056193 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/4.kmac_entropy_ready_error.843210521
Short name T112
Test name
Test status
Simulation time 58781931710 ps
CPU time 41.3 seconds
Started Feb 04 01:54:56 PM PST 24
Finished Feb 04 01:55:38 PM PST 24
Peak memory 224120 kb
Host smart-319d1f43-77c8-4134-8994-ce9d935883e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=843210521 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_ready_error.843210521 +enable_maskin
g=0 +sw_key_masked=0
Directory /workspace/4.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/49.kmac_long_msg_and_output.3724667670
Short name T158
Test name
Test status
Simulation time 17094592331 ps
CPU time 1398.2 seconds
Started Feb 04 02:13:00 PM PST 24
Finished Feb 04 02:36:19 PM PST 24
Peak memory 377820 kb
Host smart-3164d5ed-1f65-45fd-875d-72c3d72bcd65
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3724667670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_long_msg_a
nd_output.3724667670 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/11.kmac_alert_test.2118345763
Short name T469
Test name
Test status
Simulation time 114709058 ps
CPU time 0.84 seconds
Started Feb 04 01:58:09 PM PST 24
Finished Feb 04 01:58:11 PM PST 24
Peak memory 207656 kb
Host smart-6badb506-0dee-4c80-8f17-dda86e16709f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2118345763 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_alert_test.2118345763 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_alert_test/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_tl_errors.3979707641
Short name T88
Test name
Test status
Simulation time 33515387 ps
CPU time 2.01 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:23 PM PST 24
Peak memory 215136 kb
Host smart-031deb7a-6a0d-4ccf-9cac-72f1e9eba770
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3979707641 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_errors.3979707641 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_mem_partial_access.3904321921
Short name T136
Test name
Test status
Simulation time 15673112 ps
CPU time 1.1 seconds
Started Feb 04 12:38:57 PM PST 24
Finished Feb 04 12:39:03 PM PST 24
Peak memory 215132 kb
Host smart-8bd27770-c2ba-4339-beca-049afa4582cc
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3904321921 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_partia
l_access.3904321921 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_tl_intg_err.3493257448
Short name T161
Test name
Test status
Simulation time 143313979 ps
CPU time 4.26 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:09 PM PST 24
Peak memory 214968 kb
Host smart-21711292-45df-455c-9977-86ff07606341
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3493257448 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_intg_err.34932
57448 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/26.kmac_lc_escalation.356685187
Short name T8
Test name
Test status
Simulation time 36359865 ps
CPU time 1.22 seconds
Started Feb 04 02:03:40 PM PST 24
Finished Feb 04 02:04:05 PM PST 24
Peak memory 216092 kb
Host smart-91ceb16c-b396-4f86-a434-cc80345b787b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=356685187 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_lc_escalation.356685187 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/26.kmac_lc_escalation/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors_with_csr_rw.661560189
Short name T103
Test name
Test status
Simulation time 174843567 ps
CPU time 2.51 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 215368 kb
Host smart-0a6979b7-bf51-47fc-a0c4-3a6874ee34ac
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=661560189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac
_shadow_reg_errors_with_csr_rw.661560189 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/default/14.kmac_entropy_refresh.389043925
Short name T37
Test name
Test status
Simulation time 10555817763 ps
CPU time 198.31 seconds
Started Feb 04 01:58:54 PM PST 24
Finished Feb 04 02:02:13 PM PST 24
Peak memory 237496 kb
Host smart-b3d60c8d-e166-41ce-ba33-72b9d57a3111
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=389043925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_refresh.389043925 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/14.kmac_entropy_refresh/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_aliasing.4248356409
Short name T1270
Test name
Test status
Simulation time 573084919 ps
CPU time 4.95 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 214896 kb
Host smart-8c7f4483-e44c-46e0-a9cc-b6b916f5eb16
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4248356409 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_aliasing.4248356
409 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_bit_bash.1698156568
Short name T1278
Test name
Test status
Simulation time 2845047922 ps
CPU time 11.49 seconds
Started Feb 04 12:38:56 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 206840 kb
Host smart-297e6d77-2319-46cd-b488-794a47d6e048
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1698156568 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_bit_bash.1698156
568 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_hw_reset.3073906912
Short name T1247
Test name
Test status
Simulation time 28738784 ps
CPU time 1.18 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:06 PM PST 24
Peak memory 214944 kb
Host smart-e1e9a15c-7ff5-477c-843b-ed91920147ab
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3073906912 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_hw_reset.3073906
912 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_mem_rw_with_rand_reset.3098722966
Short name T89
Test name
Test status
Simulation time 82808071 ps
CPU time 1.32 seconds
Started Feb 04 12:38:55 PM PST 24
Finished Feb 04 12:39:00 PM PST 24
Peak memory 214940 kb
Host smart-410d5306-5580-403a-9590-2934bbc6b43d
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3098722966 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 0.kmac_csr_mem_rw_with_rand_reset.3098722966 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_csr_rw.3187284824
Short name T1188
Test name
Test status
Simulation time 29317000 ps
CPU time 1.19 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:06 PM PST 24
Peak memory 206800 kb
Host smart-cc305362-4ce8-4cbe-8d07-0a66319b8e3b
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3187284824 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_csr_rw.3187284824 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_intr_test.1154927169
Short name T1228
Test name
Test status
Simulation time 16776346 ps
CPU time 0.81 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:07 PM PST 24
Peak memory 206776 kb
Host smart-8c412171-4edc-4d40-aa6d-cee5e45fdfac
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1154927169 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_intr_test.1154927169 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_mem_walk.2165428708
Short name T1249
Test name
Test status
Simulation time 109028064 ps
CPU time 0.69 seconds
Started Feb 04 12:39:07 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206588 kb
Host smart-9994ce04-6074-4a2b-bcde-0777d9612263
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2165428708 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_mem_walk.2165428708
+enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_same_csr_outstanding.1373414874
Short name T1233
Test name
Test status
Simulation time 133790264 ps
CPU time 2.72 seconds
Started Feb 04 12:39:01 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 206684 kb
Host smart-9d38f156-494e-44c4-b25d-4b5c79d1272a
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1373414874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_same_csr
_outstanding.1373414874 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_shadow_reg_errors_with_csr_rw.1832852726
Short name T1208
Test name
Test status
Simulation time 797254021 ps
CPU time 1.84 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:07 PM PST 24
Peak memory 215388 kb
Host smart-bfce9632-91f9-4a7d-9ec5-a6d0d0d69c11
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1832852726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac
_shadow_reg_errors_with_csr_rw.1832852726 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/0.kmac_tl_errors.3572587645
Short name T1184
Test name
Test status
Simulation time 32555776 ps
CPU time 2.05 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:12 PM PST 24
Peak memory 215016 kb
Host smart-5dfe343c-a8d1-4843-be77-855c7de2bf1b
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3572587645 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.kmac_tl_errors.3572587645 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_aliasing.2577352901
Short name T179
Test name
Test status
Simulation time 321875664 ps
CPU time 4.84 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 206712 kb
Host smart-ec05e840-5336-4bd1-9f43-c8be58ee1f2c
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2577352901 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_aliasing.2577352
901 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_bit_bash.3228217403
Short name T141
Test name
Test status
Simulation time 9611751720 ps
CPU time 21.24 seconds
Started Feb 04 12:38:53 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 206832 kb
Host smart-b4b43d85-4732-462b-82ef-7df74677b48f
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3228217403 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_bit_bash.3228217
403 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_hw_reset.2589102170
Short name T1202
Test name
Test status
Simulation time 75116754 ps
CPU time 0.91 seconds
Started Feb 04 12:38:58 PM PST 24
Finished Feb 04 12:39:05 PM PST 24
Peak memory 206560 kb
Host smart-b000721b-0592-48fb-8654-a64abd1a79e9
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2589102170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_hw_reset.2589102
170 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_mem_rw_with_rand_reset.1199943849
Short name T95
Test name
Test status
Simulation time 27423439 ps
CPU time 1.22 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:10 PM PST 24
Peak memory 214920 kb
Host smart-7e1f1483-ff00-4f68-afc6-f8162eeabf08
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1199943849 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 1.kmac_csr_mem_rw_with_rand_reset.1199943849 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_csr_rw.3144625116
Short name T1263
Test name
Test status
Simulation time 27239745 ps
CPU time 1.14 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:10 PM PST 24
Peak memory 206704 kb
Host smart-5bc85ba4-0fe4-42c3-9f27-391e322608b9
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3144625116 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_csr_rw.3144625116 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_intr_test.2898577745
Short name T145
Test name
Test status
Simulation time 89328731 ps
CPU time 0.74 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:10 PM PST 24
Peak memory 206516 kb
Host smart-bf541a04-99e3-4086-ae14-f7c83989f1e6
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2898577745 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_intr_test.2898577745 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_mem_partial_access.2519856784
Short name T135
Test name
Test status
Simulation time 102361165 ps
CPU time 1.19 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 214932 kb
Host smart-3e781a37-4735-4d76-9551-9ef672bfb26f
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2519856784 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_partia
l_access.2519856784 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_mem_walk.3047210160
Short name T86
Test name
Test status
Simulation time 12694250 ps
CPU time 0.74 seconds
Started Feb 04 12:38:55 PM PST 24
Finished Feb 04 12:38:59 PM PST 24
Peak memory 206572 kb
Host smart-cd47e3e6-be57-4bda-8be8-f62be642ac8c
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047210160 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_mem_walk.3047210160
+enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_same_csr_outstanding.1889872066
Short name T1215
Test name
Test status
Simulation time 27216480 ps
CPU time 1.46 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:06 PM PST 24
Peak memory 214924 kb
Host smart-8b30da49-2772-4229-b93b-8a9cec005f67
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1889872066 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_same_csr
_outstanding.1889872066 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors.2353468922
Short name T1160
Test name
Test status
Simulation time 18031990 ps
CPU time 1 seconds
Started Feb 04 12:39:05 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206992 kb
Host smart-491de011-3222-4198-984f-c06e88ea075b
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2353468922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_shadow_reg_
errors.2353468922 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_shadow_reg_errors_with_csr_rw.2540946408
Short name T1158
Test name
Test status
Simulation time 242922513 ps
CPU time 1.9 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:09 PM PST 24
Peak memory 215052 kb
Host smart-fc1f90ca-b603-463c-80e2-7ed02baf1d53
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2540946408 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac
_shadow_reg_errors_with_csr_rw.2540946408 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_tl_errors.3517476730
Short name T1212
Test name
Test status
Simulation time 307992362 ps
CPU time 1.53 seconds
Started Feb 04 12:38:58 PM PST 24
Finished Feb 04 12:39:06 PM PST 24
Peak memory 215088 kb
Host smart-343ba3fa-2122-4f1f-a3bd-780ca1fdde9e
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3517476730 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_errors.3517476730 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/1.kmac_tl_intg_err.360431773
Short name T1239
Test name
Test status
Simulation time 636671279 ps
CPU time 5.99 seconds
Started Feb 04 12:38:58 PM PST 24
Finished Feb 04 12:39:10 PM PST 24
Peak memory 213992 kb
Host smart-93faa0cb-9abe-4159-adf9-bfb606210904
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=360431773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.kmac_tl_intg_err.360431
773 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_csr_mem_rw_with_rand_reset.1518161115
Short name T1185
Test name
Test status
Simulation time 36996212 ps
CPU time 1.73 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 214912 kb
Host smart-50e1f3c9-f399-46b4-b0fb-01971e33dc64
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1518161115 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 10.kmac_csr_mem_rw_with_rand_reset.1518161115 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_csr_rw.1773917860
Short name T148
Test name
Test status
Simulation time 103543082 ps
CPU time 1.15 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 206696 kb
Host smart-4d6336ee-4fca-4860-b399-dff0d052c505
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1773917860 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_csr_rw.1773917860 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_intr_test.691163041
Short name T134
Test name
Test status
Simulation time 56274424 ps
CPU time 0.71 seconds
Started Feb 04 12:39:19 PM PST 24
Finished Feb 04 12:39:21 PM PST 24
Peak memory 206516 kb
Host smart-0c674ea1-1aaf-45dc-95d1-8c14e2e2ea75
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=691163041 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_intr_test.691163041 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/10.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_same_csr_outstanding.1835254849
Short name T175
Test name
Test status
Simulation time 520812378 ps
CPU time 2.25 seconds
Started Feb 04 12:39:18 PM PST 24
Finished Feb 04 12:39:21 PM PST 24
Peak memory 214720 kb
Host smart-04322089-9583-4fe4-967a-788bed3917c5
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1835254849 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_same_cs
r_outstanding.1835254849 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors.1062827449
Short name T106
Test name
Test status
Simulation time 603069941 ps
CPU time 1.38 seconds
Started Feb 04 12:39:21 PM PST 24
Finished Feb 04 12:39:23 PM PST 24
Peak memory 215416 kb
Host smart-c87465c9-bcdd-4a73-8e0f-4774b8ee947e
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1062827449 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_shadow_reg
_errors.1062827449 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_shadow_reg_errors_with_csr_rw.2489429240
Short name T109
Test name
Test status
Simulation time 81266671 ps
CPU time 1.74 seconds
Started Feb 04 12:39:17 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 215344 kb
Host smart-31724e1c-7c42-4069-9bfa-ce431e8f9a39
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2489429240 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kma
c_shadow_reg_errors_with_csr_rw.2489429240 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.kmac_tl_errors.2991038963
Short name T1175
Test name
Test status
Simulation time 167180460 ps
CPU time 3.05 seconds
Started Feb 04 12:39:25 PM PST 24
Finished Feb 04 12:39:29 PM PST 24
Peak memory 215060 kb
Host smart-99b8046d-79a7-4f54-8317-a93369608812
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2991038963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.kmac_tl_errors.2991038963 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_csr_mem_rw_with_rand_reset.4286823867
Short name T1267
Test name
Test status
Simulation time 387515239 ps
CPU time 1.69 seconds
Started Feb 04 12:39:24 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 222936 kb
Host smart-a0f556c9-dbb9-454f-bd99-990de59224ef
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4286823867 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 11.kmac_csr_mem_rw_with_rand_reset.4286823867 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_csr_rw.19048452
Short name T1203
Test name
Test status
Simulation time 53257349 ps
CPU time 1.06 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 206724 kb
Host smart-edf6c70e-64b9-4108-94ca-da84e8ce798c
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=19048452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_csr_rw.19048452 +enable_mas
king=0 +sw_key_masked=0
Directory /workspace/11.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_intr_test.280600371
Short name T53
Test name
Test status
Simulation time 18444089 ps
CPU time 0.74 seconds
Started Feb 04 12:39:18 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 206548 kb
Host smart-d2e3dad4-82a1-4d96-96a6-c7284af879e7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=280600371 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_intr_test.280600371 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/11.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_same_csr_outstanding.258941188
Short name T143
Test name
Test status
Simulation time 80234337 ps
CPU time 1.4 seconds
Started Feb 04 12:39:17 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 214880 kb
Host smart-80a2d623-4494-4ffc-9c1f-21b4b88353d0
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=258941188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_same_csr
_outstanding.258941188 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_shadow_reg_errors.362235980
Short name T100
Test name
Test status
Simulation time 56568389 ps
CPU time 1.17 seconds
Started Feb 04 12:39:22 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 215640 kb
Host smart-a8d28f0d-cd22-4826-932d-974263a25f10
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=362235980 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_shadow_reg_
errors.362235980 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_tl_errors.4288128580
Short name T1251
Test name
Test status
Simulation time 21058357 ps
CPU time 1.4 seconds
Started Feb 04 12:39:17 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 214976 kb
Host smart-8404b7f5-ada0-4641-936e-6c7b2f6b0633
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4288128580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_errors.4288128580 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/11.kmac_tl_intg_err.3561024243
Short name T1174
Test name
Test status
Simulation time 778575833 ps
CPU time 3.04 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 206792 kb
Host smart-21ffe6dd-cb82-4f05-8985-2b6c4cc2a11c
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3561024243 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.kmac_tl_intg_err.3561
024243 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_csr_mem_rw_with_rand_reset.2872128439
Short name T1210
Test name
Test status
Simulation time 328304936 ps
CPU time 1.85 seconds
Started Feb 04 12:39:22 PM PST 24
Finished Feb 04 12:39:25 PM PST 24
Peak memory 223040 kb
Host smart-356fe7c0-49dd-455c-a8b1-dc3432166fce
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2872128439 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 12.kmac_csr_mem_rw_with_rand_reset.2872128439 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_csr_rw.3968027782
Short name T133
Test name
Test status
Simulation time 25402990 ps
CPU time 1.02 seconds
Started Feb 04 12:39:15 PM PST 24
Finished Feb 04 12:39:18 PM PST 24
Peak memory 206736 kb
Host smart-5e54e694-1828-441e-b9e7-04c409774ae8
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3968027782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_csr_rw.3968027782 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_intr_test.2000658556
Short name T1181
Test name
Test status
Simulation time 19008242 ps
CPU time 0.72 seconds
Started Feb 04 12:39:24 PM PST 24
Finished Feb 04 12:39:26 PM PST 24
Peak memory 206592 kb
Host smart-8128532d-2ea5-471c-b421-ab1537e64713
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2000658556 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_intr_test.2000658556 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_same_csr_outstanding.1093936590
Short name T1274
Test name
Test status
Simulation time 188464300 ps
CPU time 2.55 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 214888 kb
Host smart-a059c51e-ec00-4661-befc-6e8fb97001a1
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1093936590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_same_cs
r_outstanding.1093936590 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors.520273622
Short name T1227
Test name
Test status
Simulation time 24296384 ps
CPU time 0.86 seconds
Started Feb 04 12:39:17 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 206620 kb
Host smart-cca65b0a-f8d3-4924-894f-e04e088772c6
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=520273622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_shadow_reg_
errors.520273622 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_shadow_reg_errors_with_csr_rw.3834602008
Short name T1194
Test name
Test status
Simulation time 918017477 ps
CPU time 3.39 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:21 PM PST 24
Peak memory 223256 kb
Host smart-9207cfee-ea81-403c-b42c-0621ffe59867
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3834602008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kma
c_shadow_reg_errors_with_csr_rw.3834602008 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/12.kmac_tl_errors.1264403365
Short name T1242
Test name
Test status
Simulation time 78204494 ps
CPU time 1.72 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:26 PM PST 24
Peak memory 215144 kb
Host smart-ba051305-36c3-45f3-9edf-e90f234d3c7c
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1264403365 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.kmac_tl_errors.1264403365 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_csr_mem_rw_with_rand_reset.3003139235
Short name T1165
Test name
Test status
Simulation time 72833698 ps
CPU time 1.21 seconds
Started Feb 04 12:39:18 PM PST 24
Finished Feb 04 12:39:21 PM PST 24
Peak memory 214976 kb
Host smart-5d59b1c1-4a47-4da9-85e1-7928332aee4c
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3003139235 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 13.kmac_csr_mem_rw_with_rand_reset.3003139235 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_csr_rw.161457576
Short name T184
Test name
Test status
Simulation time 30650776 ps
CPU time 1.22 seconds
Started Feb 04 12:39:25 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 206772 kb
Host smart-83e5eb54-2588-4125-9ccf-7697ba1adfaa
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=161457576 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_csr_rw.161457576 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/13.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_intr_test.1046954130
Short name T176
Test name
Test status
Simulation time 12014212 ps
CPU time 0.76 seconds
Started Feb 04 12:39:18 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 206444 kb
Host smart-d35e44a3-7135-4722-a143-40aff192980b
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1046954130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_intr_test.1046954130 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_same_csr_outstanding.1059465361
Short name T182
Test name
Test status
Simulation time 182571462 ps
CPU time 2.47 seconds
Started Feb 04 12:39:15 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 215016 kb
Host smart-1cd9475b-12ca-441c-8928-6962302c096b
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1059465361 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_same_cs
r_outstanding.1059465361 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors.3672688104
Short name T102
Test name
Test status
Simulation time 65573774 ps
CPU time 0.93 seconds
Started Feb 04 12:39:19 PM PST 24
Finished Feb 04 12:39:21 PM PST 24
Peak memory 206688 kb
Host smart-1339ef53-9935-4c42-8baf-e37994c80eb5
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3672688104 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_shadow_reg
_errors.3672688104 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_shadow_reg_errors_with_csr_rw.948106916
Short name T1255
Test name
Test status
Simulation time 57161437 ps
CPU time 1.82 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:26 PM PST 24
Peak memory 214996 kb
Host smart-d2404bf1-6b48-4c4a-a36a-a91eecced23b
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=948106916 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_S
EQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac
_shadow_reg_errors_with_csr_rw.948106916 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/13.kmac_tl_intg_err.338491997
Short name T162
Test name
Test status
Simulation time 282546003 ps
CPU time 3.24 seconds
Started Feb 04 12:39:21 PM PST 24
Finished Feb 04 12:39:25 PM PST 24
Peak memory 214956 kb
Host smart-e0973bbc-0108-4f6d-9f2d-da13d9922154
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=338491997 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.kmac_tl_intg_err.33849
1997 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_csr_mem_rw_with_rand_reset.2289871813
Short name T1171
Test name
Test status
Simulation time 35945819 ps
CPU time 1.39 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:26 PM PST 24
Peak memory 214988 kb
Host smart-0c4c860b-4755-4175-80aa-fdb771175b05
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2289871813 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 14.kmac_csr_mem_rw_with_rand_reset.2289871813 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_csr_rw.1286965301
Short name T187
Test name
Test status
Simulation time 77950613 ps
CPU time 0.95 seconds
Started Feb 04 12:39:19 PM PST 24
Finished Feb 04 12:39:22 PM PST 24
Peak memory 206672 kb
Host smart-c85ed701-cbe7-4005-9c72-0bb6d243c61f
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1286965301 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_csr_rw.1286965301 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_intr_test.870462322
Short name T1179
Test name
Test status
Simulation time 39971334 ps
CPU time 0.82 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:25 PM PST 24
Peak memory 206516 kb
Host smart-668285f4-0708-4633-9658-d3fa3e93d41e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=870462322 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_intr_test.870462322 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/14.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_same_csr_outstanding.1967127227
Short name T128
Test name
Test status
Simulation time 123597520 ps
CPU time 2.71 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 206852 kb
Host smart-8499d198-19e2-4373-824e-9909d4cda21a
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1967127227 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_same_cs
r_outstanding.1967127227 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors.1705672016
Short name T1248
Test name
Test status
Simulation time 113227117 ps
CPU time 1.2 seconds
Started Feb 04 12:39:19 PM PST 24
Finished Feb 04 12:39:22 PM PST 24
Peak memory 215540 kb
Host smart-68d78b8d-55dd-4edd-9edd-55a385ca9600
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1705672016 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_shadow_reg
_errors.1705672016 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_shadow_reg_errors_with_csr_rw.3878802624
Short name T1183
Test name
Test status
Simulation time 124581078 ps
CPU time 1.55 seconds
Started Feb 04 12:39:19 PM PST 24
Finished Feb 04 12:39:22 PM PST 24
Peak memory 223620 kb
Host smart-50eefc9e-0770-47ad-a46b-226661939c03
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3878802624 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kma
c_shadow_reg_errors_with_csr_rw.3878802624 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_tl_errors.4028818650
Short name T2
Test name
Test status
Simulation time 53255098 ps
CPU time 1.51 seconds
Started Feb 04 12:40:51 PM PST 24
Finished Feb 04 12:40:56 PM PST 24
Peak memory 214952 kb
Host smart-1fee1db8-566f-4662-9845-b758d1061a4f
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4028818650 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_errors.4028818650 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/14.kmac_tl_intg_err.3044787719
Short name T44
Test name
Test status
Simulation time 142442771 ps
CPU time 3.06 seconds
Started Feb 04 12:39:19 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 214960 kb
Host smart-83b3f8e3-8302-46d6-a14a-ae517ebdbf4b
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3044787719 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.kmac_tl_intg_err.3044
787719 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_csr_mem_rw_with_rand_reset.1772288075
Short name T1182
Test name
Test status
Simulation time 54789258 ps
CPU time 1.67 seconds
Started Feb 04 12:39:26 PM PST 24
Finished Feb 04 12:39:29 PM PST 24
Peak memory 222868 kb
Host smart-8aeaf875-5322-4e20-a751-b06763a1d197
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1772288075 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 15.kmac_csr_mem_rw_with_rand_reset.1772288075 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_csr_rw.2356782443
Short name T1161
Test name
Test status
Simulation time 109028064 ps
CPU time 1.16 seconds
Started Feb 04 12:39:22 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 206764 kb
Host smart-4252fec1-d4fb-44bb-92c7-5b02bac7b151
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2356782443 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_csr_rw.2356782443 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_intr_test.2458597239
Short name T160
Test name
Test status
Simulation time 28539862 ps
CPU time 0.8 seconds
Started Feb 04 12:40:25 PM PST 24
Finished Feb 04 12:40:39 PM PST 24
Peak memory 205616 kb
Host smart-7e264f6e-752e-48ee-bfcf-2215471ef5f8
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2458597239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_intr_test.2458597239 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_same_csr_outstanding.2433681259
Short name T1265
Test name
Test status
Simulation time 434038870 ps
CPU time 1.58 seconds
Started Feb 04 12:39:22 PM PST 24
Finished Feb 04 12:39:25 PM PST 24
Peak memory 206624 kb
Host smart-89c99a2f-8dab-41f6-8864-8c1d004d5845
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2433681259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_same_cs
r_outstanding.2433681259 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors.3406043589
Short name T181
Test name
Test status
Simulation time 70307411 ps
CPU time 1.03 seconds
Started Feb 04 12:39:22 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 215384 kb
Host smart-6b08b770-85a3-416f-b25d-9be87cde39f9
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3406043589 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_shadow_reg
_errors.3406043589 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_shadow_reg_errors_with_csr_rw.2283996464
Short name T121
Test name
Test status
Simulation time 379685817 ps
CPU time 3 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:25 PM PST 24
Peak memory 215416 kb
Host smart-849f6637-44a5-4e37-9328-73cb9a82bdcd
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2283996464 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kma
c_shadow_reg_errors_with_csr_rw.2283996464 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_tl_errors.1292296542
Short name T1225
Test name
Test status
Simulation time 51285497 ps
CPU time 1.04 seconds
Started Feb 04 12:40:50 PM PST 24
Finished Feb 04 12:40:55 PM PST 24
Peak memory 214952 kb
Host smart-b60c455b-54bc-4555-b4ae-ef822a370800
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1292296542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_errors.1292296542 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/15.kmac_tl_intg_err.647837621
Short name T1159
Test name
Test status
Simulation time 2012235147 ps
CPU time 4.9 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:29 PM PST 24
Peak memory 215040 kb
Host smart-3e40b8fa-8ef5-4966-9409-5b7dc5f8749e
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=647837621 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.kmac_tl_intg_err.64783
7621 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_csr_mem_rw_with_rand_reset.4150930286
Short name T87
Test name
Test status
Simulation time 25434217 ps
CPU time 1.63 seconds
Started Feb 04 12:40:54 PM PST 24
Finished Feb 04 12:41:02 PM PST 24
Peak memory 222556 kb
Host smart-b3d63c75-5b09-4eb2-874d-6d39b5d7b573
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4150930286 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 16.kmac_csr_mem_rw_with_rand_reset.4150930286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_csr_rw.2330840770
Short name T47
Test name
Test status
Simulation time 91262643 ps
CPU time 1.08 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:22 PM PST 24
Peak memory 206664 kb
Host smart-d8febde1-9911-4a64-9cfb-7c5288734118
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2330840770 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_csr_rw.2330840770 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_intr_test.3887417264
Short name T1243
Test name
Test status
Simulation time 18021051 ps
CPU time 0.82 seconds
Started Feb 04 12:39:25 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 206548 kb
Host smart-ecff207b-106c-43b2-8326-aa85f1adb085
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3887417264 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_intr_test.3887417264 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_same_csr_outstanding.4040233590
Short name T1226
Test name
Test status
Simulation time 65245841 ps
CPU time 1.53 seconds
Started Feb 04 12:40:51 PM PST 24
Finished Feb 04 12:40:56 PM PST 24
Peak memory 214832 kb
Host smart-aed1e1da-45c9-4805-b55f-25aef2474aaf
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4040233590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_same_cs
r_outstanding.4040233590 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors.4183440531
Short name T1259
Test name
Test status
Simulation time 32363386 ps
CPU time 1.19 seconds
Started Feb 04 12:39:23 PM PST 24
Finished Feb 04 12:39:26 PM PST 24
Peak memory 215400 kb
Host smart-f240281a-5b2f-4b06-97b5-bbdfd49cdfdb
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4183440531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_shadow_reg
_errors.4183440531 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_shadow_reg_errors_with_csr_rw.2305611286
Short name T1166
Test name
Test status
Simulation time 81030982 ps
CPU time 1.89 seconds
Started Feb 04 12:40:51 PM PST 24
Finished Feb 04 12:40:56 PM PST 24
Peak memory 215216 kb
Host smart-d74d73e2-e1c8-4459-bdce-38ea85b8b893
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2305611286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kma
c_shadow_reg_errors_with_csr_rw.2305611286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_tl_errors.1096296444
Short name T1163
Test name
Test status
Simulation time 23204797 ps
CPU time 1.19 seconds
Started Feb 04 12:39:17 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 215152 kb
Host smart-b4c60d87-c789-4e06-8a2f-f56a28a836a5
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1096296444 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_errors.1096296444 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/16.kmac_tl_intg_err.3396533991
Short name T1280
Test name
Test status
Simulation time 1100938276 ps
CPU time 4.12 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:22 PM PST 24
Peak memory 206700 kb
Host smart-69b00a90-60ee-4f7e-90a0-41d7728db338
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3396533991 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.kmac_tl_intg_err.3396
533991 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_csr_mem_rw_with_rand_reset.3665467705
Short name T97
Test name
Test status
Simulation time 24118482 ps
CPU time 1.53 seconds
Started Feb 04 12:39:31 PM PST 24
Finished Feb 04 12:39:33 PM PST 24
Peak memory 214936 kb
Host smart-df2e5205-97ff-4aba-be09-0a8c2a19561f
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3665467705 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 17.kmac_csr_mem_rw_with_rand_reset.3665467705 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_csr_rw.360789975
Short name T46
Test name
Test status
Simulation time 61417616 ps
CPU time 0.89 seconds
Started Feb 04 12:40:54 PM PST 24
Finished Feb 04 12:41:02 PM PST 24
Peak memory 206464 kb
Host smart-ad2a2aba-35ac-43d9-8b0e-d25bfd68177e
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=360789975 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_csr_rw.360789975 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/17.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_intr_test.1629314514
Short name T1275
Test name
Test status
Simulation time 41288001 ps
CPU time 0.79 seconds
Started Feb 04 12:40:55 PM PST 24
Finished Feb 04 12:41:02 PM PST 24
Peak memory 206444 kb
Host smart-c0f969fd-ae97-496c-beb4-06b1db8ee5fc
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1629314514 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_intr_test.1629314514 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_same_csr_outstanding.2398111658
Short name T1197
Test name
Test status
Simulation time 27255674 ps
CPU time 1.6 seconds
Started Feb 04 12:39:24 PM PST 24
Finished Feb 04 12:39:27 PM PST 24
Peak memory 214992 kb
Host smart-9212e25d-b9db-4bed-966e-cffe375fc5b7
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2398111658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_same_cs
r_outstanding.2398111658 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors.769888872
Short name T1231
Test name
Test status
Simulation time 118241639 ps
CPU time 1.26 seconds
Started Feb 04 12:39:24 PM PST 24
Finished Feb 04 12:39:26 PM PST 24
Peak memory 215396 kb
Host smart-6345f6a7-f360-4b01-a668-7a518f85f5c3
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=769888872 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_shadow_reg_
errors.769888872 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_shadow_reg_errors_with_csr_rw.2044081077
Short name T1250
Test name
Test status
Simulation time 35561007 ps
CPU time 1.78 seconds
Started Feb 04 12:39:31 PM PST 24
Finished Feb 04 12:39:34 PM PST 24
Peak memory 215384 kb
Host smart-cae0b7b3-d4e2-40c7-87cc-be64631da5f9
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2044081077 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kma
c_shadow_reg_errors_with_csr_rw.2044081077 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_tl_errors.3406681462
Short name T91
Test name
Test status
Simulation time 44844717 ps
CPU time 2.85 seconds
Started Feb 04 12:39:24 PM PST 24
Finished Feb 04 12:39:28 PM PST 24
Peak memory 218008 kb
Host smart-ee1c2b83-08f5-4347-8338-eff1ebbb0c5a
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3406681462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_errors.3406681462 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/17.kmac_tl_intg_err.2515171917
Short name T1236
Test name
Test status
Simulation time 150710021 ps
CPU time 2.83 seconds
Started Feb 04 12:39:31 PM PST 24
Finished Feb 04 12:39:35 PM PST 24
Peak memory 214920 kb
Host smart-99991214-da09-43d6-8990-1ec38c8ea6e6
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2515171917 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.kmac_tl_intg_err.2515
171917 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_csr_mem_rw_with_rand_reset.934505399
Short name T94
Test name
Test status
Simulation time 15084521 ps
CPU time 1.22 seconds
Started Feb 04 12:39:49 PM PST 24
Finished Feb 04 12:39:53 PM PST 24
Peak memory 214920 kb
Host smart-a7f461e4-6383-4d9f-8d4b-6827e3ea107a
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=934505399 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 18.kmac_csr_mem_rw_with_rand_reset.934505399 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_csr_rw.131686691
Short name T171
Test name
Test status
Simulation time 22816299 ps
CPU time 0.95 seconds
Started Feb 04 12:39:31 PM PST 24
Finished Feb 04 12:39:33 PM PST 24
Peak memory 206672 kb
Host smart-24d3fb72-a84f-4d4e-9cc4-48c198c11f05
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=131686691 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_csr_rw.131686691 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/18.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_intr_test.3521867567
Short name T1167
Test name
Test status
Simulation time 16680995 ps
CPU time 0.75 seconds
Started Feb 04 12:39:31 PM PST 24
Finished Feb 04 12:39:33 PM PST 24
Peak memory 206428 kb
Host smart-7b432491-c22d-402f-8161-ceb3e9535781
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3521867567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_intr_test.3521867567 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_same_csr_outstanding.2142240726
Short name T1216
Test name
Test status
Simulation time 102129399 ps
CPU time 2.46 seconds
Started Feb 04 12:40:51 PM PST 24
Finished Feb 04 12:40:57 PM PST 24
Peak memory 214800 kb
Host smart-efb2bcd7-fa75-458c-a781-682847137b9c
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2142240726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_same_cs
r_outstanding.2142240726 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors.4186347174
Short name T1189
Test name
Test status
Simulation time 213172991 ps
CPU time 1.37 seconds
Started Feb 04 12:40:51 PM PST 24
Finished Feb 04 12:40:56 PM PST 24
Peak memory 215256 kb
Host smart-b55b9830-22df-4a58-85d6-c11c7072ef48
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4186347174 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_shadow_reg
_errors.4186347174 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_shadow_reg_errors_with_csr_rw.1273088949
Short name T1219
Test name
Test status
Simulation time 26151175 ps
CPU time 1.5 seconds
Started Feb 04 12:39:31 PM PST 24
Finished Feb 04 12:39:33 PM PST 24
Peak memory 214928 kb
Host smart-98748fd5-1da3-4965-9979-186a3edd4fef
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1273088949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kma
c_shadow_reg_errors_with_csr_rw.1273088949 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/18.kmac_tl_errors.1738556155
Short name T1201
Test name
Test status
Simulation time 118500986 ps
CPU time 2.97 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 223060 kb
Host smart-eb4bd3b2-0c67-4d55-8c5e-dc22b1a08ff6
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1738556155 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.kmac_tl_errors.1738556155 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_csr_mem_rw_with_rand_reset.522687469
Short name T1268
Test name
Test status
Simulation time 56727246 ps
CPU time 1.97 seconds
Started Feb 04 12:39:45 PM PST 24
Finished Feb 04 12:39:50 PM PST 24
Peak memory 222896 kb
Host smart-a38ab6da-2092-4979-8c3e-aa11075f3fb9
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=522687469 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 19.kmac_csr_mem_rw_with_rand_reset.522687469 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_csr_rw.359905498
Short name T129
Test name
Test status
Simulation time 56654771 ps
CPU time 1.11 seconds
Started Feb 04 12:39:53 PM PST 24
Finished Feb 04 12:39:55 PM PST 24
Peak memory 206768 kb
Host smart-dddceb8e-2e27-4e34-8c07-bb3ae386110a
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=359905498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_csr_rw.359905498 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/19.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_intr_test.1000192048
Short name T1172
Test name
Test status
Simulation time 25640838 ps
CPU time 0.79 seconds
Started Feb 04 12:39:41 PM PST 24
Finished Feb 04 12:39:48 PM PST 24
Peak memory 206552 kb
Host smart-aafa7d02-39a8-495f-b279-09ee49750bf4
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1000192048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_intr_test.1000192048 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_same_csr_outstanding.3117054360
Short name T1230
Test name
Test status
Simulation time 83074815 ps
CPU time 2.26 seconds
Started Feb 04 12:39:43 PM PST 24
Finished Feb 04 12:39:50 PM PST 24
Peak memory 215020 kb
Host smart-b55b4252-fcab-4dca-81bb-7450780ef14d
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3117054360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_same_cs
r_outstanding.3117054360 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors.3916489109
Short name T138
Test name
Test status
Simulation time 51988707 ps
CPU time 0.95 seconds
Started Feb 04 12:39:41 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206684 kb
Host smart-d96cd376-4064-427d-aa33-a60ef0885a53
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3916489109 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_shadow_reg
_errors.3916489109 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_shadow_reg_errors_with_csr_rw.3559927059
Short name T1164
Test name
Test status
Simulation time 560738007 ps
CPU time 3.17 seconds
Started Feb 04 12:39:37 PM PST 24
Finished Feb 04 12:39:43 PM PST 24
Peak memory 223680 kb
Host smart-fe225248-a445-4f5f-b613-49460dbf5b22
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3559927059 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kma
c_shadow_reg_errors_with_csr_rw.3559927059 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_tl_errors.1207914029
Short name T1220
Test name
Test status
Simulation time 93945948 ps
CPU time 2.94 seconds
Started Feb 04 12:39:36 PM PST 24
Finished Feb 04 12:39:40 PM PST 24
Peak memory 215124 kb
Host smart-d4f5f942-f27a-4960-80b8-6855eb7e9861
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1207914029 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_errors.1207914029 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/19.kmac_tl_intg_err.725925721
Short name T1258
Test name
Test status
Simulation time 215929907 ps
CPU time 2.35 seconds
Started Feb 04 12:39:46 PM PST 24
Finished Feb 04 12:39:51 PM PST 24
Peak memory 214952 kb
Host smart-a7fd0772-a043-4774-8d16-5646c5d2754d
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=725925721 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.kmac_tl_intg_err.72592
5721 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_aliasing.1010641529
Short name T1168
Test name
Test status
Simulation time 167637162 ps
CPU time 4.67 seconds
Started Feb 04 12:39:05 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 214976 kb
Host smart-723d8c80-2b1f-4921-bc61-bf1534c55f67
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1010641529 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_aliasing.1010641
529 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_bit_bash.2195942126
Short name T186
Test name
Test status
Simulation time 3383895980 ps
CPU time 12.16 seconds
Started Feb 04 12:39:14 PM PST 24
Finished Feb 04 12:39:29 PM PST 24
Peak memory 206672 kb
Host smart-a841e251-0600-45ae-835e-6ddf15a4e2fe
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2195942126 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_bit_bash.2195942
126 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_hw_reset.2602115724
Short name T174
Test name
Test status
Simulation time 39309515 ps
CPU time 1.14 seconds
Started Feb 04 12:39:08 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 206696 kb
Host smart-11db07fb-f4cb-4e77-8b97-1a5174e8d819
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2602115724 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_hw_reset.2602115
724 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_mem_rw_with_rand_reset.3079401088
Short name T90
Test name
Test status
Simulation time 108388688 ps
CPU time 2.21 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 223072 kb
Host smart-25c6b51d-0190-45d1-8548-fd67cc72ec7d
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3079401088 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 2.kmac_csr_mem_rw_with_rand_reset.3079401088 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_csr_rw.4169393766
Short name T127
Test name
Test status
Simulation time 94147686 ps
CPU time 1.11 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:32 PM PST 24
Peak memory 206488 kb
Host smart-9406515b-524b-4683-9544-1e688cb9cad2
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4169393766 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_csr_rw.4169393766 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_intr_test.2998690658
Short name T139
Test name
Test status
Simulation time 40762796 ps
CPU time 0.74 seconds
Started Feb 04 12:39:01 PM PST 24
Finished Feb 04 12:39:09 PM PST 24
Peak memory 206640 kb
Host smart-b4d176e3-ca93-4956-b8d9-8d2ed210f6ac
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2998690658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_intr_test.2998690658 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_mem_partial_access.1435473027
Short name T137
Test name
Test status
Simulation time 41029729 ps
CPU time 1.4 seconds
Started Feb 04 12:39:08 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215000 kb
Host smart-7334f3db-63f6-4f31-adb6-ff16fec9710d
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1435473027 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_partia
l_access.1435473027 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_mem_walk.1410662171
Short name T1169
Test name
Test status
Simulation time 17975494 ps
CPU time 0.73 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206572 kb
Host smart-42f0aa7f-f271-4396-8e2b-02a82d282d72
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1410662171 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_mem_walk.1410662171
+enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_same_csr_outstanding.879576383
Short name T1204
Test name
Test status
Simulation time 144944389 ps
CPU time 1.43 seconds
Started Feb 04 12:39:08 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 206760 kb
Host smart-8e2589ed-4225-418b-8872-316147f1bd8b
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=879576383 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_same_csr_
outstanding.879576383 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors.2166736698
Short name T1261
Test name
Test status
Simulation time 73878443 ps
CPU time 1.22 seconds
Started Feb 04 12:38:53 PM PST 24
Finished Feb 04 12:38:59 PM PST 24
Peak memory 215380 kb
Host smart-785a87c6-9a07-44da-aa3a-1c53f90119c9
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2166736698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_shadow_reg_
errors.2166736698 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_shadow_reg_errors_with_csr_rw.1648887772
Short name T1277
Test name
Test status
Simulation time 126998435 ps
CPU time 1.84 seconds
Started Feb 04 12:38:59 PM PST 24
Finished Feb 04 12:39:07 PM PST 24
Peak memory 215344 kb
Host smart-51503418-008f-41f0-9865-c0b82d7f9833
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1648887772 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac
_shadow_reg_errors_with_csr_rw.1648887772 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_tl_errors.3152405531
Short name T1173
Test name
Test status
Simulation time 44582658 ps
CPU time 2.69 seconds
Started Feb 04 12:39:05 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215056 kb
Host smart-7a86667a-dbb0-4cdc-8b2e-2382319d7b15
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3152405531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_errors.3152405531 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/2.kmac_tl_intg_err.1672496327
Short name T122
Test name
Test status
Simulation time 60352977 ps
CPU time 2.33 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 206640 kb
Host smart-bfe8324b-ad43-4fd8-8f8e-738b01f39206
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1672496327 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.kmac_tl_intg_err.16724
96327 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/20.kmac_intr_test.1807888811
Short name T1245
Test name
Test status
Simulation time 28939404 ps
CPU time 0.76 seconds
Started Feb 04 12:39:45 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206580 kb
Host smart-85f8770f-dab8-4fc0-8649-7a8d1417b214
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1807888811 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.kmac_intr_test.1807888811 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/21.kmac_intr_test.185353586
Short name T52
Test name
Test status
Simulation time 25233036 ps
CPU time 0.76 seconds
Started Feb 04 12:39:43 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206572 kb
Host smart-7e565704-85d3-4839-be56-6e4d76a4ea40
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=185353586 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.kmac_intr_test.185353586 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/21.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/22.kmac_intr_test.2070984896
Short name T1271
Test name
Test status
Simulation time 14487852 ps
CPU time 0.8 seconds
Started Feb 04 12:39:43 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206352 kb
Host smart-9732afe5-e7a6-4fcc-a2a0-deda1b12f77a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2070984896 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.kmac_intr_test.2070984896 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/23.kmac_intr_test.1658809874
Short name T1240
Test name
Test status
Simulation time 15601784 ps
CPU time 0.8 seconds
Started Feb 04 12:39:44 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206556 kb
Host smart-738b514e-902f-48ba-be67-29bd076afe38
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1658809874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.kmac_intr_test.1658809874 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/24.kmac_intr_test.565280239
Short name T1276
Test name
Test status
Simulation time 13925746 ps
CPU time 0.83 seconds
Started Feb 04 12:39:42 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206556 kb
Host smart-3d0817e8-996a-4d2f-b097-0c9cb47a2588
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=565280239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.kmac_intr_test.565280239 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/24.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/25.kmac_intr_test.2858425968
Short name T142
Test name
Test status
Simulation time 39177957 ps
CPU time 0.76 seconds
Started Feb 04 12:39:40 PM PST 24
Finished Feb 04 12:39:42 PM PST 24
Peak memory 206580 kb
Host smart-e7d117d4-2674-43cf-a561-b67de91acd4a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2858425968 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.kmac_intr_test.2858425968 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/26.kmac_intr_test.1623289159
Short name T1222
Test name
Test status
Simulation time 15301186 ps
CPU time 0.81 seconds
Started Feb 04 12:39:45 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206772 kb
Host smart-ce8c33ee-a1d2-4792-8a1e-d19bc08c48aa
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1623289159 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.kmac_intr_test.1623289159 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/27.kmac_intr_test.3044037158
Short name T1176
Test name
Test status
Simulation time 14136439 ps
CPU time 0.74 seconds
Started Feb 04 12:39:40 PM PST 24
Finished Feb 04 12:39:42 PM PST 24
Peak memory 206572 kb
Host smart-161dc4f8-28ad-42cc-aa25-a0d24bd49a25
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3044037158 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.kmac_intr_test.3044037158 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/28.kmac_intr_test.248308603
Short name T177
Test name
Test status
Simulation time 42286787 ps
CPU time 0.78 seconds
Started Feb 04 12:39:42 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206520 kb
Host smart-f481a93c-5dd6-43a7-aff4-76213ef88f90
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=248308603 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.kmac_intr_test.248308603 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/28.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/29.kmac_intr_test.4137244738
Short name T1192
Test name
Test status
Simulation time 23326679 ps
CPU time 0.77 seconds
Started Feb 04 12:39:46 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206560 kb
Host smart-f8a2d2f0-8aed-4993-b180-bec098e0678c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4137244738 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.kmac_intr_test.4137244738 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_aliasing.3264240172
Short name T1254
Test name
Test status
Simulation time 448167435 ps
CPU time 9.77 seconds
Started Feb 04 12:39:09 PM PST 24
Finished Feb 04 12:39:22 PM PST 24
Peak memory 214972 kb
Host smart-230ee86c-21ac-4869-9f73-b08dd173ee46
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3264240172 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_aliasing.3264240
172 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_bit_bash.3849949273
Short name T1157
Test name
Test status
Simulation time 617833417 ps
CPU time 15.68 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:47 PM PST 24
Peak memory 206552 kb
Host smart-1192f961-e633-4915-b8a5-b5a0df42d896
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3849949273 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_bit_bash.3849949
273 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_hw_reset.598645601
Short name T1282
Test name
Test status
Simulation time 82699599 ps
CPU time 1.02 seconds
Started Feb 04 12:39:03 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 206624 kb
Host smart-b0cd99d3-e71d-499d-a3cf-d462933198d2
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=598645601 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_hw_reset.59864560
1 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_mem_rw_with_rand_reset.2947213700
Short name T1269
Test name
Test status
Simulation time 29743459 ps
CPU time 1.92 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 223108 kb
Host smart-819f0e91-c504-452c-a346-c517d2371c72
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2947213700 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 3.kmac_csr_mem_rw_with_rand_reset.2947213700 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_csr_rw.2587638
Short name T45
Test name
Test status
Simulation time 135608503 ps
CPU time 1.14 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 214976 kb
Host smart-dab52c81-87f6-43f2-aeef-af125f83be34
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2587638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_csr_rw.2587638 +enable_maskin
g=0 +sw_key_masked=0
Directory /workspace/3.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_intr_test.3902502346
Short name T1235
Test name
Test status
Simulation time 20234298 ps
CPU time 0.76 seconds
Started Feb 04 12:39:00 PM PST 24
Finished Feb 04 12:39:08 PM PST 24
Peak memory 206584 kb
Host smart-a8b7c1cd-f3d3-457c-87c9-111e38de4873
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3902502346 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_intr_test.3902502346 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_mem_walk.15700331
Short name T1191
Test name
Test status
Simulation time 91844061 ps
CPU time 0.7 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 206416 kb
Host smart-5252d24b-ca37-46aa-a012-0ec58b07c15a
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=15700331 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_mem_walk.15700331 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_same_csr_outstanding.3039512598
Short name T1237
Test name
Test status
Simulation time 56218352 ps
CPU time 2.3 seconds
Started Feb 04 12:39:13 PM PST 24
Finished Feb 04 12:39:18 PM PST 24
Peak memory 214960 kb
Host smart-1b0a8a14-cf42-410f-88be-28fa24203b00
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3039512598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_same_csr
_outstanding.3039512598 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_shadow_reg_errors.676635447
Short name T107
Test name
Test status
Simulation time 110921716 ps
CPU time 1.34 seconds
Started Feb 04 12:39:08 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215372 kb
Host smart-bbe8bbbf-e765-45fe-8816-d08d64ace5c7
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=676635447 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_shadow_reg_e
rrors.676635447 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_tl_errors.813495089
Short name T1177
Test name
Test status
Simulation time 142219248 ps
CPU time 2.5 seconds
Started Feb 04 12:39:05 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215060 kb
Host smart-d7105a7d-c801-4a66-a89d-ad79431d7335
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=813495089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_errors.813495089 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/3.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/3.kmac_tl_intg_err.1513135255
Short name T125
Test name
Test status
Simulation time 118094244 ps
CPU time 4.05 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 206744 kb
Host smart-de246c33-ea45-47aa-9d71-e44a1ae72c57
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1513135255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.kmac_tl_intg_err.15131
35255 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/30.kmac_intr_test.1123039304
Short name T188
Test name
Test status
Simulation time 84178707 ps
CPU time 0.73 seconds
Started Feb 04 12:39:53 PM PST 24
Finished Feb 04 12:39:55 PM PST 24
Peak memory 206356 kb
Host smart-db5d21e5-f26b-49d7-96a6-e7840a173fec
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1123039304 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.kmac_intr_test.1123039304 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/31.kmac_intr_test.2883042130
Short name T172
Test name
Test status
Simulation time 14304938 ps
CPU time 0.76 seconds
Started Feb 04 12:39:39 PM PST 24
Finished Feb 04 12:39:41 PM PST 24
Peak memory 206560 kb
Host smart-9f066947-4d21-4763-8a50-c6b464c0a286
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2883042130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.kmac_intr_test.2883042130 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/32.kmac_intr_test.1593661506
Short name T1170
Test name
Test status
Simulation time 38435983 ps
CPU time 0.8 seconds
Started Feb 04 12:39:46 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206552 kb
Host smart-12b823d1-73d8-4778-a6b4-e78d3e07a9e6
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1593661506 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.kmac_intr_test.1593661506 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/33.kmac_intr_test.2123982190
Short name T130
Test name
Test status
Simulation time 26444355 ps
CPU time 0.78 seconds
Started Feb 04 12:39:44 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206560 kb
Host smart-3b970e6e-cc4d-4551-b54e-45810a4afe24
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2123982190 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.kmac_intr_test.2123982190 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/34.kmac_intr_test.611367715
Short name T173
Test name
Test status
Simulation time 27408940 ps
CPU time 0.74 seconds
Started Feb 04 12:39:47 PM PST 24
Finished Feb 04 12:39:50 PM PST 24
Peak memory 206564 kb
Host smart-1a885db6-0094-4eac-9985-dd0831f2cc1c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=611367715 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.kmac_intr_test.611367715 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/34.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/35.kmac_intr_test.4294003544
Short name T1260
Test name
Test status
Simulation time 18793275 ps
CPU time 0.82 seconds
Started Feb 04 12:39:42 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206576 kb
Host smart-a6556f3e-70cc-4788-8263-442c8ea244ec
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4294003544 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.kmac_intr_test.4294003544 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/36.kmac_intr_test.1441729039
Short name T144
Test name
Test status
Simulation time 60972182 ps
CPU time 0.79 seconds
Started Feb 04 12:39:42 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206536 kb
Host smart-720530b0-3529-42fb-88f1-ffeb70ba12a8
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1441729039 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.kmac_intr_test.1441729039 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/37.kmac_intr_test.375652312
Short name T54
Test name
Test status
Simulation time 16276059 ps
CPU time 0.79 seconds
Started Feb 04 12:39:39 PM PST 24
Finished Feb 04 12:39:41 PM PST 24
Peak memory 206588 kb
Host smart-3260bff7-63ba-4465-9c38-5381a07b4c2c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=375652312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.kmac_intr_test.375652312 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/37.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/38.kmac_intr_test.2129341434
Short name T1281
Test name
Test status
Simulation time 57631760 ps
CPU time 0.76 seconds
Started Feb 04 12:39:39 PM PST 24
Finished Feb 04 12:39:41 PM PST 24
Peak memory 206584 kb
Host smart-43aa2739-3387-4f1c-8075-774a9d0bd076
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2129341434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.kmac_intr_test.2129341434 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/39.kmac_intr_test.3907542171
Short name T1246
Test name
Test status
Simulation time 35392345 ps
CPU time 0.74 seconds
Started Feb 04 12:39:49 PM PST 24
Finished Feb 04 12:39:52 PM PST 24
Peak memory 206648 kb
Host smart-036abf1a-2e24-403f-9736-cb999ea641d1
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3907542171 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.kmac_intr_test.3907542171 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_bit_bash.326967128
Short name T1199
Test name
Test status
Simulation time 529066007 ps
CPU time 10.63 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:23 PM PST 24
Peak memory 206748 kb
Host smart-8246ec64-3e1c-431c-8ebd-69eb4ae95c2f
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=326967128 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_bit_bash.32696712
8 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_hw_reset.3314380996
Short name T1209
Test name
Test status
Simulation time 34022815 ps
CPU time 1.14 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:32 PM PST 24
Peak memory 214720 kb
Host smart-5fc4b7a9-11e5-43ec-a7c5-e423e812a8dd
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3314380996 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_hw_reset.3314380
996 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_mem_rw_with_rand_reset.3116205267
Short name T1186
Test name
Test status
Simulation time 46210257 ps
CPU time 2.05 seconds
Started Feb 04 12:39:28 PM PST 24
Finished Feb 04 12:39:31 PM PST 24
Peak memory 223004 kb
Host smart-ac82ecd1-464a-49a2-91c1-ba79f87b1108
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3116205267 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 4.kmac_csr_mem_rw_with_rand_reset.3116205267 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_csr_rw.4027026470
Short name T1218
Test name
Test status
Simulation time 33933200 ps
CPU time 1.17 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206732 kb
Host smart-8a245352-2577-459b-af28-24ff7313bbb4
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4027026470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_csr_rw.4027026470 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_mem_partial_access.3451386306
Short name T132
Test name
Test status
Simulation time 122399515 ps
CPU time 1.45 seconds
Started Feb 04 12:39:05 PM PST 24
Finished Feb 04 12:39:12 PM PST 24
Peak memory 214956 kb
Host smart-5d80ec3b-01ef-46c4-88b4-06f26103a339
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3451386306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_partia
l_access.3451386306 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_mem_walk.3844254462
Short name T1257
Test name
Test status
Simulation time 100977021 ps
CPU time 0.78 seconds
Started Feb 04 12:39:02 PM PST 24
Finished Feb 04 12:39:10 PM PST 24
Peak memory 206516 kb
Host smart-8409ff18-1a26-459c-a138-9df03dc09134
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3844254462 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_mem_walk.3844254462
+enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_same_csr_outstanding.1610763177
Short name T1244
Test name
Test status
Simulation time 377013900 ps
CPU time 2.71 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:15 PM PST 24
Peak memory 214936 kb
Host smart-5b575302-13d7-43b1-85f4-b8c9f5731c2a
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1610763177 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_same_csr
_outstanding.1610763177 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_shadow_reg_errors.1626231089
Short name T1272
Test name
Test status
Simulation time 70230773 ps
CPU time 0.91 seconds
Started Feb 04 12:39:13 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 206604 kb
Host smart-c52c6b9a-02f2-45ff-9680-7bc20df76970
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1626231089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_shadow_reg_
errors.1626231089 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_tl_errors.654617040
Short name T1232
Test name
Test status
Simulation time 73855694 ps
CPU time 1.99 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:33 PM PST 24
Peak memory 217292 kb
Host smart-2286cd32-864f-4cfb-9789-39d10dc8e462
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=654617040 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_errors.654617040 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/4.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/4.kmac_tl_intg_err.2783312437
Short name T1262
Test name
Test status
Simulation time 182717774 ps
CPU time 2.46 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:33 PM PST 24
Peak memory 214656 kb
Host smart-709f04ad-a0c7-4009-a066-adbeea0a294f
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2783312437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.kmac_tl_intg_err.27833
12437 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/40.kmac_intr_test.3940730369
Short name T183
Test name
Test status
Simulation time 14478221 ps
CPU time 0.79 seconds
Started Feb 04 12:39:44 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206560 kb
Host smart-1c6ca591-825d-47fb-b1be-a5487244c12e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3940730369 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.kmac_intr_test.3940730369 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/41.kmac_intr_test.2690670542
Short name T178
Test name
Test status
Simulation time 25811030 ps
CPU time 0.75 seconds
Started Feb 04 12:39:42 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206584 kb
Host smart-e3bbabbb-9022-4dbd-a159-b8fae6932e88
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2690670542 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.kmac_intr_test.2690670542 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/42.kmac_intr_test.4282917192
Short name T1193
Test name
Test status
Simulation time 157378260 ps
CPU time 0.81 seconds
Started Feb 04 12:39:43 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206520 kb
Host smart-2df60cd6-9694-4e84-addc-885186f67368
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4282917192 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.kmac_intr_test.4282917192 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/43.kmac_intr_test.3934162079
Short name T1206
Test name
Test status
Simulation time 14851496 ps
CPU time 0.79 seconds
Started Feb 04 12:39:43 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206300 kb
Host smart-29b56b4f-be75-40bb-b22e-f7d48b4102ae
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3934162079 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.kmac_intr_test.3934162079 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/44.kmac_intr_test.1752020357
Short name T1241
Test name
Test status
Simulation time 31812251 ps
CPU time 0.77 seconds
Started Feb 04 12:39:44 PM PST 24
Finished Feb 04 12:39:49 PM PST 24
Peak memory 206568 kb
Host smart-ad8d9fcd-cbc3-4a91-a5cd-a05c8ee92709
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1752020357 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.kmac_intr_test.1752020357 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/45.kmac_intr_test.2503774308
Short name T1205
Test name
Test status
Simulation time 39001772 ps
CPU time 0.78 seconds
Started Feb 04 12:39:49 PM PST 24
Finished Feb 04 12:39:52 PM PST 24
Peak memory 206532 kb
Host smart-9b7503e5-d5a1-4330-80f1-12f44113bb6e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2503774308 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.kmac_intr_test.2503774308 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/46.kmac_intr_test.1144076050
Short name T1207
Test name
Test status
Simulation time 17167831 ps
CPU time 0.8 seconds
Started Feb 04 12:39:47 PM PST 24
Finished Feb 04 12:39:50 PM PST 24
Peak memory 206656 kb
Host smart-f2b787a5-fbf9-4d4e-9646-58f8bc30cbbe
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1144076050 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.kmac_intr_test.1144076050 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/47.kmac_intr_test.2527377258
Short name T1214
Test name
Test status
Simulation time 24190767 ps
CPU time 0.76 seconds
Started Feb 04 12:39:53 PM PST 24
Finished Feb 04 12:39:55 PM PST 24
Peak memory 206352 kb
Host smart-34be2fdd-1703-49e7-9b92-a2f78a22c060
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2527377258 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.kmac_intr_test.2527377258 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/48.kmac_intr_test.2713458078
Short name T1221
Test name
Test status
Simulation time 80986735 ps
CPU time 0.78 seconds
Started Feb 04 12:39:49 PM PST 24
Finished Feb 04 12:39:52 PM PST 24
Peak memory 206640 kb
Host smart-253fa1c1-56d9-4c01-b0a9-730aa39ea756
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2713458078 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.kmac_intr_test.2713458078 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/49.kmac_intr_test.395165528
Short name T1279
Test name
Test status
Simulation time 85414812 ps
CPU time 0.76 seconds
Started Feb 04 12:39:49 PM PST 24
Finished Feb 04 12:39:52 PM PST 24
Peak memory 206648 kb
Host smart-b12cea83-932e-4f73-aceb-e674fd55e360
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=395165528 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.kmac_intr_test.395165528 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/49.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_csr_mem_rw_with_rand_reset.3320451075
Short name T1195
Test name
Test status
Simulation time 26726738 ps
CPU time 1.7 seconds
Started Feb 04 12:39:00 PM PST 24
Finished Feb 04 12:39:09 PM PST 24
Peak memory 214992 kb
Host smart-1048c932-e980-4cc5-9a6d-fab741af89f2
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3320451075 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 5.kmac_csr_mem_rw_with_rand_reset.3320451075 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_csr_rw.3441082724
Short name T1200
Test name
Test status
Simulation time 67650842 ps
CPU time 0.93 seconds
Started Feb 04 12:39:04 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 206604 kb
Host smart-d3033741-d6c6-4924-8a96-4c0781591598
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3441082724 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_csr_rw.3441082724 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_same_csr_outstanding.4165109737
Short name T1266
Test name
Test status
Simulation time 85573709 ps
CPU time 1.47 seconds
Started Feb 04 12:39:30 PM PST 24
Finished Feb 04 12:39:32 PM PST 24
Peak memory 214688 kb
Host smart-ee7f96ed-0eff-4c8e-b5dd-3e7190a59069
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4165109737 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_same_csr
_outstanding.4165109737 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors.1920189165
Short name T185
Test name
Test status
Simulation time 62542768 ps
CPU time 0.97 seconds
Started Feb 04 12:39:07 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 207016 kb
Host smart-c690f47c-9966-4ac2-96d6-a158fb8b8320
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1920189165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_shadow_reg_
errors.1920189165 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_shadow_reg_errors_with_csr_rw.3926631715
Short name T1224
Test name
Test status
Simulation time 82395557 ps
CPU time 2.62 seconds
Started Feb 04 12:39:01 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 223024 kb
Host smart-cbfd487c-3afa-40eb-8d7e-1f4326c0a715
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3926631715 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac
_shadow_reg_errors_with_csr_rw.3926631715 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/5.kmac_tl_errors.4207757999
Short name T92
Test name
Test status
Simulation time 182417103 ps
CPU time 2.71 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:18 PM PST 24
Peak memory 214940 kb
Host smart-8b29423e-72db-45e4-b39a-a49131e0b366
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4207757999 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.kmac_tl_errors.4207757999 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_csr_mem_rw_with_rand_reset.961165015
Short name T189
Test name
Test status
Simulation time 32988785 ps
CPU time 1.21 seconds
Started Feb 04 12:39:13 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 214908 kb
Host smart-483f903f-3939-44eb-af12-ac6e381760a4
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=961165015 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 6.kmac_csr_mem_rw_with_rand_reset.961165015 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_csr_rw.1714823155
Short name T126
Test name
Test status
Simulation time 50421213 ps
CPU time 0.93 seconds
Started Feb 04 12:39:00 PM PST 24
Finished Feb 04 12:39:08 PM PST 24
Peak memory 206704 kb
Host smart-cf742ff9-dd27-49d5-ae33-fbc63e1ba6c9
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1714823155 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_csr_rw.1714823155 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_intr_test.4151477322
Short name T51
Test name
Test status
Simulation time 12606493 ps
CPU time 0.81 seconds
Started Feb 04 12:39:03 PM PST 24
Finished Feb 04 12:39:11 PM PST 24
Peak memory 206568 kb
Host smart-7a9121be-78cf-48c9-8aa1-458337d49654
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4151477322 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_intr_test.4151477322 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_same_csr_outstanding.2570240857
Short name T131
Test name
Test status
Simulation time 34809602 ps
CPU time 1.39 seconds
Started Feb 04 12:39:09 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 214924 kb
Host smart-a4b331b1-29be-4439-9eb3-117555ae414d
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2570240857 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_same_csr
_outstanding.2570240857 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors.720647915
Short name T1264
Test name
Test status
Simulation time 54009868 ps
CPU time 1.09 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 207072 kb
Host smart-54e04774-8b3e-4dd6-b6dd-7885666785a1
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=720647915 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_shadow_reg_e
rrors.720647915 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_shadow_reg_errors_with_csr_rw.3123233887
Short name T43
Test name
Test status
Simulation time 105427080 ps
CPU time 1.66 seconds
Started Feb 04 12:39:08 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215364 kb
Host smart-835dd616-9c70-42b8-b8b9-9dab8062334c
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3123233887 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac
_shadow_reg_errors_with_csr_rw.3123233887 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_tl_errors.1339768687
Short name T1162
Test name
Test status
Simulation time 57142821 ps
CPU time 1.92 seconds
Started Feb 04 12:39:08 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215056 kb
Host smart-c2f2f676-f229-47e4-9ef3-251feeb45c47
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1339768687 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_errors.1339768687 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/6.kmac_tl_intg_err.1420370971
Short name T1211
Test name
Test status
Simulation time 2978297443 ps
CPU time 6.19 seconds
Started Feb 04 12:39:05 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 206776 kb
Host smart-4284d015-3817-492b-a9f8-46993c1adb39
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1420370971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.kmac_tl_intg_err.14203
70971 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_csr_mem_rw_with_rand_reset.2051434495
Short name T1217
Test name
Test status
Simulation time 95843391 ps
CPU time 1.38 seconds
Started Feb 04 12:39:09 PM PST 24
Finished Feb 04 12:39:15 PM PST 24
Peak memory 214988 kb
Host smart-edf8ab29-1d40-4544-b158-ca9efdff00ea
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2051434495 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 7.kmac_csr_mem_rw_with_rand_reset.2051434495 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_csr_rw.763388252
Short name T1198
Test name
Test status
Simulation time 37560515 ps
CPU time 0.88 seconds
Started Feb 04 12:39:07 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206600 kb
Host smart-137928b4-6650-44e7-be3a-d097022e2b7b
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=763388252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_csr_rw.763388252 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/7.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_intr_test.1080984749
Short name T1213
Test name
Test status
Simulation time 23247454 ps
CPU time 0.74 seconds
Started Feb 04 12:39:28 PM PST 24
Finished Feb 04 12:39:30 PM PST 24
Peak memory 206368 kb
Host smart-b47e21db-7752-4233-a2ab-32adef336b11
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1080984749 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_intr_test.1080984749 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_same_csr_outstanding.4161424420
Short name T1273
Test name
Test status
Simulation time 91243085 ps
CPU time 2.34 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 214980 kb
Host smart-061c839b-26c1-4d96-918f-1a6997453170
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4161424420 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_same_csr
_outstanding.4161424420 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors.2715482698
Short name T108
Test name
Test status
Simulation time 63037231 ps
CPU time 0.92 seconds
Started Feb 04 12:39:06 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 206672 kb
Host smart-12d2290f-719c-4216-8576-babe78467845
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2715482698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_shadow_reg_
errors.2715482698 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_shadow_reg_errors_with_csr_rw.1084314081
Short name T101
Test name
Test status
Simulation time 519330542 ps
CPU time 3.25 seconds
Started Feb 04 12:39:03 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 216644 kb
Host smart-a4425669-7496-4097-b0cc-b65f8cc10253
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1084314081 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac
_shadow_reg_errors_with_csr_rw.1084314081 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_tl_errors.1311137939
Short name T93
Test name
Test status
Simulation time 292224106 ps
CPU time 2.3 seconds
Started Feb 04 12:39:09 PM PST 24
Finished Feb 04 12:39:15 PM PST 24
Peak memory 215056 kb
Host smart-5f072843-f6d1-4374-9ca5-893bf0d7b8f5
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1311137939 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_errors.1311137939 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/7.kmac_tl_intg_err.3114820976
Short name T1187
Test name
Test status
Simulation time 134537470 ps
CPU time 2.98 seconds
Started Feb 04 12:39:07 PM PST 24
Finished Feb 04 12:39:15 PM PST 24
Peak memory 214972 kb
Host smart-57dde309-0b97-4f4f-8b02-3b4d32748ba5
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3114820976 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.kmac_tl_intg_err.31148
20976 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_csr_mem_rw_with_rand_reset.869836209
Short name T1223
Test name
Test status
Simulation time 80670849 ps
CPU time 1.88 seconds
Started Feb 04 12:39:15 PM PST 24
Finished Feb 04 12:39:19 PM PST 24
Peak memory 222904 kb
Host smart-3cced033-2c7b-478d-9315-e4dab9fde42e
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=869836209 -assert nopostproc +UVM_TESTNAME=
kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 8.kmac_csr_mem_rw_with_rand_reset.869836209 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_csr_rw.4176758802
Short name T1253
Test name
Test status
Simulation time 47171149 ps
CPU time 1.06 seconds
Started Feb 04 12:39:14 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 206740 kb
Host smart-cebb3969-9a2e-4560-afbe-57e5b240393a
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4176758802 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_csr_rw.4176758802 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_intr_test.3224508268
Short name T180
Test name
Test status
Simulation time 28641756 ps
CPU time 0.8 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:15 PM PST 24
Peak memory 206580 kb
Host smart-fffffa20-fd5c-44dc-b683-f2e2db98e70e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3224508268 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_intr_test.3224508268 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_same_csr_outstanding.2141218480
Short name T1178
Test name
Test status
Simulation time 37203156 ps
CPU time 2.19 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 214888 kb
Host smart-d2eff727-d190-4aff-94e2-6d3428a92afd
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2141218480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_
common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_same_csr
_outstanding.2141218480 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors.589373548
Short name T105
Test name
Test status
Simulation time 336401939 ps
CPU time 1.32 seconds
Started Feb 04 12:39:09 PM PST 24
Finished Feb 04 12:39:14 PM PST 24
Peak memory 215448 kb
Host smart-c10f0404-c970-4936-bff4-508311aee506
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=589373548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_shadow_reg_e
rrors.589373548 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_shadow_reg_errors_with_csr_rw.3762749796
Short name T1229
Test name
Test status
Simulation time 113659254 ps
CPU time 3.01 seconds
Started Feb 04 12:39:03 PM PST 24
Finished Feb 04 12:39:13 PM PST 24
Peak memory 223236 kb
Host smart-5a711e7d-1b99-430a-86a2-a0886dedc732
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3762749796 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac
_shadow_reg_errors_with_csr_rw.3762749796 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_tl_errors.1185187509
Short name T1256
Test name
Test status
Simulation time 748935778 ps
CPU time 2.55 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 215048 kb
Host smart-bb6fadbc-99e5-42d7-80b1-551cf3aea5e1
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1185187509 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_errors.1185187509 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/8.kmac_tl_intg_err.306387411
Short name T149
Test name
Test status
Simulation time 2588425310 ps
CPU time 5.14 seconds
Started Feb 04 12:39:12 PM PST 24
Finished Feb 04 12:39:21 PM PST 24
Peak memory 215108 kb
Host smart-3cfe28b1-7ce5-4ce1-ac90-6df235417731
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=306387411 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.kmac_tl_intg_err.306387
411 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_csr_mem_rw_with_rand_reset.1332694359
Short name T1252
Test name
Test status
Simulation time 28415581 ps
CPU time 2 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 223064 kb
Host smart-0ed71d01-74f5-4e6c-9e55-47a32c796f48
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1332694359 -assert nopostproc +UVM_TESTNAME
=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log
/dev/null -cm_name 9.kmac_csr_mem_rw_with_rand_reset.1332694359 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_csr_rw.2882588197
Short name T140
Test name
Test status
Simulation time 22908359 ps
CPU time 0.91 seconds
Started Feb 04 12:39:20 PM PST 24
Finished Feb 04 12:39:23 PM PST 24
Peak memory 206564 kb
Host smart-11163d9e-f2e2-42ee-9352-928ce302fbf4
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2882588197 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_csr_rw.2882588197 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_intr_test.136848245
Short name T146
Test name
Test status
Simulation time 15754188 ps
CPU time 0.78 seconds
Started Feb 04 12:39:22 PM PST 24
Finished Feb 04 12:39:24 PM PST 24
Peak memory 206740 kb
Host smart-9c260506-3042-4424-a347-043dbe2172f7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=136848245 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_intr_test.136848245 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/9.kmac_intr_test/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_same_csr_outstanding.226987236
Short name T1234
Test name
Test status
Simulation time 361751951 ps
CPU time 2.59 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 206720 kb
Host smart-4d7386d1-7932-412c-bcc1-ee613930a035
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=226987236 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_same_csr_
outstanding.226987236 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors.1310142377
Short name T1190
Test name
Test status
Simulation time 101552040 ps
CPU time 1.2 seconds
Started Feb 04 12:39:13 PM PST 24
Finished Feb 04 12:39:17 PM PST 24
Peak memory 215224 kb
Host smart-850b14b0-4462-432f-a4a5-d0c4b54d8ee6
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1310142377 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_shadow_reg_
errors.1310142377 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_shadow_reg_errors/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_shadow_reg_errors_with_csr_rw.2812847119
Short name T1238
Test name
Test status
Simulation time 170250462 ps
CPU time 2.59 seconds
Started Feb 04 12:39:16 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 215464 kb
Host smart-8ac08a4a-58e5-4f40-95ef-5111e60c9207
User root
Command /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic
queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2812847119 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_
SEQ=kmac_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac
_shadow_reg_errors_with_csr_rw.2812847119 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_shadow_reg_errors_with_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_tl_errors.2566260478
Short name T1196
Test name
Test status
Simulation time 56392310 ps
CPU time 1.56 seconds
Started Feb 04 12:39:10 PM PST 24
Finished Feb 04 12:39:16 PM PST 24
Peak memory 217384 kb
Host smart-272ae902-2da0-47cb-8304-0823fb7e8721
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2566260478 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_errors.2566260478 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/9.kmac_tl_intg_err.3591454521
Short name T163
Test name
Test status
Simulation time 275993208 ps
CPU time 4.07 seconds
Started Feb 04 12:39:13 PM PST 24
Finished Feb 04 12:39:20 PM PST 24
Peak memory 215048 kb
Host smart-4c49e8c6-c532-491c-be8c-ebaa7273eeaf
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3591454521 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.kmac_tl_intg_err.35914
54521 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_tl_intg_err/latest


Test location /workspace/coverage/default/0.kmac_alert_test.4203448479
Short name T640
Test name
Test status
Simulation time 130252565 ps
CPU time 0.74 seconds
Started Feb 04 01:53:23 PM PST 24
Finished Feb 04 01:53:29 PM PST 24
Peak memory 207704 kb
Host smart-ad958d0c-8c94-4b95-b782-00bebc73f863
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4203448479 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_alert_test.4203448479 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_alert_test/latest


Test location /workspace/coverage/default/0.kmac_app.1555002848
Short name T556
Test name
Test status
Simulation time 18932580076 ps
CPU time 350.57 seconds
Started Feb 04 01:53:15 PM PST 24
Finished Feb 04 01:59:07 PM PST 24
Peak memory 247308 kb
Host smart-1ffb7def-1b62-4223-8953-3d10cc8c1741
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1555002848 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app.1555002848 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_app/latest


Test location /workspace/coverage/default/0.kmac_app_with_partial_data.3809365455
Short name T262
Test name
Test status
Simulation time 5876585108 ps
CPU time 98.56 seconds
Started Feb 04 01:53:15 PM PST 24
Finished Feb 04 01:54:55 PM PST 24
Peak memory 230564 kb
Host smart-f85fac9a-2047-46a6-9b7b-59ca866ad3af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3809365455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_app_with_partial_data.3809365455 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/0.kmac_burst_write.1234988651
Short name T331
Test name
Test status
Simulation time 45908813199 ps
CPU time 269.05 seconds
Started Feb 04 01:53:12 PM PST 24
Finished Feb 04 01:57:42 PM PST 24
Peak memory 232312 kb
Host smart-7263ada7-f796-48f4-96af-26bd33fa0e8b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1234988651 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_burst_write.1234988651 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_burst_write/latest


Test location /workspace/coverage/default/0.kmac_edn_timeout_error.2214653672
Short name T332
Test name
Test status
Simulation time 2191427019 ps
CPU time 20.11 seconds
Started Feb 04 01:53:21 PM PST 24
Finished Feb 04 01:53:43 PM PST 24
Peak memory 224000 kb
Host smart-13f3a34d-a1c3-469c-ab5e-9f093dc1ca0c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2214653672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_edn_timeout_error.2214653672 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/0.kmac_entropy_mode_error.394368054
Short name T670
Test name
Test status
Simulation time 310899003 ps
CPU time 25.31 seconds
Started Feb 04 01:53:16 PM PST 24
Finished Feb 04 01:53:42 PM PST 24
Peak memory 224376 kb
Host smart-9a68cb3d-c1d3-4e17-94d7-ed216be23560
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=394368054 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_mode_error.394368054 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/0.kmac_entropy_ready_error.3673156480
Short name T497
Test name
Test status
Simulation time 5135103868 ps
CPU time 23.39 seconds
Started Feb 04 01:53:09 PM PST 24
Finished Feb 04 01:53:34 PM PST 24
Peak memory 220128 kb
Host smart-a652e773-f32e-49b5-9cad-fa2c6bfbf406
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3673156480 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_ready_error.3673156480 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/0.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/0.kmac_entropy_refresh.4112234774
Short name T867
Test name
Test status
Simulation time 8460128477 ps
CPU time 308.49 seconds
Started Feb 04 01:53:11 PM PST 24
Finished Feb 04 01:58:21 PM PST 24
Peak memory 249448 kb
Host smart-cf399efb-2f2c-497c-bb3a-731d247c0192
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4112234774 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_entropy_refresh.4112234774 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/0.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/0.kmac_error.3201233813
Short name T982
Test name
Test status
Simulation time 58833890974 ps
CPU time 146.42 seconds
Started Feb 04 01:53:18 PM PST 24
Finished Feb 04 01:55:45 PM PST 24
Peak memory 241300 kb
Host smart-4528a42d-4326-4f02-b7f5-778a71ebc96e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3201233813 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_error.3201233813 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_error/latest


Test location /workspace/coverage/default/0.kmac_key_error.3274096768
Short name T22
Test name
Test status
Simulation time 1698902120 ps
CPU time 4.38 seconds
Started Feb 04 01:53:24 PM PST 24
Finished Feb 04 01:53:32 PM PST 24
Peak memory 207836 kb
Host smart-23b3d484-29dc-4656-92cb-ee7d4bd54c25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3274096768 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_key_error.3274096768 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_key_error/latest


Test location /workspace/coverage/default/0.kmac_lc_escalation.826905203
Short name T834
Test name
Test status
Simulation time 71490996 ps
CPU time 1.29 seconds
Started Feb 04 01:53:24 PM PST 24
Finished Feb 04 01:53:30 PM PST 24
Peak memory 216184 kb
Host smart-a3846f9e-fda4-4150-b879-b4b68de18d3b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=826905203 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_lc_escalation.826905203 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_lc_escalation/latest


Test location /workspace/coverage/default/0.kmac_long_msg_and_output.812431033
Short name T461
Test name
Test status
Simulation time 1734698339 ps
CPU time 159.97 seconds
Started Feb 04 01:53:00 PM PST 24
Finished Feb 04 01:55:46 PM PST 24
Peak memory 230808 kb
Host smart-dbbe394c-2e05-4c25-9170-80e8bf901f98
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=812431033 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_long_msg_and
_output.812431033 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/0.kmac_mubi.3152950042
Short name T619
Test name
Test status
Simulation time 144516995316 ps
CPU time 209.28 seconds
Started Feb 04 01:53:15 PM PST 24
Finished Feb 04 01:56:46 PM PST 24
Peak memory 233412 kb
Host smart-d9a0e13a-6efd-484c-b342-9c5adf15ecc5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3152950042 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_mubi.3152950042 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_mubi/latest


Test location /workspace/coverage/default/0.kmac_sideload.3104204953
Short name T599
Test name
Test status
Simulation time 5930382649 ps
CPU time 157.3 seconds
Started Feb 04 01:53:09 PM PST 24
Finished Feb 04 01:55:48 PM PST 24
Peak memory 233976 kb
Host smart-b9ad1aa9-9618-4f65-9ae5-97e1496fde6f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3104204953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_sideload.3104204953 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_sideload/latest


Test location /workspace/coverage/default/0.kmac_smoke.4235543268
Short name T783
Test name
Test status
Simulation time 3578570909 ps
CPU time 26.03 seconds
Started Feb 04 01:53:00 PM PST 24
Finished Feb 04 01:53:32 PM PST 24
Peak memory 218812 kb
Host smart-f4dc190f-e749-4048-8ff9-a8cfb0b10db8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4235543268 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_smoke.4235543268 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_smoke/latest


Test location /workspace/coverage/default/0.kmac_stress_all.2120404814
Short name T510
Test name
Test status
Simulation time 53799294836 ps
CPU time 865.24 seconds
Started Feb 04 01:53:15 PM PST 24
Finished Feb 04 02:07:41 PM PST 24
Peak memory 334176 kb
Host smart-195fefc2-e183-4057-946d-f719b459f1a9
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2120404814 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all.2120404814 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_stress_all/latest


Test location /workspace/coverage/default/0.kmac_stress_all_with_rand_reset.1302744506
Short name T98
Test name
Test status
Simulation time 73298067459 ps
CPU time 975.61 seconds
Started Feb 04 01:53:15 PM PST 24
Finished Feb 04 02:09:32 PM PST 24
Peak memory 272684 kb
Host smart-c59af4a7-fb83-4b42-9098-bfa0738c8f6c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1302744506 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_stress_all_with_rand_reset.1302744506 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_kmac.1334380651
Short name T877
Test name
Test status
Simulation time 68395659 ps
CPU time 4.42 seconds
Started Feb 04 01:53:10 PM PST 24
Finished Feb 04 01:53:16 PM PST 24
Peak memory 209208 kb
Host smart-5e2269bb-0e31-47bd-8d12-e4245017e943
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1334380651 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 0.kmac_test_vectors_kmac.1334380651 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_kmac_xof.1700027613
Short name T275
Test name
Test status
Simulation time 1916850547 ps
CPU time 5.1 seconds
Started Feb 04 01:53:09 PM PST 24
Finished Feb 04 01:53:15 PM PST 24
Peak memory 217260 kb
Host smart-4d46d50d-1274-40d8-ada9-e75b73ee52de
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1700027613 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 0.kmac_test_vectors_kmac_xof.1700027613 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_224.2196143295
Short name T1013
Test name
Test status
Simulation time 36976890230 ps
CPU time 1523.12 seconds
Started Feb 04 01:53:12 PM PST 24
Finished Feb 04 02:18:36 PM PST 24
Peak memory 377760 kb
Host smart-f5053730-62f4-41ae-b898-1aa20e95c159
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2196143295 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_224.2196143295 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_256.18621489
Short name T322
Test name
Test status
Simulation time 35645402365 ps
CPU time 1330.91 seconds
Started Feb 04 01:53:09 PM PST 24
Finished Feb 04 02:15:22 PM PST 24
Peak memory 368932 kb
Host smart-e290b210-bc8a-4716-96ff-6252f1dc8cf0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=18621489 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch
+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_256.18621489 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_384.603551404
Short name T192
Test name
Test status
Simulation time 70312947402 ps
CPU time 1379.74 seconds
Started Feb 04 01:53:09 PM PST 24
Finished Feb 04 02:16:10 PM PST 24
Peak memory 335272 kb
Host smart-55fc0c67-6a83-47f7-9c83-b6f5c7da60d2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=603551404 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_384.603551404 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_sha3_512.241175467
Short name T808
Test name
Test status
Simulation time 64892218671 ps
CPU time 895.33 seconds
Started Feb 04 01:53:12 PM PST 24
Finished Feb 04 02:08:08 PM PST 24
Peak memory 293692 kb
Host smart-d705efae-9c98-4d77-8848-f957b313becc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=241175467 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_sha3_512.241175467 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_shake_128.1456627640
Short name T454
Test name
Test status
Simulation time 717174496827 ps
CPU time 5016.59 seconds
Started Feb 04 01:53:10 PM PST 24
Finished Feb 04 03:16:48 PM PST 24
Peak memory 650992 kb
Host smart-9f1ef71f-5671-4605-996c-269ed6ce7516
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1456627640 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_128.1456627640 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/0.kmac_test_vectors_shake_256.2815016616
Short name T852
Test name
Test status
Simulation time 661185254136 ps
CPU time 4063.32 seconds
Started Feb 04 01:53:09 PM PST 24
Finished Feb 04 03:00:54 PM PST 24
Peak memory 562212 kb
Host smart-37ba6668-42a0-4fbb-8f09-1edc91add900
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2815016616 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.kmac_test_vectors_shake_256.2815016616 +enable_masking=0 +sw_key_masked=0
Directory /workspace/0.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/1.kmac_alert_test.2214969714
Short name T514
Test name
Test status
Simulation time 35844439 ps
CPU time 0.74 seconds
Started Feb 04 01:53:51 PM PST 24
Finished Feb 04 01:53:53 PM PST 24
Peak memory 207688 kb
Host smart-2fa76391-f0ce-4569-a546-2a4dd1a998a8
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2214969714 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_alert_test.2214969714 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_alert_test/latest


Test location /workspace/coverage/default/1.kmac_app.3754277876
Short name T1034
Test name
Test status
Simulation time 669034076 ps
CPU time 4.1 seconds
Started Feb 04 01:53:40 PM PST 24
Finished Feb 04 01:53:49 PM PST 24
Peak memory 217140 kb
Host smart-acc3ccaf-5705-4d12-b3bc-5a9d79be6aba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3754277876 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app.3754277876 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_app/latest


Test location /workspace/coverage/default/1.kmac_app_with_partial_data.2186441357
Short name T264
Test name
Test status
Simulation time 8163339533 ps
CPU time 58.59 seconds
Started Feb 04 01:53:40 PM PST 24
Finished Feb 04 01:54:43 PM PST 24
Peak memory 225320 kb
Host smart-01fb3301-67b5-419d-aff8-95c98ba27576
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2186441357 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_app_with_partial_data.2186441357 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/1.kmac_burst_write.201388725
Short name T481
Test name
Test status
Simulation time 8854806519 ps
CPU time 401.9 seconds
Started Feb 04 01:53:29 PM PST 24
Finished Feb 04 02:00:18 PM PST 24
Peak memory 229008 kb
Host smart-8107e706-5e24-462f-b4d5-3e3f6aa58581
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=201388725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_burst_write.201388725 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_burst_write/latest


Test location /workspace/coverage/default/1.kmac_edn_timeout_error.2211022557
Short name T18
Test name
Test status
Simulation time 1596962047 ps
CPU time 30.41 seconds
Started Feb 04 01:53:51 PM PST 24
Finished Feb 04 01:54:22 PM PST 24
Peak memory 223912 kb
Host smart-1854e6c2-6e59-4639-ba7c-0414ceb2eae0
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2211022557 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_edn_timeout_error.2211022557 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/1.kmac_entropy_mode_error.4078234641
Short name T753
Test name
Test status
Simulation time 369209595 ps
CPU time 27.4 seconds
Started Feb 04 01:53:51 PM PST 24
Finished Feb 04 01:54:20 PM PST 24
Peak memory 226032 kb
Host smart-50a428d9-51e5-46ff-8e50-f7388854e95c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4078234641 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_mode_error.4078234641 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/1.kmac_entropy_ready_error.536364488
Short name T464
Test name
Test status
Simulation time 1662087974 ps
CPU time 9.33 seconds
Started Feb 04 01:53:29 PM PST 24
Finished Feb 04 01:53:46 PM PST 24
Peak memory 216216 kb
Host smart-7118701b-90b2-41d8-bd6d-e69578c646a3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=536364488 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_ready_error.536364488 +enable_maskin
g=0 +sw_key_masked=0
Directory /workspace/1.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/1.kmac_entropy_refresh.1434273421
Short name T907
Test name
Test status
Simulation time 6265994489 ps
CPU time 142 seconds
Started Feb 04 01:53:23 PM PST 24
Finished Feb 04 01:55:50 PM PST 24
Peak memory 235084 kb
Host smart-2523e080-eeb3-48e9-bf20-7a940d668c64
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1434273421 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_entropy_refresh.1434273421 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/1.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/1.kmac_error.2185895151
Short name T39
Test name
Test status
Simulation time 11124131313 ps
CPU time 236.92 seconds
Started Feb 04 01:53:29 PM PST 24
Finished Feb 04 01:57:33 PM PST 24
Peak memory 241676 kb
Host smart-134329ca-4767-4525-8f4a-8ca19cbeb745
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2185895151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_error.2185895151 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_error/latest


Test location /workspace/coverage/default/1.kmac_key_error.3128273953
Short name T480
Test name
Test status
Simulation time 201016210 ps
CPU time 1.75 seconds
Started Feb 04 01:53:51 PM PST 24
Finished Feb 04 01:53:54 PM PST 24
Peak memory 207940 kb
Host smart-b024afb9-959c-4ac9-942f-d6b335fb4320
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3128273953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_key_error.3128273953 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_key_error/latest


Test location /workspace/coverage/default/1.kmac_lc_escalation.534739434
Short name T690
Test name
Test status
Simulation time 31962001 ps
CPU time 1.18 seconds
Started Feb 04 01:53:49 PM PST 24
Finished Feb 04 01:53:52 PM PST 24
Peak memory 216240 kb
Host smart-27446258-8b73-443e-bb8f-d6c5c0e23733
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=534739434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_lc_escalation.534739434 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_lc_escalation/latest


Test location /workspace/coverage/default/1.kmac_long_msg_and_output.3720264638
Short name T1103
Test name
Test status
Simulation time 66309750325 ps
CPU time 1387.74 seconds
Started Feb 04 01:53:27 PM PST 24
Finished Feb 04 02:16:44 PM PST 24
Peak memory 371096 kb
Host smart-950317d8-72b8-47f2-b865-3ab5fde2bb9d
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3720264638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_long_msg_an
d_output.3720264638 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/1.kmac_sec_cm.2916893213
Short name T12
Test name
Test status
Simulation time 6175945325 ps
CPU time 72.88 seconds
Started Feb 04 01:53:32 PM PST 24
Finished Feb 04 01:54:54 PM PST 24
Peak memory 287464 kb
Host smart-1a7b8313-326e-4d6d-b54b-7fcddca137a2
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2916893213 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sec_cm.2916893213 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/1.kmac_sec_cm/latest


Test location /workspace/coverage/default/1.kmac_sideload.1073726932
Short name T813
Test name
Test status
Simulation time 22358872379 ps
CPU time 99.15 seconds
Started Feb 04 01:53:51 PM PST 24
Finished Feb 04 01:55:31 PM PST 24
Peak memory 225708 kb
Host smart-02884fb1-9377-4ba6-95be-80e5f06ef332
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1073726932 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_sideload.1073726932 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_sideload/latest


Test location /workspace/coverage/default/1.kmac_smoke.3170173744
Short name T1119
Test name
Test status
Simulation time 1928627859 ps
CPU time 39.34 seconds
Started Feb 04 01:53:34 PM PST 24
Finished Feb 04 01:54:20 PM PST 24
Peak memory 224084 kb
Host smart-caae8c2f-3401-4a87-af80-cb769e0e4ae9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3170173744 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_smoke.3170173744 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_smoke/latest


Test location /workspace/coverage/default/1.kmac_stress_all.3009183664
Short name T364
Test name
Test status
Simulation time 23939252175 ps
CPU time 1921.18 seconds
Started Feb 04 01:53:32 PM PST 24
Finished Feb 04 02:25:42 PM PST 24
Peak memory 478792 kb
Host smart-c81e241d-e4b7-49b5-9e62-5f0c3d269617
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3009183664 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all.3009183664 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_stress_all/latest


Test location /workspace/coverage/default/1.kmac_stress_all_with_rand_reset.3344812597
Short name T1129
Test name
Test status
Simulation time 114183851269 ps
CPU time 1597.84 seconds
Started Feb 04 01:53:28 PM PST 24
Finished Feb 04 02:20:14 PM PST 24
Peak memory 299616 kb
Host smart-7070a247-6948-4b5e-9d14-1f4b5bf3bc9a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3344812597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_stress_all_with_rand_reset.3344812597 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_kmac.2650753992
Short name T478
Test name
Test status
Simulation time 588446952 ps
CPU time 4.93 seconds
Started Feb 04 01:53:40 PM PST 24
Finished Feb 04 01:53:50 PM PST 24
Peak memory 217344 kb
Host smart-12a331ff-2f87-439a-a3ed-1bcf4b64cff6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2650753992 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 1.kmac_test_vectors_kmac.2650753992 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_kmac_xof.3218902210
Short name T1024
Test name
Test status
Simulation time 675405069 ps
CPU time 4.44 seconds
Started Feb 04 01:53:24 PM PST 24
Finished Feb 04 01:53:33 PM PST 24
Peak memory 216824 kb
Host smart-98e1914c-978f-4798-8dad-56695e9707a6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3218902210 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 1.kmac_test_vectors_kmac_xof.3218902210 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_224.1242755183
Short name T586
Test name
Test status
Simulation time 119310998598 ps
CPU time 1740.49 seconds
Started Feb 04 01:53:22 PM PST 24
Finished Feb 04 02:22:26 PM PST 24
Peak memory 397288 kb
Host smart-1b292be7-2fdd-45d5-ab0e-046ddddda9b9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1242755183 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_224.1242755183 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_256.3744582056
Short name T405
Test name
Test status
Simulation time 17561522764 ps
CPU time 1434.72 seconds
Started Feb 04 01:53:24 PM PST 24
Finished Feb 04 02:17:24 PM PST 24
Peak memory 370004 kb
Host smart-d8b14451-78a8-4052-8b8a-9b442a87ce43
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3744582056 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_256.3744582056 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_384.3521552048
Short name T1069
Test name
Test status
Simulation time 27174703730 ps
CPU time 1055.17 seconds
Started Feb 04 01:53:40 PM PST 24
Finished Feb 04 02:11:20 PM PST 24
Peak memory 328452 kb
Host smart-2a4130d4-5686-496a-84f1-ea36b2642e0b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3521552048 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_384.3521552048 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_sha3_512.4013320841
Short name T442
Test name
Test status
Simulation time 202722484860 ps
CPU time 975.14 seconds
Started Feb 04 01:53:25 PM PST 24
Finished Feb 04 02:09:44 PM PST 24
Peak memory 294184 kb
Host smart-801637b6-3f1a-4401-a66d-98ff04a7bd52
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4013320841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_sha3_512.4013320841 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_shake_128.3173426563
Short name T903
Test name
Test status
Simulation time 709534011788 ps
CPU time 5036.56 seconds
Started Feb 04 01:53:30 PM PST 24
Finished Feb 04 03:17:34 PM PST 24
Peak memory 640124 kb
Host smart-ff4c540e-58a2-4a0f-8792-4d5350375655
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3173426563 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_128.3173426563 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/1.kmac_test_vectors_shake_256.3837227220
Short name T535
Test name
Test status
Simulation time 196423571141 ps
CPU time 3351.16 seconds
Started Feb 04 01:53:23 PM PST 24
Finished Feb 04 02:49:19 PM PST 24
Peak memory 560056 kb
Host smart-a74d1daa-326f-4038-8850-527209fe0ad3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3837227220 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.kmac_test_vectors_shake_256.3837227220 +enable_masking=0 +sw_key_masked=0
Directory /workspace/1.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/10.kmac_alert_test.4060188086
Short name T1098
Test name
Test status
Simulation time 38322876 ps
CPU time 0.74 seconds
Started Feb 04 01:57:35 PM PST 24
Finished Feb 04 01:57:40 PM PST 24
Peak memory 207608 kb
Host smart-d01cd323-aaa0-470f-b4ef-15bee8101027
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4060188086 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_alert_test.4060188086 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_alert_test/latest


Test location /workspace/coverage/default/10.kmac_app.2207338046
Short name T691
Test name
Test status
Simulation time 9720713861 ps
CPU time 105.33 seconds
Started Feb 04 01:57:27 PM PST 24
Finished Feb 04 01:59:13 PM PST 24
Peak memory 229308 kb
Host smart-5f1f5f7a-4213-4ee9-8ba3-88a9ab0a4a5e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2207338046 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_app.2207338046 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_app/latest


Test location /workspace/coverage/default/10.kmac_burst_write.3765484043
Short name T923
Test name
Test status
Simulation time 8111297375 ps
CPU time 321.13 seconds
Started Feb 04 01:57:27 PM PST 24
Finished Feb 04 02:02:49 PM PST 24
Peak memory 228560 kb
Host smart-685a6383-8d33-47df-8d88-715719a0c32b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3765484043 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_burst_write.3765484043 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_burst_write/latest


Test location /workspace/coverage/default/10.kmac_edn_timeout_error.1359181496
Short name T875
Test name
Test status
Simulation time 4395333662 ps
CPU time 43.49 seconds
Started Feb 04 01:57:36 PM PST 24
Finished Feb 04 01:58:23 PM PST 24
Peak memory 224008 kb
Host smart-5b91466e-15a3-49dc-9ae5-aedc5cb14f77
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1359181496 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_edn_timeout_error.1359181496 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/10.kmac_entropy_mode_error.4115685550
Short name T655
Test name
Test status
Simulation time 1049687903 ps
CPU time 6.01 seconds
Started Feb 04 01:57:36 PM PST 24
Finished Feb 04 01:57:46 PM PST 24
Peak memory 216080 kb
Host smart-94106b78-6d3d-474f-a2a5-003463ba9047
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4115685550 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_mode_error.4115685550 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/10.kmac_entropy_refresh.2377270434
Short name T1009
Test name
Test status
Simulation time 15986421640 ps
CPU time 262.19 seconds
Started Feb 04 01:57:27 PM PST 24
Finished Feb 04 02:01:49 PM PST 24
Peak memory 241208 kb
Host smart-599ec8c5-df05-4187-9162-00e89336e6d9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2377270434 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_entropy_refresh.2377270434 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/10.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/10.kmac_error.1996238869
Short name T270
Test name
Test status
Simulation time 7538428301 ps
CPU time 150.56 seconds
Started Feb 04 01:57:25 PM PST 24
Finished Feb 04 01:59:56 PM PST 24
Peak memory 248688 kb
Host smart-a97d78b2-eba3-453d-8587-5c25062cd148
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1996238869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_error.1996238869 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_error/latest


Test location /workspace/coverage/default/10.kmac_key_error.1732687343
Short name T58
Test name
Test status
Simulation time 732867593 ps
CPU time 2.59 seconds
Started Feb 04 01:57:26 PM PST 24
Finished Feb 04 01:57:29 PM PST 24
Peak memory 207924 kb
Host smart-86cd7ba7-4f05-4f40-8828-6481ecf1c824
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1732687343 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_key_error.1732687343 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_key_error/latest


Test location /workspace/coverage/default/10.kmac_lc_escalation.3397814389
Short name T1143
Test name
Test status
Simulation time 163001752 ps
CPU time 1.31 seconds
Started Feb 04 01:57:34 PM PST 24
Finished Feb 04 01:57:40 PM PST 24
Peak memory 216152 kb
Host smart-890005d7-f530-4f75-831f-6a7866239623
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3397814389 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_lc_escalation.3397814389 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/10.kmac_lc_escalation/latest


Test location /workspace/coverage/default/10.kmac_long_msg_and_output.3451274330
Short name T355
Test name
Test status
Simulation time 28204742154 ps
CPU time 1300.52 seconds
Started Feb 04 01:57:28 PM PST 24
Finished Feb 04 02:19:10 PM PST 24
Peak memory 354796 kb
Host smart-c8dfc243-32d9-4677-bb9e-31274cd6129f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3451274330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_long_msg_a
nd_output.3451274330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/10.kmac_sideload.2817232890
Short name T72
Test name
Test status
Simulation time 8310268397 ps
CPU time 180.09 seconds
Started Feb 04 01:57:25 PM PST 24
Finished Feb 04 02:00:26 PM PST 24
Peak memory 232220 kb
Host smart-86e6dc57-847a-4ae0-b8c4-168586085c32
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2817232890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_sideload.2817232890 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_sideload/latest


Test location /workspace/coverage/default/10.kmac_smoke.3409186470
Short name T396
Test name
Test status
Simulation time 5185662216 ps
CPU time 40.63 seconds
Started Feb 04 01:57:22 PM PST 24
Finished Feb 04 01:58:03 PM PST 24
Peak memory 219140 kb
Host smart-0a4a2fc9-c9c7-4892-99c3-4b985c5e760d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3409186470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_smoke.3409186470 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_smoke/latest


Test location /workspace/coverage/default/10.kmac_stress_all.3099894933
Short name T731
Test name
Test status
Simulation time 40196376097 ps
CPU time 569.57 seconds
Started Feb 04 01:57:36 PM PST 24
Finished Feb 04 02:07:09 PM PST 24
Peak memory 328708 kb
Host smart-270daa84-49d1-4144-96d7-139e4de46dc0
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3099894933 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all.3099894933 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_stress_all/latest


Test location /workspace/coverage/default/10.kmac_stress_all_with_rand_reset.3326564860
Short name T422
Test name
Test status
Simulation time 124784152891 ps
CPU time 246.75 seconds
Started Feb 04 01:57:34 PM PST 24
Finished Feb 04 02:01:46 PM PST 24
Peak memory 256500 kb
Host smart-33dc9e79-c0cf-4ce2-8fda-df32eb2015cc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3326564860 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_stress_all_with_rand_reset.3326564860 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_kmac.1100135968
Short name T739
Test name
Test status
Simulation time 121841587 ps
CPU time 3.46 seconds
Started Feb 04 01:57:27 PM PST 24
Finished Feb 04 01:57:31 PM PST 24
Peak memory 208384 kb
Host smart-418381ec-9c79-4e01-852f-2eb43dcca524
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1100135968 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 10.kmac_test_vectors_kmac.1100135968 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_kmac_xof.3586788904
Short name T998
Test name
Test status
Simulation time 992104444 ps
CPU time 5.16 seconds
Started Feb 04 01:57:25 PM PST 24
Finished Feb 04 01:57:30 PM PST 24
Peak memory 209236 kb
Host smart-3f8620ee-dc2f-4b8f-a958-35d74f34ddcc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3586788904 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 10.kmac_test_vectors_kmac_xof.3586788904 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_224.3510646588
Short name T116
Test name
Test status
Simulation time 127505335866 ps
CPU time 1780.57 seconds
Started Feb 04 01:57:25 PM PST 24
Finished Feb 04 02:27:07 PM PST 24
Peak memory 378036 kb
Host smart-aefd98a4-165a-40c0-86f0-c3cb4c13c77a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3510646588 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_224.3510646588 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_256.4110856760
Short name T966
Test name
Test status
Simulation time 421104085813 ps
CPU time 1866.72 seconds
Started Feb 04 01:57:30 PM PST 24
Finished Feb 04 02:28:40 PM PST 24
Peak memory 361088 kb
Host smart-fd88bd5f-9dc7-4c09-b55b-b22eaef97932
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4110856760 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_256.4110856760 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_384.1583452531
Short name T819
Test name
Test status
Simulation time 214326971685 ps
CPU time 1428.13 seconds
Started Feb 04 01:57:26 PM PST 24
Finished Feb 04 02:21:15 PM PST 24
Peak memory 336240 kb
Host smart-b089ae62-cad7-4e74-91a5-25f33b6b2c6f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1583452531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_384.1583452531 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_sha3_512.3643679334
Short name T1104
Test name
Test status
Simulation time 246258578842 ps
CPU time 1082.06 seconds
Started Feb 04 01:57:25 PM PST 24
Finished Feb 04 02:15:28 PM PST 24
Peak memory 296472 kb
Host smart-b1069dbb-0df6-4962-b23d-253eab82cada
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3643679334 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_sha3_512.3643679334 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_shake_128.3634500712
Short name T408
Test name
Test status
Simulation time 178674227514 ps
CPU time 5171.07 seconds
Started Feb 04 01:57:26 PM PST 24
Finished Feb 04 03:23:38 PM PST 24
Peak memory 658232 kb
Host smart-05e93d71-2725-433a-a5f5-637746606608
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3634500712 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_128.3634500712 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/10.kmac_test_vectors_shake_256.493327886
Short name T1114
Test name
Test status
Simulation time 43084502677 ps
CPU time 3399.86 seconds
Started Feb 04 01:57:26 PM PST 24
Finished Feb 04 02:54:07 PM PST 24
Peak memory 547968 kb
Host smart-dff9659d-acc3-4673-ad3f-6b25b78692cb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=493327886 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.kmac_test_vectors_shake_256.493327886 +enable_masking=0 +sw_key_masked=0
Directory /workspace/10.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/11.kmac_app.2063977377
Short name T720
Test name
Test status
Simulation time 4493592430 ps
CPU time 291.78 seconds
Started Feb 04 01:57:44 PM PST 24
Finished Feb 04 02:02:38 PM PST 24
Peak memory 248536 kb
Host smart-8ef9df0e-5ce8-4d65-a88b-f802113d3813
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2063977377 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_app.2063977377 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_app/latest


Test location /workspace/coverage/default/11.kmac_burst_write.1988477359
Short name T588
Test name
Test status
Simulation time 10729787565 ps
CPU time 231.4 seconds
Started Feb 04 01:57:36 PM PST 24
Finished Feb 04 02:01:31 PM PST 24
Peak memory 225588 kb
Host smart-f88c346c-10c1-429e-a5b1-3328cae71c2a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1988477359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_burst_write.1988477359 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_burst_write/latest


Test location /workspace/coverage/default/11.kmac_edn_timeout_error.2544047541
Short name T1156
Test name
Test status
Simulation time 1523404873 ps
CPU time 40.56 seconds
Started Feb 04 01:58:00 PM PST 24
Finished Feb 04 01:58:42 PM PST 24
Peak memory 223952 kb
Host smart-91f5f94e-f57c-487e-8273-d5ff47d49da8
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2544047541 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_edn_timeout_error.2544047541 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/11.kmac_entropy_mode_error.872603612
Short name T884
Test name
Test status
Simulation time 841711831 ps
CPU time 22.08 seconds
Started Feb 04 01:57:57 PM PST 24
Finished Feb 04 01:58:20 PM PST 24
Peak memory 223940 kb
Host smart-a8abd492-67bb-493f-997b-413230ad2097
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=872603612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_mode_error.872603612 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/11.kmac_entropy_refresh.904779024
Short name T635
Test name
Test status
Simulation time 3904481272 ps
CPU time 167.75 seconds
Started Feb 04 01:57:48 PM PST 24
Finished Feb 04 02:00:38 PM PST 24
Peak memory 238172 kb
Host smart-e413bb67-eab6-4615-bc53-56770f3712bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=904779024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_entropy_refresh.904779024 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/11.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/11.kmac_key_error.3785501284
Short name T707
Test name
Test status
Simulation time 894936431 ps
CPU time 5.17 seconds
Started Feb 04 01:58:02 PM PST 24
Finished Feb 04 01:58:08 PM PST 24
Peak memory 207900 kb
Host smart-80c6079f-3671-4e48-ba48-bde0f5400e1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3785501284 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_key_error.3785501284 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_key_error/latest


Test location /workspace/coverage/default/11.kmac_lc_escalation.2826188476
Short name T255
Test name
Test status
Simulation time 4814041030 ps
CPU time 39.56 seconds
Started Feb 04 01:57:58 PM PST 24
Finished Feb 04 01:58:38 PM PST 24
Peak memory 232432 kb
Host smart-4fcd3dc6-60db-44ea-9260-af97f3135a48
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2826188476 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_lc_escalation.2826188476 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/11.kmac_lc_escalation/latest


Test location /workspace/coverage/default/11.kmac_long_msg_and_output.1101862739
Short name T551
Test name
Test status
Simulation time 8941702737 ps
CPU time 782.07 seconds
Started Feb 04 01:57:37 PM PST 24
Finished Feb 04 02:10:42 PM PST 24
Peak memory 300636 kb
Host smart-fbd1d802-e52f-493f-b755-3d26a6baa05a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1101862739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_long_msg_a
nd_output.1101862739 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/11.kmac_sideload.1830773988
Short name T1073
Test name
Test status
Simulation time 69974398525 ps
CPU time 330.93 seconds
Started Feb 04 01:57:36 PM PST 24
Finished Feb 04 02:03:10 PM PST 24
Peak memory 244828 kb
Host smart-d7624644-ce8f-495d-9b1f-e8556aafd150
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1830773988 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_sideload.1830773988 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_sideload/latest


Test location /workspace/coverage/default/11.kmac_smoke.3574828242
Short name T477
Test name
Test status
Simulation time 2851644141 ps
CPU time 42.32 seconds
Started Feb 04 01:57:40 PM PST 24
Finished Feb 04 01:58:23 PM PST 24
Peak memory 219184 kb
Host smart-9c20840d-61e2-4766-bb41-4517ba249cae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3574828242 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_smoke.3574828242 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_smoke/latest


Test location /workspace/coverage/default/11.kmac_stress_all.1923981592
Short name T584
Test name
Test status
Simulation time 42926171060 ps
CPU time 593.34 seconds
Started Feb 04 01:57:58 PM PST 24
Finished Feb 04 02:07:52 PM PST 24
Peak memory 289956 kb
Host smart-e227d74d-9455-4fe3-8f6b-c250401c1ee7
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1923981592 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_stress_all.1923981592 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_stress_all/latest


Test location /workspace/coverage/default/11.kmac_stress_all_with_rand_reset.1047625711
Short name T899
Test name
Test status
Simulation time 259847321638 ps
CPU time 3027.08 seconds
Started Feb 04 01:57:58 PM PST 24
Finished Feb 04 02:48:26 PM PST 24
Peak memory 446232 kb
Host smart-d73b6a83-53d0-4ae2-bc7c-411cabd884af
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1047625711 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_stress_all_with_rand_reset.1047625711 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_kmac.4107810103
Short name T650
Test name
Test status
Simulation time 1641536242 ps
CPU time 4.51 seconds
Started Feb 04 01:57:47 PM PST 24
Finished Feb 04 01:57:54 PM PST 24
Peak memory 208732 kb
Host smart-ebc7a230-c2c2-4ff6-93a8-d18be101fbe1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4107810103 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 11.kmac_test_vectors_kmac.4107810103 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_kmac_xof.3180482113
Short name T806
Test name
Test status
Simulation time 182650934 ps
CPU time 4.83 seconds
Started Feb 04 01:57:45 PM PST 24
Finished Feb 04 01:57:52 PM PST 24
Peak memory 217400 kb
Host smart-5594ac71-c81b-4d4d-8e4b-bd70160b8648
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3180482113 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 11.kmac_test_vectors_kmac_xof.3180482113 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_224.1966441133
Short name T789
Test name
Test status
Simulation time 133342408860 ps
CPU time 1506.79 seconds
Started Feb 04 01:57:48 PM PST 24
Finished Feb 04 02:22:57 PM PST 24
Peak memory 389216 kb
Host smart-66c7d8b8-e854-4947-90a4-559ce7f1dd44
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1966441133 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_224.1966441133 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_256.833574430
Short name T623
Test name
Test status
Simulation time 151103867974 ps
CPU time 1700.88 seconds
Started Feb 04 01:57:46 PM PST 24
Finished Feb 04 02:26:10 PM PST 24
Peak memory 359216 kb
Host smart-01a80f1a-5d61-4c70-a0af-77bbccfb7b21
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=833574430 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_256.833574430 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_384.2759626412
Short name T723
Test name
Test status
Simulation time 13724508053 ps
CPU time 1097.68 seconds
Started Feb 04 01:57:46 PM PST 24
Finished Feb 04 02:16:07 PM PST 24
Peak memory 328680 kb
Host smart-a1ea8c34-fa28-4738-848f-91821fb56922
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2759626412 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_384.2759626412 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_sha3_512.820492832
Short name T835
Test name
Test status
Simulation time 14993992210 ps
CPU time 853.11 seconds
Started Feb 04 01:57:45 PM PST 24
Finished Feb 04 02:12:02 PM PST 24
Peak memory 293584 kb
Host smart-26282fe3-b912-4d3c-b880-fded704521a0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=820492832 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_sha3_512.820492832 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_shake_128.3759268200
Short name T500
Test name
Test status
Simulation time 1066885715740 ps
CPU time 5207.65 seconds
Started Feb 04 01:57:48 PM PST 24
Finished Feb 04 03:24:38 PM PST 24
Peak memory 648308 kb
Host smart-fef5a22d-928c-4047-919b-c4f0e5890dd8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3759268200 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_128.3759268200 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/11.kmac_test_vectors_shake_256.1060043752
Short name T157
Test name
Test status
Simulation time 179978999098 ps
CPU time 3626.13 seconds
Started Feb 04 01:57:49 PM PST 24
Finished Feb 04 02:58:16 PM PST 24
Peak memory 560516 kb
Host smart-67176925-2e3f-4412-b598-6ba28a25e824
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1060043752 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.kmac_test_vectors_shake_256.1060043752 +enable_masking=0 +sw_key_masked=0
Directory /workspace/11.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/12.kmac_alert_test.1330515693
Short name T42
Test name
Test status
Simulation time 78916167 ps
CPU time 0.76 seconds
Started Feb 04 01:58:13 PM PST 24
Finished Feb 04 01:58:15 PM PST 24
Peak memory 207640 kb
Host smart-6783f86b-24e7-4522-bb65-98e40d77e656
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1330515693 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_alert_test.1330515693 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_alert_test/latest


Test location /workspace/coverage/default/12.kmac_app.4160991391
Short name T763
Test name
Test status
Simulation time 3896034141 ps
CPU time 49.12 seconds
Started Feb 04 01:58:09 PM PST 24
Finished Feb 04 01:58:59 PM PST 24
Peak memory 224188 kb
Host smart-6ff4d73b-1975-49fd-a8be-8954bcf2326b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4160991391 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_app.4160991391 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_app/latest


Test location /workspace/coverage/default/12.kmac_burst_write.252831358
Short name T878
Test name
Test status
Simulation time 6970189789 ps
CPU time 306.4 seconds
Started Feb 04 01:58:06 PM PST 24
Finished Feb 04 02:03:16 PM PST 24
Peak memory 232220 kb
Host smart-467dffe6-45ff-48be-bf19-bae0538fa4dd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=252831358 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_burst_write.252831358 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_burst_write/latest


Test location /workspace/coverage/default/12.kmac_edn_timeout_error.116107922
Short name T341
Test name
Test status
Simulation time 203395401 ps
CPU time 14.24 seconds
Started Feb 04 01:58:07 PM PST 24
Finished Feb 04 01:58:24 PM PST 24
Peak memory 222952 kb
Host smart-9339fb53-f846-4095-b630-574067f5b435
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=116107922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_edn_timeout_error.116107922 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/12.kmac_entropy_mode_error.2872963744
Short name T644
Test name
Test status
Simulation time 805855078 ps
CPU time 5.46 seconds
Started Feb 04 01:58:13 PM PST 24
Finished Feb 04 01:58:19 PM PST 24
Peak memory 218104 kb
Host smart-1ff62086-531a-461e-9183-1815f0bb13ea
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2872963744 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_mode_error.2872963744 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/12.kmac_entropy_refresh.3026458840
Short name T1008
Test name
Test status
Simulation time 460554644 ps
CPU time 13.02 seconds
Started Feb 04 01:58:18 PM PST 24
Finished Feb 04 01:58:31 PM PST 24
Peak memory 224000 kb
Host smart-b456edd0-d95c-44a5-9937-1ba13aa61c30
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3026458840 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_entropy_refresh.3026458840 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/12.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/12.kmac_error.1304481883
Short name T409
Test name
Test status
Simulation time 2118788996 ps
CPU time 56.08 seconds
Started Feb 04 01:58:10 PM PST 24
Finished Feb 04 01:59:07 PM PST 24
Peak memory 232228 kb
Host smart-d0d3aa36-f9e6-41f6-84d4-1437f749884f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1304481883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_error.1304481883 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_error/latest


Test location /workspace/coverage/default/12.kmac_key_error.1176911551
Short name T598
Test name
Test status
Simulation time 1172346886 ps
CPU time 2.56 seconds
Started Feb 04 01:58:18 PM PST 24
Finished Feb 04 01:58:21 PM PST 24
Peak memory 207804 kb
Host smart-2ba84f20-c34c-4b2b-86bf-645c021d1590
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1176911551 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_key_error.1176911551 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_key_error/latest


Test location /workspace/coverage/default/12.kmac_lc_escalation.2800017309
Short name T256
Test name
Test status
Simulation time 4118093677 ps
CPU time 21.65 seconds
Started Feb 04 01:58:16 PM PST 24
Finished Feb 04 01:58:38 PM PST 24
Peak memory 232300 kb
Host smart-7a4dbdf9-cfd1-4030-82fa-2e6c1cd908c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2800017309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_lc_escalation.2800017309 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/12.kmac_lc_escalation/latest


Test location /workspace/coverage/default/12.kmac_long_msg_and_output.3542854798
Short name T1043
Test name
Test status
Simulation time 22380293542 ps
CPU time 1011.77 seconds
Started Feb 04 01:58:10 PM PST 24
Finished Feb 04 02:15:03 PM PST 24
Peak memory 323504 kb
Host smart-2c1efc7d-2813-43bc-bdea-30288caa15c5
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3542854798 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_long_msg_a
nd_output.3542854798 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/12.kmac_sideload.149895913
Short name T869
Test name
Test status
Simulation time 379969724 ps
CPU time 14.9 seconds
Started Feb 04 01:58:06 PM PST 24
Finished Feb 04 01:58:24 PM PST 24
Peak memory 222836 kb
Host smart-c651ed68-1f78-4bd7-8d5a-61f017290e64
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=149895913 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_sideload.149895913 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_sideload/latest


Test location /workspace/coverage/default/12.kmac_smoke.3586199512
Short name T559
Test name
Test status
Simulation time 1775186452 ps
CPU time 16.58 seconds
Started Feb 04 01:58:08 PM PST 24
Finished Feb 04 01:58:27 PM PST 24
Peak memory 218488 kb
Host smart-c8714926-5d21-4b7c-884b-0a5ce3079e83
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3586199512 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_smoke.3586199512 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_smoke/latest


Test location /workspace/coverage/default/12.kmac_stress_all.3630612330
Short name T602
Test name
Test status
Simulation time 69109028543 ps
CPU time 798.17 seconds
Started Feb 04 01:58:10 PM PST 24
Finished Feb 04 02:11:30 PM PST 24
Peak memory 305304 kb
Host smart-1de3b877-d558-4fa1-9e83-ec8c05ab1590
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3630612330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_stress_all.3630612330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_stress_all/latest


Test location /workspace/coverage/default/12.kmac_stress_all_with_rand_reset.4254106773
Short name T1061
Test name
Test status
Simulation time 71975980566 ps
CPU time 1675.81 seconds
Started Feb 04 01:58:12 PM PST 24
Finished Feb 04 02:26:08 PM PST 24
Peak memory 369060 kb
Host smart-ba9997a0-cee4-4878-8672-87a2b4707916
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4254106773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_stress_all_with_rand_reset.4254106773 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_kmac.1182146898
Short name T854
Test name
Test status
Simulation time 135062861 ps
CPU time 3.86 seconds
Started Feb 04 01:58:12 PM PST 24
Finished Feb 04 01:58:16 PM PST 24
Peak memory 208872 kb
Host smart-222fe45d-b463-425c-9b51-d14b67c67176
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1182146898 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 12.kmac_test_vectors_kmac.1182146898 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_kmac_xof.1090137325
Short name T414
Test name
Test status
Simulation time 2230529485 ps
CPU time 5.5 seconds
Started Feb 04 01:58:12 PM PST 24
Finished Feb 04 01:58:18 PM PST 24
Peak memory 217280 kb
Host smart-4c925fbf-7ca7-40b3-b8b6-d439516f9ef8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1090137325 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 12.kmac_test_vectors_kmac_xof.1090137325 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_224.1801242219
Short name T221
Test name
Test status
Simulation time 839236726613 ps
CPU time 2073.42 seconds
Started Feb 04 01:58:07 PM PST 24
Finished Feb 04 02:32:43 PM PST 24
Peak memory 390240 kb
Host smart-89e4d63e-163e-42fd-932c-1bf0ce92a21d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1801242219 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_224.1801242219 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_256.210958618
Short name T1014
Test name
Test status
Simulation time 259443020471 ps
CPU time 1770.33 seconds
Started Feb 04 01:58:06 PM PST 24
Finished Feb 04 02:27:40 PM PST 24
Peak memory 387948 kb
Host smart-ad0c603f-390b-434e-9a84-9a286668dd57
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=210958618 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_256.210958618 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_384.2956663512
Short name T680
Test name
Test status
Simulation time 292928561187 ps
CPU time 1624.47 seconds
Started Feb 04 01:58:08 PM PST 24
Finished Feb 04 02:25:15 PM PST 24
Peak memory 335216 kb
Host smart-991c2c11-46cb-447e-aa8c-f3b3b533e30b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2956663512 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_384.2956663512 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_sha3_512.151974945
Short name T120
Test name
Test status
Simulation time 39399588236 ps
CPU time 852.52 seconds
Started Feb 04 01:58:09 PM PST 24
Finished Feb 04 02:12:23 PM PST 24
Peak memory 294252 kb
Host smart-2cf8bf09-b7fa-45f1-9b72-356f169c665f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=151974945 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_sha3_512.151974945 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_shake_128.2130022531
Short name T791
Test name
Test status
Simulation time 532450588151 ps
CPU time 5183.68 seconds
Started Feb 04 01:58:09 PM PST 24
Finished Feb 04 03:24:35 PM PST 24
Peak memory 645008 kb
Host smart-d5f2f9e1-840c-4051-8903-6709cff25e5b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2130022531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_128.2130022531 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/12.kmac_test_vectors_shake_256.3584213600
Short name T1150
Test name
Test status
Simulation time 234557950418 ps
CPU time 4300.24 seconds
Started Feb 04 01:58:13 PM PST 24
Finished Feb 04 03:09:55 PM PST 24
Peak memory 565892 kb
Host smart-122c3eb8-b0e1-4ed3-9f6b-95188f379939
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3584213600 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.kmac_test_vectors_shake_256.3584213600 +enable_masking=0 +sw_key_masked=0
Directory /workspace/12.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/13.kmac_alert_test.1084120910
Short name T1003
Test name
Test status
Simulation time 23332608 ps
CPU time 0.87 seconds
Started Feb 04 01:58:38 PM PST 24
Finished Feb 04 01:58:40 PM PST 24
Peak memory 207628 kb
Host smart-4c7e7378-7d2c-41a1-8600-4d4072fc679e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1084120910 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_alert_test.1084120910 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_alert_test/latest


Test location /workspace/coverage/default/13.kmac_app.4099471635
Short name T292
Test name
Test status
Simulation time 6370380442 ps
CPU time 122.73 seconds
Started Feb 04 01:58:29 PM PST 24
Finished Feb 04 02:00:33 PM PST 24
Peak memory 229948 kb
Host smart-e3d83653-ffbe-4357-a6cc-c3d5aa50efe3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4099471635 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_app.4099471635 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_app/latest


Test location /workspace/coverage/default/13.kmac_burst_write.4032816397
Short name T85
Test name
Test status
Simulation time 104947816490 ps
CPU time 663.93 seconds
Started Feb 04 01:58:25 PM PST 24
Finished Feb 04 02:09:30 PM PST 24
Peak memory 232316 kb
Host smart-e787fd22-03c8-4b23-b480-d561dd4e5e55
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4032816397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_burst_write.4032816397 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_burst_write/latest


Test location /workspace/coverage/default/13.kmac_edn_timeout_error.3268880161
Short name T1036
Test name
Test status
Simulation time 1480250629 ps
CPU time 30.5 seconds
Started Feb 04 01:58:27 PM PST 24
Finished Feb 04 01:58:59 PM PST 24
Peak memory 232104 kb
Host smart-057f4d43-3acd-4661-bed7-afea09ebae6f
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3268880161 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_edn_timeout_error.3268880161 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/13.kmac_entropy_mode_error.3599731665
Short name T433
Test name
Test status
Simulation time 11960896753 ps
CPU time 41.58 seconds
Started Feb 04 01:58:31 PM PST 24
Finished Feb 04 01:59:13 PM PST 24
Peak memory 223940 kb
Host smart-bb60dc45-70b2-41c6-a78f-68fe5781f794
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3599731665 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_mode_error.3599731665 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/13.kmac_entropy_refresh.2233888359
Short name T547
Test name
Test status
Simulation time 14547846908 ps
CPU time 141.35 seconds
Started Feb 04 01:58:28 PM PST 24
Finished Feb 04 02:00:51 PM PST 24
Peak memory 234396 kb
Host smart-48566a40-06d6-449c-9973-61659818d0b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2233888359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_entropy_refresh.2233888359 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/13.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/13.kmac_error.1962457422
Short name T562
Test name
Test status
Simulation time 6260503714 ps
CPU time 88.2 seconds
Started Feb 04 01:58:33 PM PST 24
Finished Feb 04 02:00:05 PM PST 24
Peak memory 239164 kb
Host smart-a1a97233-62a4-4409-b752-dd4aa57eb90f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1962457422 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_error.1962457422 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_error/latest


Test location /workspace/coverage/default/13.kmac_key_error.450066527
Short name T56
Test name
Test status
Simulation time 1083349530 ps
CPU time 2.02 seconds
Started Feb 04 01:58:29 PM PST 24
Finished Feb 04 01:58:33 PM PST 24
Peak memory 207944 kb
Host smart-695d087a-f1b2-4bc2-8811-1699881470f3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=450066527 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_key_error.450066527 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_key_error/latest


Test location /workspace/coverage/default/13.kmac_lc_escalation.632926036
Short name T733
Test name
Test status
Simulation time 102621853 ps
CPU time 1.27 seconds
Started Feb 04 01:58:28 PM PST 24
Finished Feb 04 01:58:30 PM PST 24
Peak memory 216132 kb
Host smart-dcf04af9-ab83-4479-b1e8-d3b0028f273e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=632926036 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_lc_escalation.632926036 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/13.kmac_lc_escalation/latest


Test location /workspace/coverage/default/13.kmac_long_msg_and_output.4062197062
Short name T320
Test name
Test status
Simulation time 28723376556 ps
CPU time 2000.1 seconds
Started Feb 04 01:58:16 PM PST 24
Finished Feb 04 02:31:37 PM PST 24
Peak memory 439344 kb
Host smart-69e74bac-d00a-4ef2-8162-e2fcf6cfbede
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4062197062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_long_msg_a
nd_output.4062197062 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/13.kmac_sideload.4252495731
Short name T631
Test name
Test status
Simulation time 490146457 ps
CPU time 35.21 seconds
Started Feb 04 01:58:17 PM PST 24
Finished Feb 04 01:58:53 PM PST 24
Peak memory 223996 kb
Host smart-46a5a092-d0bc-45c2-966e-215665549ac4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4252495731 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_sideload.4252495731 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_sideload/latest


Test location /workspace/coverage/default/13.kmac_smoke.4078809613
Short name T912
Test name
Test status
Simulation time 7965177279 ps
CPU time 35.89 seconds
Started Feb 04 01:58:08 PM PST 24
Finished Feb 04 01:58:46 PM PST 24
Peak memory 219056 kb
Host smart-4fa72e8b-7ce8-4c75-8054-38d92d3db40b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4078809613 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_smoke.4078809613 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_smoke/latest


Test location /workspace/coverage/default/13.kmac_stress_all.2133555286
Short name T427
Test name
Test status
Simulation time 344580225067 ps
CPU time 1404.56 seconds
Started Feb 04 01:58:33 PM PST 24
Finished Feb 04 02:22:02 PM PST 24
Peak memory 354412 kb
Host smart-626e14ff-a208-43fc-bef2-eedb88d9a5b7
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2133555286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all.2133555286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_stress_all/latest


Test location /workspace/coverage/default/13.kmac_stress_all_with_rand_reset.1005081002
Short name T287
Test name
Test status
Simulation time 94432786109 ps
CPU time 1715.6 seconds
Started Feb 04 01:58:30 PM PST 24
Finished Feb 04 02:27:08 PM PST 24
Peak memory 403268 kb
Host smart-7afedd33-fdfd-41a4-a277-303db5492b1a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1005081002 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_stress_all_with_rand_reset.1005081002 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_kmac.2203059450
Short name T316
Test name
Test status
Simulation time 3345337458 ps
CPU time 5.68 seconds
Started Feb 04 01:58:16 PM PST 24
Finished Feb 04 01:58:23 PM PST 24
Peak memory 209924 kb
Host smart-ed270836-4039-4389-aa98-58bcef465313
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2203059450 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 13.kmac_test_vectors_kmac.2203059450 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_kmac_xof.669878465
Short name T288
Test name
Test status
Simulation time 238369392 ps
CPU time 3.68 seconds
Started Feb 04 01:58:26 PM PST 24
Finished Feb 04 01:58:31 PM PST 24
Peak memory 208884 kb
Host smart-fcaf838d-d092-432d-9f60-174fa25a4b32
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=669878465 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 13.kmac_test_vectors_kmac_xof.669878465 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_224.1795493249
Short name T933
Test name
Test status
Simulation time 375395947273 ps
CPU time 2022.39 seconds
Started Feb 04 01:58:17 PM PST 24
Finished Feb 04 02:32:00 PM PST 24
Peak memory 394172 kb
Host smart-b50964e4-a7de-48ab-b2d1-e1661da22df2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1795493249 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_224.1795493249 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_256.2228771375
Short name T815
Test name
Test status
Simulation time 384275021661 ps
CPU time 1926.45 seconds
Started Feb 04 01:58:17 PM PST 24
Finished Feb 04 02:30:24 PM PST 24
Peak memory 376580 kb
Host smart-1925a4b4-7c1b-4237-b715-d0797cff9256
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2228771375 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_256.2228771375 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_384.1729601187
Short name T251
Test name
Test status
Simulation time 60662985214 ps
CPU time 1266.35 seconds
Started Feb 04 01:58:17 PM PST 24
Finished Feb 04 02:19:24 PM PST 24
Peak memory 330680 kb
Host smart-57cbba8f-3575-43f7-8c3f-1df42f841693
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1729601187 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_384.1729601187 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_sha3_512.3092670645
Short name T367
Test name
Test status
Simulation time 148914444985 ps
CPU time 976.87 seconds
Started Feb 04 01:58:29 PM PST 24
Finished Feb 04 02:14:48 PM PST 24
Peak memory 295680 kb
Host smart-c4076686-69c3-47bc-9e1a-4bb15ba4889f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3092670645 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_sha3_512.3092670645 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_shake_128.3454429627
Short name T893
Test name
Test status
Simulation time 102208300289 ps
CPU time 4151.11 seconds
Started Feb 04 01:58:16 PM PST 24
Finished Feb 04 03:07:28 PM PST 24
Peak memory 655484 kb
Host smart-fa00cd97-977c-43e7-9cf5-6fdb777e8ab2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3454429627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_128.3454429627 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/13.kmac_test_vectors_shake_256.4212306570
Short name T1071
Test name
Test status
Simulation time 45457072903 ps
CPU time 3317.44 seconds
Started Feb 04 01:58:29 PM PST 24
Finished Feb 04 02:53:49 PM PST 24
Peak memory 567944 kb
Host smart-c01c5002-bd4d-41f8-a112-4bc62d0e6a11
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4212306570 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.kmac_test_vectors_shake_256.4212306570 +enable_masking=0 +sw_key_masked=0
Directory /workspace/13.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/14.kmac_alert_test.2715647568
Short name T991
Test name
Test status
Simulation time 20081126 ps
CPU time 0.79 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 01:59:15 PM PST 24
Peak memory 207604 kb
Host smart-86012d15-9e31-43cb-a445-30b6a9974542
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2715647568 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_alert_test.2715647568 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_alert_test/latest


Test location /workspace/coverage/default/14.kmac_app.609183376
Short name T395
Test name
Test status
Simulation time 3107913507 ps
CPU time 59.99 seconds
Started Feb 04 01:58:51 PM PST 24
Finished Feb 04 01:59:53 PM PST 24
Peak memory 224756 kb
Host smart-d7b813ad-010c-4a69-a6fa-491955a9c826
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=609183376 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_app.609183376 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_app/latest


Test location /workspace/coverage/default/14.kmac_burst_write.2595960598
Short name T846
Test name
Test status
Simulation time 3338516935 ps
CPU time 250.3 seconds
Started Feb 04 01:58:46 PM PST 24
Finished Feb 04 02:02:58 PM PST 24
Peak memory 228092 kb
Host smart-8449faae-f6dd-440b-bc93-c22540f8fa8d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2595960598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_burst_write.2595960598 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_burst_write/latest


Test location /workspace/coverage/default/14.kmac_edn_timeout_error.61994576
Short name T388
Test name
Test status
Simulation time 474465760 ps
CPU time 23.7 seconds
Started Feb 04 01:58:53 PM PST 24
Finished Feb 04 01:59:18 PM PST 24
Peak memory 223880 kb
Host smart-3bc793c9-5aaf-4314-a719-961e8241ebf9
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=61994576 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1 -
cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_edn_timeout_error.61994576 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/14.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/14.kmac_entropy_mode_error.1401065125
Short name T874
Test name
Test status
Simulation time 2181331021 ps
CPU time 46.94 seconds
Started Feb 04 01:58:56 PM PST 24
Finished Feb 04 01:59:44 PM PST 24
Peak memory 223964 kb
Host smart-0ded56bf-fb00-49fd-984e-0037f513429b
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1401065125 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_entropy_mode_error.1401065125 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/14.kmac_error.1614516000
Short name T363
Test name
Test status
Simulation time 2641743074 ps
CPU time 100.71 seconds
Started Feb 04 01:58:56 PM PST 24
Finished Feb 04 02:00:38 PM PST 24
Peak memory 239440 kb
Host smart-8d9044ad-6290-4c65-94ad-7d7aaf68655a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1614516000 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_error.1614516000 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_error/latest


Test location /workspace/coverage/default/14.kmac_key_error.3396360987
Short name T1089
Test name
Test status
Simulation time 1889384494 ps
CPU time 2.86 seconds
Started Feb 04 01:58:56 PM PST 24
Finished Feb 04 01:59:00 PM PST 24
Peak memory 207864 kb
Host smart-0f02d07a-0b79-4ed0-971a-7af30f79f55a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3396360987 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_key_error.3396360987 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_key_error/latest


Test location /workspace/coverage/default/14.kmac_lc_escalation.1334851589
Short name T1079
Test name
Test status
Simulation time 51056596 ps
CPU time 1.32 seconds
Started Feb 04 01:59:09 PM PST 24
Finished Feb 04 01:59:16 PM PST 24
Peak memory 216200 kb
Host smart-299f12d0-9904-40c0-8959-eb1e8c4cc66e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1334851589 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_lc_escalation.1334851589 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/14.kmac_lc_escalation/latest


Test location /workspace/coverage/default/14.kmac_long_msg_and_output.210817406
Short name T913
Test name
Test status
Simulation time 32946611560 ps
CPU time 1267.77 seconds
Started Feb 04 01:58:45 PM PST 24
Finished Feb 04 02:19:55 PM PST 24
Peak memory 371860 kb
Host smart-bd237d68-b9f3-41ff-b22b-e1e5fa9dd1a8
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=210817406 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_long_msg_an
d_output.210817406 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/14.kmac_sideload.3879373339
Short name T703
Test name
Test status
Simulation time 103950120610 ps
CPU time 387.27 seconds
Started Feb 04 01:58:45 PM PST 24
Finished Feb 04 02:05:14 PM PST 24
Peak memory 249924 kb
Host smart-2cbab83f-8018-442c-8bdf-e2187bf2a382
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3879373339 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_sideload.3879373339 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_sideload/latest


Test location /workspace/coverage/default/14.kmac_smoke.1724314416
Short name T936
Test name
Test status
Simulation time 1432224826 ps
CPU time 11.34 seconds
Started Feb 04 01:58:43 PM PST 24
Finished Feb 04 01:58:56 PM PST 24
Peak memory 217652 kb
Host smart-12b275ab-e8da-4777-8408-867326785723
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1724314416 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_smoke.1724314416 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_smoke/latest


Test location /workspace/coverage/default/14.kmac_stress_all.2763942057
Short name T349
Test name
Test status
Simulation time 9489201507 ps
CPU time 448.52 seconds
Started Feb 04 01:59:14 PM PST 24
Finished Feb 04 02:06:44 PM PST 24
Peak memory 311604 kb
Host smart-86baf83a-fd6b-4743-bd9c-c4c4e8992d05
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2763942057 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_stress_all.2763942057 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_stress_all/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_kmac.1558791734
Short name T653
Test name
Test status
Simulation time 233707814 ps
CPU time 4.95 seconds
Started Feb 04 01:58:47 PM PST 24
Finished Feb 04 01:58:57 PM PST 24
Peak memory 217284 kb
Host smart-54c97fc0-cb37-4562-aff5-a71520c24fee
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1558791734 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 14.kmac_test_vectors_kmac.1558791734 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_kmac_xof.1613852648
Short name T507
Test name
Test status
Simulation time 701278220 ps
CPU time 4.62 seconds
Started Feb 04 01:58:49 PM PST 24
Finished Feb 04 01:58:57 PM PST 24
Peak memory 216832 kb
Host smart-58418ce9-8d31-494b-a1e6-914ddfc8e9c0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1613852648 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 14.kmac_test_vectors_kmac_xof.1613852648 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_224.1861639473
Short name T333
Test name
Test status
Simulation time 420507891831 ps
CPU time 2001.7 seconds
Started Feb 04 01:58:46 PM PST 24
Finished Feb 04 02:32:09 PM PST 24
Peak memory 390484 kb
Host smart-c8969460-b3e3-42e9-9b2b-120c809d2950
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1861639473 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_224.1861639473 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_256.2292422330
Short name T1087
Test name
Test status
Simulation time 182921543042 ps
CPU time 1983.91 seconds
Started Feb 04 01:58:49 PM PST 24
Finished Feb 04 02:31:57 PM PST 24
Peak memory 387948 kb
Host smart-db1e2748-0907-4cf3-bfa1-27f1230e6f71
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2292422330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_256.2292422330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_384.4130007313
Short name T373
Test name
Test status
Simulation time 14351826232 ps
CPU time 1163.39 seconds
Started Feb 04 01:58:45 PM PST 24
Finished Feb 04 02:18:10 PM PST 24
Peak memory 337936 kb
Host smart-ae223021-1927-4960-8a83-c612c48da3e6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4130007313 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_384.4130007313 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_sha3_512.619315638
Short name T692
Test name
Test status
Simulation time 48949820342 ps
CPU time 1002.67 seconds
Started Feb 04 01:58:47 PM PST 24
Finished Feb 04 02:15:34 PM PST 24
Peak memory 294684 kb
Host smart-185b7643-0f8b-41fe-819f-d9233001d51b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=619315638 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_sha3_512.619315638 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_shake_128.3705542395
Short name T115
Test name
Test status
Simulation time 888571271396 ps
CPU time 4893.89 seconds
Started Feb 04 01:58:48 PM PST 24
Finished Feb 04 03:20:27 PM PST 24
Peak memory 646948 kb
Host smart-af6a4e2b-528c-43fb-8512-c3966278722e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3705542395 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_128.3705542395 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/14.kmac_test_vectors_shake_256.809558947
Short name T342
Test name
Test status
Simulation time 44817847529 ps
CPU time 3394.89 seconds
Started Feb 04 01:58:46 PM PST 24
Finished Feb 04 02:55:23 PM PST 24
Peak memory 558812 kb
Host smart-8f5bc2b9-ab4b-4a2f-8725-6f4b0d48a3f2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=809558947 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.kmac_test_vectors_shake_256.809558947 +enable_masking=0 +sw_key_masked=0
Directory /workspace/14.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/15.kmac_alert_test.2333154557
Short name T882
Test name
Test status
Simulation time 39169548 ps
CPU time 0.78 seconds
Started Feb 04 01:59:22 PM PST 24
Finished Feb 04 01:59:23 PM PST 24
Peak memory 207616 kb
Host smart-e002e352-b5cf-49ab-b549-5386f5b6518b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2333154557 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_alert_test.2333154557 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_alert_test/latest


Test location /workspace/coverage/default/15.kmac_app.2879526312
Short name T572
Test name
Test status
Simulation time 87540856345 ps
CPU time 220.51 seconds
Started Feb 04 01:59:14 PM PST 24
Finished Feb 04 02:02:56 PM PST 24
Peak memory 238752 kb
Host smart-8304999d-dfff-40d9-9098-4a7764f43e94
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2879526312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_app.2879526312 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_app/latest


Test location /workspace/coverage/default/15.kmac_burst_write.2477858109
Short name T202
Test name
Test status
Simulation time 39065645287 ps
CPU time 220.7 seconds
Started Feb 04 01:59:09 PM PST 24
Finished Feb 04 02:02:55 PM PST 24
Peak memory 224808 kb
Host smart-6fee5f06-8c68-4529-b783-0a1c68f25521
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2477858109 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_burst_write.2477858109 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_burst_write/latest


Test location /workspace/coverage/default/15.kmac_edn_timeout_error.3204015964
Short name T1144
Test name
Test status
Simulation time 1489464616 ps
CPU time 28.54 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 01:59:43 PM PST 24
Peak memory 223928 kb
Host smart-b374c8a9-2f15-48d5-856c-f630fd92e57a
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3204015964 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_edn_timeout_error.3204015964 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/15.kmac_entropy_mode_error.1425165
Short name T952
Test name
Test status
Simulation time 3103744664 ps
CPU time 28.16 seconds
Started Feb 04 01:59:20 PM PST 24
Finished Feb 04 01:59:49 PM PST 24
Peak memory 223908 kb
Host smart-d670afed-14f3-416c-b8e0-a8aa95e02b2d
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1425165 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1 -
cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_mode_error.1425165 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/15.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/15.kmac_entropy_refresh.1493194029
Short name T1109
Test name
Test status
Simulation time 62330550089 ps
CPU time 299.82 seconds
Started Feb 04 01:59:13 PM PST 24
Finished Feb 04 02:04:14 PM PST 24
Peak memory 242500 kb
Host smart-f1f5748f-020e-4a03-b0eb-ec3d38da989d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1493194029 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_entropy_refresh.1493194029 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/15.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/15.kmac_error.31908220
Short name T66
Test name
Test status
Simulation time 4388384033 ps
CPU time 164.55 seconds
Started Feb 04 01:59:13 PM PST 24
Finished Feb 04 02:01:59 PM PST 24
Peak memory 246504 kb
Host smart-61d7f84d-3627-49da-9aad-0bd97a80a5bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=31908220 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_error.31908220 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_error/latest


Test location /workspace/coverage/default/15.kmac_key_error.1697111948
Short name T892
Test name
Test status
Simulation time 728615367 ps
CPU time 3.92 seconds
Started Feb 04 01:59:14 PM PST 24
Finished Feb 04 01:59:19 PM PST 24
Peak memory 207904 kb
Host smart-f2aebef4-50b5-4f38-a231-8d81812f43b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1697111948 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_key_error.1697111948 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_key_error/latest


Test location /workspace/coverage/default/15.kmac_lc_escalation.1033027632
Short name T362
Test name
Test status
Simulation time 615613079 ps
CPU time 5.82 seconds
Started Feb 04 01:59:22 PM PST 24
Finished Feb 04 01:59:28 PM PST 24
Peak memory 220144 kb
Host smart-0e0dc46d-3bfb-412f-b3f0-77cabc2f2ad9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1033027632 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_lc_escalation.1033027632 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/15.kmac_lc_escalation/latest


Test location /workspace/coverage/default/15.kmac_long_msg_and_output.103374733
Short name T978
Test name
Test status
Simulation time 49476167361 ps
CPU time 1308.38 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 02:21:03 PM PST 24
Peak memory 350692 kb
Host smart-0bfb8373-2f03-4065-ad46-2228febcd30d
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=103374733 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_long_msg_an
d_output.103374733 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/15.kmac_sideload.401149082
Short name T336
Test name
Test status
Simulation time 15081163799 ps
CPU time 425.95 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 02:06:20 PM PST 24
Peak memory 250368 kb
Host smart-9a988814-0cab-45a1-9bac-bf796b7df10b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=401149082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_sideload.401149082 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_sideload/latest


Test location /workspace/coverage/default/15.kmac_smoke.3829923402
Short name T1083
Test name
Test status
Simulation time 761966018 ps
CPU time 4.74 seconds
Started Feb 04 01:59:13 PM PST 24
Finished Feb 04 01:59:19 PM PST 24
Peak memory 217044 kb
Host smart-d72e9816-d640-4fd5-8dbd-8b31c73e9537
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3829923402 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_smoke.3829923402 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_smoke/latest


Test location /workspace/coverage/default/15.kmac_stress_all.3119976995
Short name T75
Test name
Test status
Simulation time 20559274801 ps
CPU time 619.98 seconds
Started Feb 04 01:59:26 PM PST 24
Finished Feb 04 02:09:47 PM PST 24
Peak memory 313968 kb
Host smart-94d54969-3b9a-4f63-ac6d-50613f327eb2
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3119976995 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all.3119976995 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_stress_all/latest


Test location /workspace/coverage/default/15.kmac_stress_all_with_rand_reset.3383153065
Short name T682
Test name
Test status
Simulation time 23912522511 ps
CPU time 765.77 seconds
Started Feb 04 01:59:22 PM PST 24
Finished Feb 04 02:12:09 PM PST 24
Peak memory 287156 kb
Host smart-eb10ae07-2117-4761-bd47-60ad1a922d71
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3383153065 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_stress_all_with_rand_reset.3383153065 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_kmac.2212397444
Short name T909
Test name
Test status
Simulation time 215515321 ps
CPU time 4.49 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 01:59:19 PM PST 24
Peak memory 208628 kb
Host smart-3cb7613f-431e-4e74-a02d-446671f27bb0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2212397444 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 15.kmac_test_vectors_kmac.2212397444 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_kmac_xof.1951235296
Short name T661
Test name
Test status
Simulation time 251450926 ps
CPU time 4.95 seconds
Started Feb 04 01:59:13 PM PST 24
Finished Feb 04 01:59:19 PM PST 24
Peak memory 209288 kb
Host smart-4a098bb8-8a27-4e66-a49f-ac33ed4c79f6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1951235296 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 15.kmac_test_vectors_kmac_xof.1951235296 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_224.791261076
Short name T423
Test name
Test status
Simulation time 379438905718 ps
CPU time 1724.59 seconds
Started Feb 04 01:59:08 PM PST 24
Finished Feb 04 02:27:58 PM PST 24
Peak memory 394980 kb
Host smart-e3407e41-12ca-4fc3-bbf5-d8a7b27e0eac
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=791261076 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_224.791261076 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_256.4120511410
Short name T1001
Test name
Test status
Simulation time 65407200265 ps
CPU time 1708.89 seconds
Started Feb 04 01:59:07 PM PST 24
Finished Feb 04 02:27:37 PM PST 24
Peak memory 390848 kb
Host smart-4c0fdd7c-4bbe-49af-a4a5-c0e8d5518378
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4120511410 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_256.4120511410 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_384.3450240583
Short name T828
Test name
Test status
Simulation time 28257079965 ps
CPU time 1134.29 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 02:18:09 PM PST 24
Peak memory 339016 kb
Host smart-747cf520-9e68-4bf6-8fe5-bf6aeb2c0103
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3450240583 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_384.3450240583 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_sha3_512.4163554330
Short name T369
Test name
Test status
Simulation time 9462937984 ps
CPU time 814.46 seconds
Started Feb 04 01:59:14 PM PST 24
Finished Feb 04 02:12:50 PM PST 24
Peak memory 292324 kb
Host smart-44a0a5e6-2010-4901-bddc-6d4c86e4dbf6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4163554330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_sha3_512.4163554330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_shake_128.951292756
Short name T567
Test name
Test status
Simulation time 203467795755 ps
CPU time 4243.62 seconds
Started Feb 04 01:59:12 PM PST 24
Finished Feb 04 03:09:58 PM PST 24
Peak memory 650516 kb
Host smart-e1f8a6e8-c249-4a47-82dc-2b2e98b6cfad
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=951292756 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_128.951292756 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/15.kmac_test_vectors_shake_256.1327695614
Short name T955
Test name
Test status
Simulation time 176563162755 ps
CPU time 3346.66 seconds
Started Feb 04 01:59:13 PM PST 24
Finished Feb 04 02:55:01 PM PST 24
Peak memory 543168 kb
Host smart-2dc5243f-5c9c-433b-acfd-7507e31d420d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1327695614 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.kmac_test_vectors_shake_256.1327695614 +enable_masking=0 +sw_key_masked=0
Directory /workspace/15.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/16.kmac_alert_test.3532555512
Short name T996
Test name
Test status
Simulation time 28292967 ps
CPU time 0.75 seconds
Started Feb 04 01:59:55 PM PST 24
Finished Feb 04 01:59:56 PM PST 24
Peak memory 207648 kb
Host smart-f6e58ce5-727a-401b-bc85-860dc12ebcf5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3532555512 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_alert_test.3532555512 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_alert_test/latest


Test location /workspace/coverage/default/16.kmac_app.1124282412
Short name T404
Test name
Test status
Simulation time 23392474508 ps
CPU time 263.34 seconds
Started Feb 04 01:59:34 PM PST 24
Finished Feb 04 02:04:02 PM PST 24
Peak memory 242072 kb
Host smart-13930407-450d-4c60-a307-2f041adcd8af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1124282412 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_app.1124282412 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_app/latest


Test location /workspace/coverage/default/16.kmac_burst_write.677853958
Short name T222
Test name
Test status
Simulation time 23468521435 ps
CPU time 532.46 seconds
Started Feb 04 01:59:35 PM PST 24
Finished Feb 04 02:08:31 PM PST 24
Peak memory 228896 kb
Host smart-ceb28076-4d90-4ea4-b149-40c6e73c6115
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=677853958 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_burst_write.677853958 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_burst_write/latest


Test location /workspace/coverage/default/16.kmac_edn_timeout_error.1755260632
Short name T524
Test name
Test status
Simulation time 49855158 ps
CPU time 1.75 seconds
Started Feb 04 01:59:58 PM PST 24
Finished Feb 04 02:00:03 PM PST 24
Peak memory 207816 kb
Host smart-9a634e48-7a54-4631-a0c7-c57642bdd587
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1755260632 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_edn_timeout_error.1755260632 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/16.kmac_entropy_mode_error.3325655024
Short name T230
Test name
Test status
Simulation time 446873322 ps
CPU time 8.94 seconds
Started Feb 04 01:59:56 PM PST 24
Finished Feb 04 02:00:06 PM PST 24
Peak memory 221296 kb
Host smart-c10e66d3-8bd3-42f7-a360-df8b513d5241
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3325655024 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_mode_error.3325655024 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/16.kmac_entropy_refresh.4022151178
Short name T827
Test name
Test status
Simulation time 2218747374 ps
CPU time 79.86 seconds
Started Feb 04 01:59:57 PM PST 24
Finished Feb 04 02:01:18 PM PST 24
Peak memory 229104 kb
Host smart-7d0c7769-4273-4b03-a287-9db0f95d073a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4022151178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_entropy_refresh.4022151178 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/16.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/16.kmac_error.58151018
Short name T1019
Test name
Test status
Simulation time 34299607308 ps
CPU time 227.75 seconds
Started Feb 04 01:59:59 PM PST 24
Finished Feb 04 02:03:50 PM PST 24
Peak memory 256944 kb
Host smart-8a1024dd-a408-48f9-b93c-aae48b40d9fc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=58151018 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_error.58151018 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_error/latest


Test location /workspace/coverage/default/16.kmac_key_error.3223103952
Short name T951
Test name
Test status
Simulation time 299141111 ps
CPU time 1.98 seconds
Started Feb 04 01:59:56 PM PST 24
Finished Feb 04 01:59:59 PM PST 24
Peak memory 207876 kb
Host smart-a158ab30-0065-459f-bfe6-48eec550b9ec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3223103952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_key_error.3223103952 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_key_error/latest


Test location /workspace/coverage/default/16.kmac_lc_escalation.1995762371
Short name T49
Test name
Test status
Simulation time 148543058 ps
CPU time 1.24 seconds
Started Feb 04 01:59:58 PM PST 24
Finished Feb 04 02:00:02 PM PST 24
Peak memory 220304 kb
Host smart-ada7776d-491a-48b2-9a40-a1eefb236d9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1995762371 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_lc_escalation.1995762371 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/16.kmac_lc_escalation/latest


Test location /workspace/coverage/default/16.kmac_long_msg_and_output.2018113987
Short name T938
Test name
Test status
Simulation time 18446571934 ps
CPU time 769.66 seconds
Started Feb 04 01:59:23 PM PST 24
Finished Feb 04 02:12:14 PM PST 24
Peak memory 302448 kb
Host smart-051900b7-b2f1-43d8-9d54-7a922add33e9
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2018113987 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_long_msg_a
nd_output.2018113987 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/16.kmac_sideload.3441101082
Short name T335
Test name
Test status
Simulation time 5023727024 ps
CPU time 18.26 seconds
Started Feb 04 01:59:36 PM PST 24
Finished Feb 04 01:59:57 PM PST 24
Peak memory 224032 kb
Host smart-5cbc61b9-8c13-421e-988c-b3bb5ea3e688
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3441101082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_sideload.3441101082 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_sideload/latest


Test location /workspace/coverage/default/16.kmac_smoke.3676867660
Short name T523
Test name
Test status
Simulation time 96761325 ps
CPU time 3.85 seconds
Started Feb 04 01:59:22 PM PST 24
Finished Feb 04 01:59:26 PM PST 24
Peak memory 217528 kb
Host smart-e27fabfb-836b-40b1-bd13-ceedf0485782
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3676867660 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_smoke.3676867660 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_smoke/latest


Test location /workspace/coverage/default/16.kmac_stress_all.430535112
Short name T687
Test name
Test status
Simulation time 79411255749 ps
CPU time 406.38 seconds
Started Feb 04 01:59:53 PM PST 24
Finished Feb 04 02:06:40 PM PST 24
Peak memory 302372 kb
Host smart-c2831b21-e6ea-45e5-95b8-08f5004e0d6b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=430535112 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all.430535112 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_stress_all/latest


Test location /workspace/coverage/default/16.kmac_stress_all_with_rand_reset.916947227
Short name T397
Test name
Test status
Simulation time 75449068407 ps
CPU time 1918.39 seconds
Started Feb 04 01:59:54 PM PST 24
Finished Feb 04 02:31:53 PM PST 24
Peak memory 358032 kb
Host smart-97c30103-b5ed-42bb-a441-19d8a786a677
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=916947227 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_stress_all_with_rand_reset.916947227 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_kmac.2814273495
Short name T258
Test name
Test status
Simulation time 396427085 ps
CPU time 4.81 seconds
Started Feb 04 01:59:36 PM PST 24
Finished Feb 04 01:59:43 PM PST 24
Peak memory 217344 kb
Host smart-c4c578fa-6a1f-4506-b9ae-7dbb79e1269e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2814273495 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 16.kmac_test_vectors_kmac.2814273495 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_kmac_xof.3961727625
Short name T401
Test name
Test status
Simulation time 213777478 ps
CPU time 4.5 seconds
Started Feb 04 01:59:36 PM PST 24
Finished Feb 04 01:59:43 PM PST 24
Peak memory 217628 kb
Host smart-792e7f0b-f2d4-4ea7-87c1-2b36e926e166
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3961727625 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 16.kmac_test_vectors_kmac_xof.3961727625 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_224.1989644159
Short name T83
Test name
Test status
Simulation time 86216207834 ps
CPU time 1991.38 seconds
Started Feb 04 01:59:37 PM PST 24
Finished Feb 04 02:32:50 PM PST 24
Peak memory 401032 kb
Host smart-35b0b9ef-6b1e-4a64-a6a1-5ac1891d9096
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1989644159 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_224.1989644159 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_256.1572088987
Short name T67
Test name
Test status
Simulation time 17970741140 ps
CPU time 1388.05 seconds
Started Feb 04 01:59:37 PM PST 24
Finished Feb 04 02:22:46 PM PST 24
Peak memory 371192 kb
Host smart-18d7ade9-859c-46cb-8ad2-e54584b6dc7e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1572088987 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_256.1572088987 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_384.1230298001
Short name T243
Test name
Test status
Simulation time 60770319367 ps
CPU time 1374.85 seconds
Started Feb 04 01:59:36 PM PST 24
Finished Feb 04 02:22:33 PM PST 24
Peak memory 331676 kb
Host smart-1f840d01-0196-4fb6-8fc6-cb6c1679826a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1230298001 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_384.1230298001 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_sha3_512.3999434959
Short name T856
Test name
Test status
Simulation time 133547810461 ps
CPU time 909.28 seconds
Started Feb 04 01:59:34 PM PST 24
Finished Feb 04 02:14:48 PM PST 24
Peak memory 291788 kb
Host smart-f65ed14d-c2b1-46e0-86bc-7f5a5332f421
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3999434959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_sha3_512.3999434959 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_shake_128.855028858
Short name T269
Test name
Test status
Simulation time 202914217808 ps
CPU time 4151.47 seconds
Started Feb 04 01:59:34 PM PST 24
Finished Feb 04 03:08:50 PM PST 24
Peak memory 649672 kb
Host smart-01a4544a-7e41-449a-9505-337fd6b95c3f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=855028858 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_128.855028858 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/16.kmac_test_vectors_shake_256.4080433344
Short name T641
Test name
Test status
Simulation time 189988424738 ps
CPU time 4196.68 seconds
Started Feb 04 01:59:35 PM PST 24
Finished Feb 04 03:09:35 PM PST 24
Peak memory 570520 kb
Host smart-bc7193a1-d9b6-4293-b143-05f07aa31f66
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4080433344 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.kmac_test_vectors_shake_256.4080433344 +enable_masking=0 +sw_key_masked=0
Directory /workspace/16.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/17.kmac_alert_test.3626735952
Short name T1148
Test name
Test status
Simulation time 117885766 ps
CPU time 0.8 seconds
Started Feb 04 02:00:15 PM PST 24
Finished Feb 04 02:00:17 PM PST 24
Peak memory 207436 kb
Host smart-67cba0e8-a726-4b21-b926-9333fbfc8022
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3626735952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_alert_test.3626735952 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_alert_test/latest


Test location /workspace/coverage/default/17.kmac_app.2430967664
Short name T426
Test name
Test status
Simulation time 21820937115 ps
CPU time 281.91 seconds
Started Feb 04 02:00:02 PM PST 24
Finished Feb 04 02:04:46 PM PST 24
Peak memory 247108 kb
Host smart-506bc112-79d5-43a9-8b38-879adfe13570
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2430967664 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_app.2430967664 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_app/latest


Test location /workspace/coverage/default/17.kmac_burst_write.1646107094
Short name T240
Test name
Test status
Simulation time 19433424416 ps
CPU time 462.92 seconds
Started Feb 04 01:59:57 PM PST 24
Finished Feb 04 02:07:41 PM PST 24
Peak memory 228664 kb
Host smart-0aacfaea-a1e3-4189-9329-4626e72a4ae5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1646107094 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_burst_write.1646107094 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_burst_write/latest


Test location /workspace/coverage/default/17.kmac_edn_timeout_error.3219260328
Short name T1030
Test name
Test status
Simulation time 1975983444 ps
CPU time 10.59 seconds
Started Feb 04 02:00:00 PM PST 24
Finished Feb 04 02:00:13 PM PST 24
Peak memory 222416 kb
Host smart-5d598801-234b-4a94-affe-49146294f6ab
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3219260328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_edn_timeout_error.3219260328 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/17.kmac_entropy_mode_error.833277255
Short name T555
Test name
Test status
Simulation time 905032746 ps
CPU time 35.53 seconds
Started Feb 04 02:00:00 PM PST 24
Finished Feb 04 02:00:38 PM PST 24
Peak memory 223660 kb
Host smart-d7f8e898-7963-4842-bf8c-0cbb9c28eeac
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=833277255 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_mode_error.833277255 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/17.kmac_entropy_refresh.1411087615
Short name T419
Test name
Test status
Simulation time 75812753700 ps
CPU time 284.69 seconds
Started Feb 04 02:00:00 PM PST 24
Finished Feb 04 02:04:48 PM PST 24
Peak memory 241028 kb
Host smart-cc3050df-10e4-4c2a-9b64-2048d55c8588
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1411087615 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_entropy_refresh.1411087615 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/17.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/17.kmac_error.4148813184
Short name T741
Test name
Test status
Simulation time 12471811086 ps
CPU time 316.04 seconds
Started Feb 04 01:59:59 PM PST 24
Finished Feb 04 02:05:18 PM PST 24
Peak memory 257064 kb
Host smart-0616eb47-41c5-43c4-8a8d-8b9105a0b339
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4148813184 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_error.4148813184 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_error/latest


Test location /workspace/coverage/default/17.kmac_key_error.1390539014
Short name T1140
Test name
Test status
Simulation time 599839208 ps
CPU time 1.39 seconds
Started Feb 04 02:00:05 PM PST 24
Finished Feb 04 02:00:08 PM PST 24
Peak memory 207704 kb
Host smart-b5da201f-eceb-40d4-b88b-4b34faa7c881
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1390539014 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_key_error.1390539014 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_key_error/latest


Test location /workspace/coverage/default/17.kmac_lc_escalation.2514263274
Short name T918
Test name
Test status
Simulation time 31128135 ps
CPU time 1.1 seconds
Started Feb 04 02:00:05 PM PST 24
Finished Feb 04 02:00:07 PM PST 24
Peak memory 216340 kb
Host smart-1a7d5c91-8673-443e-9f5e-ddab52b70b28
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2514263274 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_lc_escalation.2514263274 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/17.kmac_lc_escalation/latest


Test location /workspace/coverage/default/17.kmac_long_msg_and_output.1906516714
Short name T466
Test name
Test status
Simulation time 46903657924 ps
CPU time 496.8 seconds
Started Feb 04 01:59:56 PM PST 24
Finished Feb 04 02:08:14 PM PST 24
Peak memory 260964 kb
Host smart-f4a53694-ee63-4f3c-bfba-63ccddca947f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1906516714 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_long_msg_a
nd_output.1906516714 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/17.kmac_sideload.615080350
Short name T197
Test name
Test status
Simulation time 7265052523 ps
CPU time 28.49 seconds
Started Feb 04 01:59:57 PM PST 24
Finished Feb 04 02:00:26 PM PST 24
Peak memory 224160 kb
Host smart-a2583d76-a44c-42e5-9f7d-2c23b17aeeab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=615080350 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_sideload.615080350 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_sideload/latest


Test location /workspace/coverage/default/17.kmac_smoke.2132513062
Short name T717
Test name
Test status
Simulation time 72197234 ps
CPU time 3.93 seconds
Started Feb 04 01:59:55 PM PST 24
Finished Feb 04 02:00:00 PM PST 24
Peak memory 217376 kb
Host smart-f8cb8326-33ef-444c-882f-38a859f4f8ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2132513062 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_smoke.2132513062 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_smoke/latest


Test location /workspace/coverage/default/17.kmac_stress_all.3879497336
Short name T227
Test name
Test status
Simulation time 6442595052 ps
CPU time 609.73 seconds
Started Feb 04 02:00:10 PM PST 24
Finished Feb 04 02:10:21 PM PST 24
Peak memory 285788 kb
Host smart-4e3d39bf-f727-4a65-a811-ce6560a0d041
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3879497336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_stress_all.3879497336 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_stress_all/latest


Test location /workspace/coverage/default/17.kmac_stress_all_with_rand_reset.2701269371
Short name T845
Test name
Test status
Simulation time 23648402411 ps
CPU time 432.99 seconds
Started Feb 04 02:00:10 PM PST 24
Finished Feb 04 02:07:24 PM PST 24
Peak memory 270700 kb
Host smart-91a4a748-9d5f-4bfe-ac1f-13d461e3ff41
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2701269371 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_stress_all_with_rand_reset.2701269371 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_kmac.507000218
Short name T356
Test name
Test status
Simulation time 828778061 ps
CPU time 4.77 seconds
Started Feb 04 02:00:01 PM PST 24
Finished Feb 04 02:00:08 PM PST 24
Peak memory 217540 kb
Host smart-8d7ed352-62c5-4736-bd41-def02114fee5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=507000218 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 17.kmac_test_vectors_kmac.507000218 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_kmac_xof.3515794641
Short name T235
Test name
Test status
Simulation time 264175045 ps
CPU time 4.75 seconds
Started Feb 04 02:00:02 PM PST 24
Finished Feb 04 02:00:09 PM PST 24
Peak memory 217464 kb
Host smart-66676279-bc9c-4713-8f34-1f62a73b1de8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3515794641 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 17.kmac_test_vectors_kmac_xof.3515794641 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_224.3364649472
Short name T284
Test name
Test status
Simulation time 379901511718 ps
CPU time 1954.51 seconds
Started Feb 04 01:59:58 PM PST 24
Finished Feb 04 02:32:34 PM PST 24
Peak memory 388908 kb
Host smart-e796866e-50e2-4f33-83aa-513955fa4963
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3364649472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_224.3364649472 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_256.2545987012
Short name T516
Test name
Test status
Simulation time 34972172458 ps
CPU time 1366.21 seconds
Started Feb 04 02:00:01 PM PST 24
Finished Feb 04 02:22:49 PM PST 24
Peak memory 362104 kb
Host smart-a7db8280-fe9d-4eb6-a86e-97f7e159e431
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2545987012 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_256.2545987012 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_384.1431949105
Short name T669
Test name
Test status
Simulation time 115019400520 ps
CPU time 1270.12 seconds
Started Feb 04 01:59:58 PM PST 24
Finished Feb 04 02:21:11 PM PST 24
Peak memory 329296 kb
Host smart-4eab1513-b3c2-4f62-aaf6-f4bba050a174
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1431949105 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_384.1431949105 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_sha3_512.240627847
Short name T1108
Test name
Test status
Simulation time 30477826771 ps
CPU time 791.12 seconds
Started Feb 04 01:59:58 PM PST 24
Finished Feb 04 02:13:13 PM PST 24
Peak memory 292840 kb
Host smart-e5b9e62a-a6a9-4d01-8065-60136e9d455b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=240627847 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_sha3_512.240627847 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_shake_128.3764485776
Short name T208
Test name
Test status
Simulation time 102827151121 ps
CPU time 4079.58 seconds
Started Feb 04 02:00:02 PM PST 24
Finished Feb 04 03:08:04 PM PST 24
Peak memory 640480 kb
Host smart-a7f3046a-2063-4695-b0d0-ccf17681cb69
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3764485776 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_128.3764485776 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/17.kmac_test_vectors_shake_256.2537436912
Short name T1106
Test name
Test status
Simulation time 482454763681 ps
CPU time 3410.17 seconds
Started Feb 04 02:00:00 PM PST 24
Finished Feb 04 02:56:53 PM PST 24
Peak memory 564388 kb
Host smart-d3971136-4a8f-4845-9145-227117153da7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2537436912 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.kmac_test_vectors_shake_256.2537436912 +enable_masking=0 +sw_key_masked=0
Directory /workspace/17.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/18.kmac_alert_test.3316014711
Short name T568
Test name
Test status
Simulation time 73558555 ps
CPU time 0.81 seconds
Started Feb 04 02:00:35 PM PST 24
Finished Feb 04 02:00:39 PM PST 24
Peak memory 207648 kb
Host smart-85d412ef-85b8-462b-a31e-f53193c0e1df
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3316014711 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_alert_test.3316014711 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_alert_test/latest


Test location /workspace/coverage/default/18.kmac_app.2384798113
Short name T29
Test name
Test status
Simulation time 3062007604 ps
CPU time 146.66 seconds
Started Feb 04 02:00:14 PM PST 24
Finished Feb 04 02:02:42 PM PST 24
Peak memory 236288 kb
Host smart-0615b3dc-5d24-4db4-8b15-f86ccb92a0ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2384798113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_app.2384798113 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_app/latest


Test location /workspace/coverage/default/18.kmac_burst_write.1826472960
Short name T701
Test name
Test status
Simulation time 35170227901 ps
CPU time 382.99 seconds
Started Feb 04 02:00:15 PM PST 24
Finished Feb 04 02:06:39 PM PST 24
Peak memory 228532 kb
Host smart-0a1436e4-53eb-47c2-93f0-e1bf05d9203b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1826472960 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_burst_write.1826472960 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_burst_write/latest


Test location /workspace/coverage/default/18.kmac_edn_timeout_error.3274542849
Short name T937
Test name
Test status
Simulation time 3961589190 ps
CPU time 20.46 seconds
Started Feb 04 02:00:23 PM PST 24
Finished Feb 04 02:00:44 PM PST 24
Peak memory 223736 kb
Host smart-6a3ba5df-c8cc-49a5-8ddc-668ace7f03ea
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3274542849 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_edn_timeout_error.3274542849 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/18.kmac_entropy_mode_error.1092777815
Short name T971
Test name
Test status
Simulation time 449135174 ps
CPU time 6.35 seconds
Started Feb 04 02:00:23 PM PST 24
Finished Feb 04 02:00:31 PM PST 24
Peak memory 220016 kb
Host smart-eb3bc81b-0597-4cfb-8c23-d5dbc5381ab1
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1092777815 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_mode_error.1092777815 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/18.kmac_entropy_refresh.2627618927
Short name T31
Test name
Test status
Simulation time 15894769132 ps
CPU time 102.1 seconds
Started Feb 04 02:00:10 PM PST 24
Finished Feb 04 02:01:53 PM PST 24
Peak memory 230064 kb
Host smart-5acc1f6b-c2c2-434f-95bc-a8b21016b862
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2627618927 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_entropy_refresh.2627618927 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/18.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/18.kmac_error.1151659362
Short name T647
Test name
Test status
Simulation time 309610577 ps
CPU time 20.63 seconds
Started Feb 04 02:00:11 PM PST 24
Finished Feb 04 02:00:35 PM PST 24
Peak memory 232308 kb
Host smart-ccd17feb-5bcc-4f96-ac7c-e8e7125465a2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1151659362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_error.1151659362 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_error/latest


Test location /workspace/coverage/default/18.kmac_key_error.113853618
Short name T1113
Test name
Test status
Simulation time 1076372040 ps
CPU time 5.4 seconds
Started Feb 04 02:00:11 PM PST 24
Finished Feb 04 02:00:19 PM PST 24
Peak memory 207824 kb
Host smart-64050d6a-dc3e-49ce-8472-9834ce1c92a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=113853618 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_key_error.113853618 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_key_error/latest


Test location /workspace/coverage/default/18.kmac_lc_escalation.1180592150
Short name T1053
Test name
Test status
Simulation time 118390223 ps
CPU time 1.24 seconds
Started Feb 04 02:00:23 PM PST 24
Finished Feb 04 02:00:25 PM PST 24
Peak memory 216164 kb
Host smart-e60dd84c-98d8-477c-8c28-8a871d66c63f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1180592150 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_lc_escalation.1180592150 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/18.kmac_lc_escalation/latest


Test location /workspace/coverage/default/18.kmac_long_msg_and_output.2332694201
Short name T851
Test name
Test status
Simulation time 1051787445138 ps
CPU time 1712 seconds
Started Feb 04 02:00:14 PM PST 24
Finished Feb 04 02:28:48 PM PST 24
Peak memory 388120 kb
Host smart-0262c530-fef8-4fad-b0ef-814373982d6a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2332694201 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_long_msg_a
nd_output.2332694201 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/18.kmac_sideload.312368846
Short name T206
Test name
Test status
Simulation time 23589998362 ps
CPU time 335.45 seconds
Started Feb 04 02:00:13 PM PST 24
Finished Feb 04 02:05:51 PM PST 24
Peak memory 244756 kb
Host smart-ca5d2d9c-5272-4c0a-a032-0a61cb61d83f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=312368846 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_sideload.312368846 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_sideload/latest


Test location /workspace/coverage/default/18.kmac_smoke.602751290
Short name T1149
Test name
Test status
Simulation time 592238934 ps
CPU time 9.86 seconds
Started Feb 04 02:00:10 PM PST 24
Finished Feb 04 02:00:22 PM PST 24
Peak memory 218084 kb
Host smart-ccc6863b-89ca-4907-aea2-6f39be8598cd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=602751290 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_smoke.602751290 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_smoke/latest


Test location /workspace/coverage/default/18.kmac_stress_all.72924531
Short name T518
Test name
Test status
Simulation time 53844063963 ps
CPU time 1444.58 seconds
Started Feb 04 02:00:22 PM PST 24
Finished Feb 04 02:24:28 PM PST 24
Peak memory 391184 kb
Host smart-e6c98abc-085e-408b-9ed3-901620a48efa
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=72924531 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_stress_all.72924531 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_stress_all/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_kmac.3842060305
Short name T863
Test name
Test status
Simulation time 253088079 ps
CPU time 5.12 seconds
Started Feb 04 02:00:20 PM PST 24
Finished Feb 04 02:00:27 PM PST 24
Peak memory 217392 kb
Host smart-0d60fee1-2e5a-4c4a-9d59-0bd9f5581e10
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3842060305 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 18.kmac_test_vectors_kmac.3842060305 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_kmac_xof.2106355299
Short name T1142
Test name
Test status
Simulation time 696335694 ps
CPU time 4.74 seconds
Started Feb 04 02:00:20 PM PST 24
Finished Feb 04 02:00:27 PM PST 24
Peak memory 217388 kb
Host smart-dfafdc37-3ded-41d1-9a93-55fb998e0934
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2106355299 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 18.kmac_test_vectors_kmac_xof.2106355299 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_224.1937254701
Short name T743
Test name
Test status
Simulation time 393493260397 ps
CPU time 2063.89 seconds
Started Feb 04 02:00:20 PM PST 24
Finished Feb 04 02:34:46 PM PST 24
Peak memory 374288 kb
Host smart-39ea066f-bb36-4d90-a2ea-02d898ad0137
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1937254701 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_224.1937254701 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_256.1300439188
Short name T486
Test name
Test status
Simulation time 126536836002 ps
CPU time 1588.14 seconds
Started Feb 04 02:00:20 PM PST 24
Finished Feb 04 02:26:50 PM PST 24
Peak memory 371916 kb
Host smart-23d6144d-b624-4846-81da-0d22361a3550
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1300439188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_256.1300439188 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_384.3118531294
Short name T693
Test name
Test status
Simulation time 52552495084 ps
CPU time 1079.29 seconds
Started Feb 04 02:00:15 PM PST 24
Finished Feb 04 02:18:20 PM PST 24
Peak memory 335220 kb
Host smart-ef31435c-b011-4ac0-89d4-5dabf45c12d4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3118531294 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_384.3118531294 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_sha3_512.1722231520
Short name T772
Test name
Test status
Simulation time 122296166941 ps
CPU time 963.42 seconds
Started Feb 04 02:00:11 PM PST 24
Finished Feb 04 02:16:17 PM PST 24
Peak memory 297256 kb
Host smart-af71ba7c-6ad5-4efb-a627-a2a14609d176
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1722231520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_sha3_512.1722231520 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_shake_128.1701049676
Short name T758
Test name
Test status
Simulation time 1287300335149 ps
CPU time 5440.52 seconds
Started Feb 04 02:00:10 PM PST 24
Finished Feb 04 03:30:53 PM PST 24
Peak memory 653388 kb
Host smart-c1ae71e1-e60a-49fb-a910-d3bea3219b6b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1701049676 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_128.1701049676 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/18.kmac_test_vectors_shake_256.4034931893
Short name T307
Test name
Test status
Simulation time 774199522720 ps
CPU time 3964.87 seconds
Started Feb 04 02:00:11 PM PST 24
Finished Feb 04 03:06:19 PM PST 24
Peak memory 551044 kb
Host smart-e5ba677e-ceaf-4b80-a2bf-74e2eed97ed7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4034931893 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.kmac_test_vectors_shake_256.4034931893 +enable_masking=0 +sw_key_masked=0
Directory /workspace/18.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/19.kmac_alert_test.3336857810
Short name T368
Test name
Test status
Simulation time 14359735 ps
CPU time 0.75 seconds
Started Feb 04 02:01:03 PM PST 24
Finished Feb 04 02:01:05 PM PST 24
Peak memory 207592 kb
Host smart-5cd99f3c-0789-4c7d-aba5-0d86e61152a3
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3336857810 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_alert_test.3336857810 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_alert_test/latest


Test location /workspace/coverage/default/19.kmac_app.300305045
Short name T1135
Test name
Test status
Simulation time 11085937044 ps
CPU time 195.19 seconds
Started Feb 04 02:00:44 PM PST 24
Finished Feb 04 02:04:00 PM PST 24
Peak memory 239048 kb
Host smart-ac1190a0-568a-4225-a7bc-ed50fc5565dd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=300305045 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_app.300305045 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_app/latest


Test location /workspace/coverage/default/19.kmac_burst_write.3750878698
Short name T560
Test name
Test status
Simulation time 37419259201 ps
CPU time 163.45 seconds
Started Feb 04 02:00:35 PM PST 24
Finished Feb 04 02:03:21 PM PST 24
Peak memory 224196 kb
Host smart-6a2fac4a-8d64-4b95-bc61-5ea494939497
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3750878698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_burst_write.3750878698 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_burst_write/latest


Test location /workspace/coverage/default/19.kmac_edn_timeout_error.2662618455
Short name T1044
Test name
Test status
Simulation time 1044251443 ps
CPU time 27.52 seconds
Started Feb 04 02:00:52 PM PST 24
Finished Feb 04 02:01:25 PM PST 24
Peak memory 223996 kb
Host smart-d2f65acf-ecff-457b-82a9-e0e5a63d094a
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2662618455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_edn_timeout_error.2662618455 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/19.kmac_entropy_mode_error.2151431922
Short name T600
Test name
Test status
Simulation time 1589084016 ps
CPU time 31.48 seconds
Started Feb 04 02:01:01 PM PST 24
Finished Feb 04 02:01:33 PM PST 24
Peak memory 223972 kb
Host smart-8b8c5213-580f-491e-8987-0878ffe696b2
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2151431922 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_mode_error.2151431922 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/19.kmac_entropy_refresh.2835959683
Short name T1137
Test name
Test status
Simulation time 3074979438 ps
CPU time 35.58 seconds
Started Feb 04 02:00:46 PM PST 24
Finished Feb 04 02:01:22 PM PST 24
Peak memory 224120 kb
Host smart-a059a7df-cc5e-4870-a0d6-9a608a14ebe3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2835959683 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_entropy_refresh.2835959683 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/19.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/19.kmac_error.1404122460
Short name T987
Test name
Test status
Simulation time 242775078 ps
CPU time 14.38 seconds
Started Feb 04 02:00:43 PM PST 24
Finished Feb 04 02:00:58 PM PST 24
Peak memory 224016 kb
Host smart-eb468364-4412-41ab-919b-f8f34bdc01c9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1404122460 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_error.1404122460 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_error/latest


Test location /workspace/coverage/default/19.kmac_key_error.2620116408
Short name T592
Test name
Test status
Simulation time 1799413622 ps
CPU time 3.44 seconds
Started Feb 04 02:00:44 PM PST 24
Finished Feb 04 02:00:49 PM PST 24
Peak memory 207840 kb
Host smart-5f131407-8dae-45c6-9792-0b9db8f805d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2620116408 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_key_error.2620116408 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_key_error/latest


Test location /workspace/coverage/default/19.kmac_long_msg_and_output.2802597870
Short name T939
Test name
Test status
Simulation time 378972459147 ps
CPU time 1538.02 seconds
Started Feb 04 02:00:37 PM PST 24
Finished Feb 04 02:26:17 PM PST 24
Peak memory 406252 kb
Host smart-3279f1dc-1de9-450c-b6c3-c3862fe2d4ba
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2802597870 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_long_msg_a
nd_output.2802597870 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/19.kmac_sideload.2667553096
Short name T673
Test name
Test status
Simulation time 8163697999 ps
CPU time 344.06 seconds
Started Feb 04 02:00:36 PM PST 24
Finished Feb 04 02:06:23 PM PST 24
Peak memory 248232 kb
Host smart-f5c3f5d8-ab33-40c6-8531-1aacea867d7a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2667553096 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_sideload.2667553096 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_sideload/latest


Test location /workspace/coverage/default/19.kmac_smoke.1931452970
Short name T7
Test name
Test status
Simulation time 14958558227 ps
CPU time 57.12 seconds
Started Feb 04 02:00:35 PM PST 24
Finished Feb 04 02:01:35 PM PST 24
Peak memory 219364 kb
Host smart-73cc3032-95e7-455e-8c30-640a5622c5e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1931452970 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_smoke.1931452970 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_smoke/latest


Test location /workspace/coverage/default/19.kmac_stress_all.2606750596
Short name T554
Test name
Test status
Simulation time 5913111358 ps
CPU time 521.84 seconds
Started Feb 04 02:00:57 PM PST 24
Finished Feb 04 02:09:40 PM PST 24
Peak memory 275332 kb
Host smart-22f7aeee-5ee4-4bad-9a1f-5383dafb4098
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2606750596 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_stress_all.2606750596 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_stress_all/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_kmac.1447403824
Short name T117
Test name
Test status
Simulation time 247218500 ps
CPU time 5.22 seconds
Started Feb 04 02:00:47 PM PST 24
Finished Feb 04 02:00:52 PM PST 24
Peak memory 209336 kb
Host smart-31a3cfaa-787a-4530-a368-e46c1a540f7a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1447403824 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 19.kmac_test_vectors_kmac.1447403824 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_kmac_xof.1905901274
Short name T1063
Test name
Test status
Simulation time 371008302 ps
CPU time 4 seconds
Started Feb 04 02:00:44 PM PST 24
Finished Feb 04 02:00:49 PM PST 24
Peak memory 217324 kb
Host smart-c2ea2d63-4bf7-4002-ab56-15c9460bec69
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1905901274 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 19.kmac_test_vectors_kmac_xof.1905901274 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_224.4199249874
Short name T740
Test name
Test status
Simulation time 75925171518 ps
CPU time 1668.85 seconds
Started Feb 04 02:00:34 PM PST 24
Finished Feb 04 02:28:25 PM PST 24
Peak memory 394948 kb
Host smart-72640349-1986-450a-9eec-68ece8a8819f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4199249874 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_224.4199249874 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_256.3393500215
Short name T601
Test name
Test status
Simulation time 62149627063 ps
CPU time 1719.75 seconds
Started Feb 04 02:00:35 PM PST 24
Finished Feb 04 02:29:18 PM PST 24
Peak memory 365732 kb
Host smart-ee413e4f-bb28-4b10-93bd-0f312251e29b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3393500215 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_256.3393500215 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_384.55865806
Short name T615
Test name
Test status
Simulation time 54363363120 ps
CPU time 1104.49 seconds
Started Feb 04 02:00:43 PM PST 24
Finished Feb 04 02:19:08 PM PST 24
Peak memory 334076 kb
Host smart-0ade4f54-a759-4df8-9a19-35622e8d597b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=55865806 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch
+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_384.55865806 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_sha3_512.1934186209
Short name T664
Test name
Test status
Simulation time 9823144567 ps
CPU time 785.96 seconds
Started Feb 04 02:00:35 PM PST 24
Finished Feb 04 02:13:44 PM PST 24
Peak memory 293456 kb
Host smart-bf1bc8db-9020-4bfc-a885-7fcd4c878c90
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1934186209 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_sha3_512.1934186209 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_shake_128.1281945355
Short name T975
Test name
Test status
Simulation time 718626296917 ps
CPU time 4172.59 seconds
Started Feb 04 02:00:46 PM PST 24
Finished Feb 04 03:10:20 PM PST 24
Peak memory 638928 kb
Host smart-5a4de000-9e7b-4337-bd1b-ae24a659955b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1281945355 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_128.1281945355 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/19.kmac_test_vectors_shake_256.1247089193
Short name T748
Test name
Test status
Simulation time 2660863482024 ps
CPU time 4226.73 seconds
Started Feb 04 02:00:37 PM PST 24
Finished Feb 04 03:11:06 PM PST 24
Peak memory 546344 kb
Host smart-a5590eec-fde0-4ae3-9632-26f0599f250d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1247089193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.kmac_test_vectors_shake_256.1247089193 +enable_masking=0 +sw_key_masked=0
Directory /workspace/19.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/2.kmac_alert_test.3161542501
Short name T985
Test name
Test status
Simulation time 43989931 ps
CPU time 0.83 seconds
Started Feb 04 01:54:15 PM PST 24
Finished Feb 04 01:54:17 PM PST 24
Peak memory 207644 kb
Host smart-8faba40c-98e1-4772-a895-8f0e6c0a3ad5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3161542501 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_alert_test.3161542501 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_alert_test/latest


Test location /workspace/coverage/default/2.kmac_app.336896381
Short name T977
Test name
Test status
Simulation time 38171020889 ps
CPU time 210.71 seconds
Started Feb 04 01:54:09 PM PST 24
Finished Feb 04 01:57:41 PM PST 24
Peak memory 240308 kb
Host smart-cd591dac-1297-426a-b9de-6b629c0f814b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=336896381 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app.336896381 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_app/latest


Test location /workspace/coverage/default/2.kmac_app_with_partial_data.740512919
Short name T860
Test name
Test status
Simulation time 19269159591 ps
CPU time 253.1 seconds
Started Feb 04 01:54:12 PM PST 24
Finished Feb 04 01:58:26 PM PST 24
Peak memory 243756 kb
Host smart-53e863f2-2a8a-45a7-9188-7b03a47e9a8f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=740512919 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_app_with_partial_data.740512919 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/2.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/2.kmac_burst_write.2477157060
Short name T525
Test name
Test status
Simulation time 17929262310 ps
CPU time 147.28 seconds
Started Feb 04 01:53:42 PM PST 24
Finished Feb 04 01:56:12 PM PST 24
Peak memory 224056 kb
Host smart-bc4a73b9-2383-4110-b8cf-197ad677fdc8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2477157060 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_burst_write.2477157060 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_burst_write/latest


Test location /workspace/coverage/default/2.kmac_edn_timeout_error.1556885596
Short name T607
Test name
Test status
Simulation time 1787539675 ps
CPU time 40.77 seconds
Started Feb 04 01:54:14 PM PST 24
Finished Feb 04 01:54:55 PM PST 24
Peak memory 223816 kb
Host smart-a97abbd2-fccb-4097-beda-77c763c7f940
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1556885596 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_edn_timeout_error.1556885596 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/2.kmac_entropy_mode_error.4103117430
Short name T972
Test name
Test status
Simulation time 1210351600 ps
CPU time 34.22 seconds
Started Feb 04 01:54:16 PM PST 24
Finished Feb 04 01:54:51 PM PST 24
Peak memory 223876 kb
Host smart-af440d48-757e-4d82-a748-54ac96d573f0
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4103117430 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_mode_error.4103117430 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/2.kmac_entropy_ready_error.1567640363
Short name T818
Test name
Test status
Simulation time 32640140814 ps
CPU time 68.2 seconds
Started Feb 04 01:54:15 PM PST 24
Finished Feb 04 01:55:24 PM PST 24
Peak memory 221724 kb
Host smart-5d58989c-a22b-4b3a-a037-776f7d78401e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1567640363 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_ready_error.1567640363 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/2.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/2.kmac_entropy_refresh.3188620816
Short name T32
Test name
Test status
Simulation time 4061796142 ps
CPU time 27.75 seconds
Started Feb 04 01:54:09 PM PST 24
Finished Feb 04 01:54:38 PM PST 24
Peak memory 224132 kb
Host smart-fb468f98-14cd-4025-93d1-c4234f9d5102
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3188620816 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_entropy_refresh.3188620816 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/2.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/2.kmac_error.3432138498
Short name T1058
Test name
Test status
Simulation time 2474197973 ps
CPU time 186.3 seconds
Started Feb 04 01:54:10 PM PST 24
Finished Feb 04 01:57:18 PM PST 24
Peak memory 247964 kb
Host smart-8be40247-e01c-44c3-92d9-19b9703d52b8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3432138498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_error.3432138498 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_error/latest


Test location /workspace/coverage/default/2.kmac_key_error.2396215253
Short name T876
Test name
Test status
Simulation time 1793441229 ps
CPU time 5.68 seconds
Started Feb 04 01:54:14 PM PST 24
Finished Feb 04 01:54:20 PM PST 24
Peak memory 207928 kb
Host smart-fb7ab307-35cf-4b2d-bcd9-5f56dce89534
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2396215253 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_key_error.2396215253 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_key_error/latest


Test location /workspace/coverage/default/2.kmac_lc_escalation.3246989119
Short name T820
Test name
Test status
Simulation time 200214262 ps
CPU time 2.78 seconds
Started Feb 04 01:54:14 PM PST 24
Finished Feb 04 01:54:18 PM PST 24
Peak memory 218228 kb
Host smart-f5403e8d-6031-4f86-aa4f-7d9f53f5e681
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3246989119 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_lc_escalation.3246989119 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/2.kmac_lc_escalation/latest


Test location /workspace/coverage/default/2.kmac_long_msg_and_output.2065179725
Short name T627
Test name
Test status
Simulation time 74978478882 ps
CPU time 413.6 seconds
Started Feb 04 01:53:51 PM PST 24
Finished Feb 04 02:00:46 PM PST 24
Peak memory 256448 kb
Host smart-8f63c273-c9cf-48c8-8f69-8e2c5a2796ed
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2065179725 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_long_msg_an
d_output.2065179725 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/2.kmac_mubi.182648562
Short name T77
Test name
Test status
Simulation time 6287303500 ps
CPU time 107.79 seconds
Started Feb 04 01:54:10 PM PST 24
Finished Feb 04 01:55:58 PM PST 24
Peak memory 230560 kb
Host smart-b2757d7d-08b4-43e3-adf4-c8216120eca5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=182648562 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_mubi.182648562 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_mubi/latest


Test location /workspace/coverage/default/2.kmac_sec_cm.1345600516
Short name T11
Test name
Test status
Simulation time 11987808988 ps
CPU time 46.87 seconds
Started Feb 04 01:54:17 PM PST 24
Finished Feb 04 01:55:04 PM PST 24
Peak memory 255808 kb
Host smart-f9048e22-24f4-4410-9aa4-b2fd389719d2
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1345600516 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sec_cm.1345600516 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/2.kmac_sec_cm/latest


Test location /workspace/coverage/default/2.kmac_sideload.98108225
Short name T451
Test name
Test status
Simulation time 10627527378 ps
CPU time 97.47 seconds
Started Feb 04 01:53:38 PM PST 24
Finished Feb 04 01:55:22 PM PST 24
Peak memory 227548 kb
Host smart-d175cf00-e513-4f41-af71-14bf3bc5f9e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=98108225 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg
l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_sideload.98108225 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_sideload/latest


Test location /workspace/coverage/default/2.kmac_smoke.2219890634
Short name T529
Test name
Test status
Simulation time 13186062205 ps
CPU time 59.34 seconds
Started Feb 04 01:53:39 PM PST 24
Finished Feb 04 01:54:44 PM PST 24
Peak memory 219268 kb
Host smart-e2d6a10a-1c3f-4c84-84a2-eb5009cd55b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2219890634 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_smoke.2219890634 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_smoke/latest


Test location /workspace/coverage/default/2.kmac_stress_all.2834860752
Short name T920
Test name
Test status
Simulation time 7815102591 ps
CPU time 315.88 seconds
Started Feb 04 01:54:15 PM PST 24
Finished Feb 04 01:59:32 PM PST 24
Peak memory 281164 kb
Host smart-e0c26083-a6cc-47f6-a7a0-e9dc993ddba9
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2834860752 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all.2834860752 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_stress_all/latest


Test location /workspace/coverage/default/2.kmac_stress_all_with_rand_reset.532872295
Short name T501
Test name
Test status
Simulation time 57838594403 ps
CPU time 752.22 seconds
Started Feb 04 01:54:13 PM PST 24
Finished Feb 04 02:06:46 PM PST 24
Peak memory 249120 kb
Host smart-e48434ab-3be8-4721-b46b-59f704d58b50
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=532872295 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_stress_all_with_rand_reset.532872295 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_kmac.2774051047
Short name T751
Test name
Test status
Simulation time 679611563 ps
CPU time 4.97 seconds
Started Feb 04 01:53:56 PM PST 24
Finished Feb 04 01:54:03 PM PST 24
Peak memory 209092 kb
Host smart-4dd26722-e6fe-4d4b-bf8b-890fab0da291
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2774051047 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 2.kmac_test_vectors_kmac.2774051047 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_kmac_xof.1755935929
Short name T245
Test name
Test status
Simulation time 214309622 ps
CPU time 4.32 seconds
Started Feb 04 01:53:56 PM PST 24
Finished Feb 04 01:54:02 PM PST 24
Peak memory 209296 kb
Host smart-45f537a3-fa5d-493b-bd03-ae89f918e9bf
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1755935929 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 2.kmac_test_vectors_kmac_xof.1755935929 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_224.1089477819
Short name T704
Test name
Test status
Simulation time 170987372921 ps
CPU time 1634 seconds
Started Feb 04 01:53:46 PM PST 24
Finished Feb 04 02:21:01 PM PST 24
Peak memory 392132 kb
Host smart-a393fe2e-0e0a-43d8-aeed-e8d67d07b176
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1089477819 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_224.1089477819 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_256.3614039730
Short name T564
Test name
Test status
Simulation time 71501246498 ps
CPU time 1466.17 seconds
Started Feb 04 01:53:48 PM PST 24
Finished Feb 04 02:18:14 PM PST 24
Peak memory 377080 kb
Host smart-5a898474-8a69-4a68-9ae6-3a6bb0d2ff53
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3614039730 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_256.3614039730 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_384.3270749710
Short name T944
Test name
Test status
Simulation time 13619206794 ps
CPU time 1181.14 seconds
Started Feb 04 01:53:49 PM PST 24
Finished Feb 04 02:13:31 PM PST 24
Peak memory 334416 kb
Host smart-d0d01208-008e-4815-8497-c9b29993d351
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3270749710 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_384.3270749710 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_sha3_512.474216522
Short name T232
Test name
Test status
Simulation time 9858376430 ps
CPU time 750.97 seconds
Started Feb 04 01:53:55 PM PST 24
Finished Feb 04 02:06:27 PM PST 24
Peak memory 296180 kb
Host smart-68c013e8-fca3-4993-84ef-eb0c94870a27
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=474216522 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_sha3_512.474216522 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_shake_128.3477267373
Short name T785
Test name
Test status
Simulation time 103028621457 ps
CPU time 4006.69 seconds
Started Feb 04 01:53:57 PM PST 24
Finished Feb 04 03:00:46 PM PST 24
Peak memory 642304 kb
Host smart-8e7c5107-1a6c-4b22-93dd-705c12d15fb0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3477267373 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_128.3477267373 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/2.kmac_test_vectors_shake_256.3392133720
Short name T1133
Test name
Test status
Simulation time 426379921555 ps
CPU time 3496.23 seconds
Started Feb 04 01:53:57 PM PST 24
Finished Feb 04 02:52:16 PM PST 24
Peak memory 548152 kb
Host smart-4a62e1a8-0e21-4fc0-9154-e98bc99d900d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3392133720 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.kmac_test_vectors_shake_256.3392133720 +enable_masking=0 +sw_key_masked=0
Directory /workspace/2.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/20.kmac_alert_test.1215921546
Short name T881
Test name
Test status
Simulation time 53317877 ps
CPU time 0.79 seconds
Started Feb 04 02:01:16 PM PST 24
Finished Feb 04 02:01:22 PM PST 24
Peak memory 207656 kb
Host smart-69fbcb74-14c5-4c48-a35a-0810f0521775
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1215921546 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_alert_test.1215921546 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_alert_test/latest


Test location /workspace/coverage/default/20.kmac_app.1146360278
Short name T483
Test name
Test status
Simulation time 7191069877 ps
CPU time 191.17 seconds
Started Feb 04 02:01:07 PM PST 24
Finished Feb 04 02:04:19 PM PST 24
Peak memory 236516 kb
Host smart-8f0ba4d6-f557-4caa-9aba-01630be25584
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1146360278 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_app.1146360278 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_app/latest


Test location /workspace/coverage/default/20.kmac_burst_write.3173339067
Short name T778
Test name
Test status
Simulation time 8621454522 ps
CPU time 68.28 seconds
Started Feb 04 02:00:52 PM PST 24
Finished Feb 04 02:02:01 PM PST 24
Peak memory 224148 kb
Host smart-a21045ff-ca96-47b6-ae5a-ae42f51fdfdf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3173339067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_burst_write.3173339067 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_burst_write/latest


Test location /workspace/coverage/default/20.kmac_entropy_refresh.1064152284
Short name T986
Test name
Test status
Simulation time 6989951423 ps
CPU time 125.31 seconds
Started Feb 04 02:01:13 PM PST 24
Finished Feb 04 02:03:20 PM PST 24
Peak memory 232336 kb
Host smart-8b252a4d-f961-4989-8f6e-573cefe5cc64
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1064152284 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_entropy_refresh.1064152284 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/20.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/20.kmac_error.4091522234
Short name T883
Test name
Test status
Simulation time 20488456748 ps
CPU time 282.04 seconds
Started Feb 04 02:01:14 PM PST 24
Finished Feb 04 02:05:57 PM PST 24
Peak memory 256856 kb
Host smart-aecfdc8f-146e-4bcf-bf53-179a4695f916
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4091522234 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_error.4091522234 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_error/latest


Test location /workspace/coverage/default/20.kmac_key_error.3496394080
Short name T532
Test name
Test status
Simulation time 4505986771 ps
CPU time 7.36 seconds
Started Feb 04 02:01:05 PM PST 24
Finished Feb 04 02:01:13 PM PST 24
Peak memory 207944 kb
Host smart-3d9e245b-c444-429c-8dbf-daddefc14128
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3496394080 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_key_error.3496394080 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_key_error/latest


Test location /workspace/coverage/default/20.kmac_lc_escalation.2567616671
Short name T746
Test name
Test status
Simulation time 35224388 ps
CPU time 1.41 seconds
Started Feb 04 02:01:03 PM PST 24
Finished Feb 04 02:01:06 PM PST 24
Peak memory 216016 kb
Host smart-eacfe039-9712-4aed-ad84-ae5a480b5c21
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2567616671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_lc_escalation.2567616671 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/20.kmac_lc_escalation/latest


Test location /workspace/coverage/default/20.kmac_long_msg_and_output.3444602872
Short name T1093
Test name
Test status
Simulation time 22102724956 ps
CPU time 2037.91 seconds
Started Feb 04 02:00:54 PM PST 24
Finished Feb 04 02:34:57 PM PST 24
Peak memory 432372 kb
Host smart-6defba48-5dbf-41db-bbc8-f0bfecf58cbc
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3444602872 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_long_msg_a
nd_output.3444602872 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/20.kmac_sideload.1080482880
Short name T323
Test name
Test status
Simulation time 1984176440 ps
CPU time 42.53 seconds
Started Feb 04 02:00:54 PM PST 24
Finished Feb 04 02:01:41 PM PST 24
Peak memory 224060 kb
Host smart-e626c024-2481-4c02-9b86-86caf2aea0dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1080482880 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_sideload.1080482880 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_sideload/latest


Test location /workspace/coverage/default/20.kmac_smoke.3418731855
Short name T390
Test name
Test status
Simulation time 1814669967 ps
CPU time 41.34 seconds
Started Feb 04 02:00:55 PM PST 24
Finished Feb 04 02:01:40 PM PST 24
Peak memory 218308 kb
Host smart-e26ba4d8-a070-435e-92bb-642f221e0c17
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3418731855 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_smoke.3418731855 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_smoke/latest


Test location /workspace/coverage/default/20.kmac_stress_all.139417347
Short name T1041
Test name
Test status
Simulation time 5308283809 ps
CPU time 120.67 seconds
Started Feb 04 02:01:03 PM PST 24
Finished Feb 04 02:03:05 PM PST 24
Peak memory 240740 kb
Host smart-532caa11-b004-47e1-9802-cea4387409c8
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=139417347 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all.139417347 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_stress_all/latest


Test location /workspace/coverage/default/20.kmac_stress_all_with_rand_reset.168847989
Short name T375
Test name
Test status
Simulation time 131001187855 ps
CPU time 368.97 seconds
Started Feb 04 02:01:17 PM PST 24
Finished Feb 04 02:07:30 PM PST 24
Peak memory 260496 kb
Host smart-df707cd6-17d1-4709-b213-d6b3033b05ff
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=168847989 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_stress_all_with_rand_reset.168847989 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_kmac.2891607339
Short name T198
Test name
Test status
Simulation time 360473074 ps
CPU time 4.3 seconds
Started Feb 04 02:01:03 PM PST 24
Finished Feb 04 02:01:08 PM PST 24
Peak memory 209448 kb
Host smart-0a50a57f-10f7-49d6-a064-4ecb2d0d7723
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2891607339 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 20.kmac_test_vectors_kmac.2891607339 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_kmac_xof.1923926801
Short name T324
Test name
Test status
Simulation time 769008105 ps
CPU time 4.77 seconds
Started Feb 04 02:01:08 PM PST 24
Finished Feb 04 02:01:13 PM PST 24
Peak memory 217136 kb
Host smart-90c1251a-8b29-4698-98ca-bd5a9664a09f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1923926801 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 20.kmac_test_vectors_kmac_xof.1923926801 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_224.181553650
Short name T82
Test name
Test status
Simulation time 34237622297 ps
CPU time 1490.12 seconds
Started Feb 04 02:00:54 PM PST 24
Finished Feb 04 02:25:49 PM PST 24
Peak memory 378132 kb
Host smart-0dadf550-0948-46a5-862d-fd5a36a961df
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=181553650 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_224.181553650 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_256.296559886
Short name T190
Test name
Test status
Simulation time 126271140900 ps
CPU time 1623.66 seconds
Started Feb 04 02:01:04 PM PST 24
Finished Feb 04 02:28:09 PM PST 24
Peak memory 370104 kb
Host smart-53311af5-3c98-44ba-8d05-640f7e1967f2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=296559886 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_256.296559886 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_384.4142717581
Short name T639
Test name
Test status
Simulation time 878447827095 ps
CPU time 1464.24 seconds
Started Feb 04 02:01:07 PM PST 24
Finished Feb 04 02:25:32 PM PST 24
Peak memory 335296 kb
Host smart-ebdcf1fd-eaa5-497e-95c1-a586bb223cd5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4142717581 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_384.4142717581 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_sha3_512.1146826564
Short name T817
Test name
Test status
Simulation time 37366058785 ps
CPU time 717.52 seconds
Started Feb 04 02:01:07 PM PST 24
Finished Feb 04 02:13:05 PM PST 24
Peak memory 291904 kb
Host smart-cb62ee63-d48d-4f5a-9d41-ecdc82d05674
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1146826564 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_sha3_512.1146826564 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_shake_128.354865758
Short name T777
Test name
Test status
Simulation time 265297136286 ps
CPU time 5463.48 seconds
Started Feb 04 02:01:03 PM PST 24
Finished Feb 04 03:32:08 PM PST 24
Peak memory 652256 kb
Host smart-0f11bc5e-0a84-4bac-b08e-4bf4f1697533
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=354865758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_128.354865758 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/20.kmac_test_vectors_shake_256.3340181351
Short name T642
Test name
Test status
Simulation time 433468500027 ps
CPU time 4237.87 seconds
Started Feb 04 02:01:02 PM PST 24
Finished Feb 04 03:11:41 PM PST 24
Peak memory 561724 kb
Host smart-2f417b75-3eda-45b5-be65-dd12c2930443
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3340181351 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.kmac_test_vectors_shake_256.3340181351 +enable_masking=0 +sw_key_masked=0
Directory /workspace/20.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/21.kmac_alert_test.3171535705
Short name T812
Test name
Test status
Simulation time 21396755 ps
CPU time 0.77 seconds
Started Feb 04 02:01:27 PM PST 24
Finished Feb 04 02:01:29 PM PST 24
Peak memory 207668 kb
Host smart-2e7ca28f-e01e-45ee-a6c7-9d7c67220ec6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3171535705 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_alert_test.3171535705 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_alert_test/latest


Test location /workspace/coverage/default/21.kmac_app.4099594188
Short name T36
Test name
Test status
Simulation time 1644181646 ps
CPU time 75.62 seconds
Started Feb 04 02:01:31 PM PST 24
Finished Feb 04 02:02:47 PM PST 24
Peak memory 227960 kb
Host smart-ab31842d-41fd-4444-8f26-648864114249
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4099594188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_app.4099594188 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_app/latest


Test location /workspace/coverage/default/21.kmac_burst_write.519947049
Short name T400
Test name
Test status
Simulation time 3518077246 ps
CPU time 279.01 seconds
Started Feb 04 02:01:23 PM PST 24
Finished Feb 04 02:06:03 PM PST 24
Peak memory 226368 kb
Host smart-891cd0d7-f14f-4977-a819-9b80f750a969
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=519947049 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_burst_write.519947049 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_burst_write/latest


Test location /workspace/coverage/default/21.kmac_entropy_refresh.3166422107
Short name T1131
Test name
Test status
Simulation time 2893614710 ps
CPU time 46.16 seconds
Started Feb 04 02:01:29 PM PST 24
Finished Feb 04 02:02:16 PM PST 24
Peak memory 223948 kb
Host smart-22bc8956-e302-4a5c-b18c-151b9e941922
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3166422107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_entropy_refresh.3166422107 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/21.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/21.kmac_error.363264793
Short name T465
Test name
Test status
Simulation time 2540070521 ps
CPU time 171.56 seconds
Started Feb 04 02:01:29 PM PST 24
Finished Feb 04 02:04:22 PM PST 24
Peak memory 248540 kb
Host smart-be598d0c-4006-4c90-ace9-651f2f401aa5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=363264793 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_error.363264793 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_error/latest


Test location /workspace/coverage/default/21.kmac_key_error.2316472419
Short name T809
Test name
Test status
Simulation time 139644871 ps
CPU time 1.42 seconds
Started Feb 04 02:01:28 PM PST 24
Finished Feb 04 02:01:30 PM PST 24
Peak memory 207696 kb
Host smart-33e26874-b5d9-460e-b2a4-89a72ab539ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2316472419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_key_error.2316472419 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_key_error/latest


Test location /workspace/coverage/default/21.kmac_lc_escalation.808346547
Short name T1075
Test name
Test status
Simulation time 323834779 ps
CPU time 6.34 seconds
Started Feb 04 02:01:30 PM PST 24
Finished Feb 04 02:01:37 PM PST 24
Peak memory 216260 kb
Host smart-5c56a15f-10b7-470f-8846-c13c8a1f8958
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=808346547 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_lc_escalation.808346547 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/21.kmac_lc_escalation/latest


Test location /workspace/coverage/default/21.kmac_long_msg_and_output.3114339959
Short name T81
Test name
Test status
Simulation time 33775840794 ps
CPU time 795.41 seconds
Started Feb 04 02:01:17 PM PST 24
Finished Feb 04 02:14:37 PM PST 24
Peak memory 298772 kb
Host smart-94a774ab-a45d-4542-9fbc-dbc614f88b9a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3114339959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_long_msg_a
nd_output.3114339959 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/21.kmac_sideload.226885288
Short name T168
Test name
Test status
Simulation time 879242204 ps
CPU time 34.83 seconds
Started Feb 04 02:01:17 PM PST 24
Finished Feb 04 02:01:56 PM PST 24
Peak memory 224032 kb
Host smart-dbbd8004-04f5-4f58-a18a-cebf0e220aa4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=226885288 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_sideload.226885288 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_sideload/latest


Test location /workspace/coverage/default/21.kmac_smoke.267901998
Short name T218
Test name
Test status
Simulation time 1997223755 ps
CPU time 27.1 seconds
Started Feb 04 02:01:17 PM PST 24
Finished Feb 04 02:01:48 PM PST 24
Peak memory 224064 kb
Host smart-c2b2e8eb-8e24-423f-9ce0-982a5df7dc2a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=267901998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_smoke.267901998 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_smoke/latest


Test location /workspace/coverage/default/21.kmac_stress_all.3895281867
Short name T967
Test name
Test status
Simulation time 7122003055 ps
CPU time 297.55 seconds
Started Feb 04 02:01:30 PM PST 24
Finished Feb 04 02:06:28 PM PST 24
Peak memory 252176 kb
Host smart-8b4d76df-8035-4287-9cc1-dcc4030a5aa7
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3895281867 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all.3895281867 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_stress_all/latest


Test location /workspace/coverage/default/21.kmac_stress_all_with_rand_reset.2562844396
Short name T457
Test name
Test status
Simulation time 402327244383 ps
CPU time 660.76 seconds
Started Feb 04 02:01:30 PM PST 24
Finished Feb 04 02:12:32 PM PST 24
Peak memory 290016 kb
Host smart-5e768129-f99d-41ef-8ebf-a272b8c669c6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2562844396 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_stress_all_with_rand_reset.2562844396 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_kmac.3430111986
Short name T334
Test name
Test status
Simulation time 1235088785 ps
CPU time 4.2 seconds
Started Feb 04 02:01:16 PM PST 24
Finished Feb 04 02:01:25 PM PST 24
Peak memory 208728 kb
Host smart-edc23b5e-2419-4e75-bf29-8353fcebc606
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3430111986 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 21.kmac_test_vectors_kmac.3430111986 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_kmac_xof.3726297214
Short name T1123
Test name
Test status
Simulation time 497266202 ps
CPU time 4.03 seconds
Started Feb 04 02:01:14 PM PST 24
Finished Feb 04 02:01:19 PM PST 24
Peak memory 217500 kb
Host smart-d5bf64d5-0e92-40bf-a1c2-ad0686fe2c95
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3726297214 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 21.kmac_test_vectors_kmac_xof.3726297214 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_224.2414910698
Short name T389
Test name
Test status
Simulation time 79517620526 ps
CPU time 1550.96 seconds
Started Feb 04 02:01:15 PM PST 24
Finished Feb 04 02:27:11 PM PST 24
Peak memory 397272 kb
Host smart-5d18eeaf-07fc-4184-b2fd-aed2d9dc7929
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2414910698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_224.2414910698 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_256.2547646873
Short name T325
Test name
Test status
Simulation time 18837821043 ps
CPU time 1572.67 seconds
Started Feb 04 02:01:16 PM PST 24
Finished Feb 04 02:27:34 PM PST 24
Peak memory 377264 kb
Host smart-5bb9a887-6a54-4420-9636-16a79de65eb5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2547646873 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_256.2547646873 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_384.3338499117
Short name T935
Test name
Test status
Simulation time 53856464598 ps
CPU time 1054.2 seconds
Started Feb 04 02:01:14 PM PST 24
Finished Feb 04 02:18:50 PM PST 24
Peak memory 331744 kb
Host smart-a9875b8b-68f9-4b67-b317-ec87226cadad
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3338499117 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_384.3338499117 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_sha3_512.2681330262
Short name T330
Test name
Test status
Simulation time 104980191829 ps
CPU time 1046.68 seconds
Started Feb 04 02:01:16 PM PST 24
Finished Feb 04 02:18:48 PM PST 24
Peak memory 292712 kb
Host smart-be029583-5957-4441-8b9c-7406b3e4cc9d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2681330262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_sha3_512.2681330262 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/21.kmac_test_vectors_shake_256.2025051999
Short name T795
Test name
Test status
Simulation time 801817218339 ps
CPU time 4149.79 seconds
Started Feb 04 02:01:15 PM PST 24
Finished Feb 04 03:10:31 PM PST 24
Peak memory 555784 kb
Host smart-3b2bd88f-46fd-43a4-81c2-453c442b8517
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2025051999 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.kmac_test_vectors_shake_256.2025051999 +enable_masking=0 +sw_key_masked=0
Directory /workspace/21.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/22.kmac_alert_test.1250139451
Short name T738
Test name
Test status
Simulation time 23826971 ps
CPU time 0.81 seconds
Started Feb 04 02:02:02 PM PST 24
Finished Feb 04 02:02:03 PM PST 24
Peak memory 207600 kb
Host smart-1c31433e-3fa9-4456-a3a2-1d3b8d12f8e5
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1250139451 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_alert_test.1250139451 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_alert_test/latest


Test location /workspace/coverage/default/22.kmac_app.2162411472
Short name T491
Test name
Test status
Simulation time 29044667657 ps
CPU time 272.67 seconds
Started Feb 04 02:02:00 PM PST 24
Finished Feb 04 02:06:35 PM PST 24
Peak memory 246536 kb
Host smart-8e3173cd-85d4-4ec3-afe7-ea03a8741bd8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2162411472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_app.2162411472 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_app/latest


Test location /workspace/coverage/default/22.kmac_burst_write.3708505683
Short name T358
Test name
Test status
Simulation time 6134298546 ps
CPU time 148.16 seconds
Started Feb 04 02:01:56 PM PST 24
Finished Feb 04 02:04:30 PM PST 24
Peak memory 224148 kb
Host smart-4be7c3f6-64aa-4ea6-ad9c-5846afcffc8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3708505683 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_burst_write.3708505683 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_burst_write/latest


Test location /workspace/coverage/default/22.kmac_entropy_refresh.3630925202
Short name T646
Test name
Test status
Simulation time 1284669336 ps
CPU time 51.54 seconds
Started Feb 04 02:01:54 PM PST 24
Finished Feb 04 02:02:47 PM PST 24
Peak memory 224024 kb
Host smart-d93f475a-1d28-4ad8-972b-fab63167e87b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3630925202 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_entropy_refresh.3630925202 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/22.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/22.kmac_error.229777188
Short name T153
Test name
Test status
Simulation time 42319439666 ps
CPU time 286.89 seconds
Started Feb 04 02:02:01 PM PST 24
Finished Feb 04 02:06:49 PM PST 24
Peak memory 252864 kb
Host smart-67bd9356-e5c4-4de8-b3ce-07dcf5492799
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=229777188 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_error.229777188 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_error/latest


Test location /workspace/coverage/default/22.kmac_key_error.3552263167
Short name T359
Test name
Test status
Simulation time 247515174 ps
CPU time 2.22 seconds
Started Feb 04 02:02:01 PM PST 24
Finished Feb 04 02:02:04 PM PST 24
Peak memory 207876 kb
Host smart-b1a14520-322c-41bc-8f6a-eefb289d855f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3552263167 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_key_error.3552263167 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_key_error/latest


Test location /workspace/coverage/default/22.kmac_lc_escalation.714340689
Short name T879
Test name
Test status
Simulation time 38782180 ps
CPU time 1.45 seconds
Started Feb 04 02:02:01 PM PST 24
Finished Feb 04 02:02:03 PM PST 24
Peak memory 216016 kb
Host smart-5aecfe4f-fcf0-4b82-a2bf-0f87caf5afcb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=714340689 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_lc_escalation.714340689 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/22.kmac_lc_escalation/latest


Test location /workspace/coverage/default/22.kmac_long_msg_and_output.1009204890
Short name T214
Test name
Test status
Simulation time 13827007121 ps
CPU time 1143.78 seconds
Started Feb 04 02:01:33 PM PST 24
Finished Feb 04 02:20:38 PM PST 24
Peak memory 347264 kb
Host smart-d6289130-d700-4695-aba5-b9e9611922ab
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1009204890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_long_msg_a
nd_output.1009204890 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/22.kmac_sideload.1994847853
Short name T1094
Test name
Test status
Simulation time 13242449619 ps
CPU time 103.97 seconds
Started Feb 04 02:01:34 PM PST 24
Finished Feb 04 02:03:20 PM PST 24
Peak memory 228136 kb
Host smart-55385033-740d-4638-ad81-894173486aeb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1994847853 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_sideload.1994847853 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_sideload/latest


Test location /workspace/coverage/default/22.kmac_smoke.4211533423
Short name T1049
Test name
Test status
Simulation time 1204298879 ps
CPU time 26.16 seconds
Started Feb 04 02:01:28 PM PST 24
Finished Feb 04 02:01:55 PM PST 24
Peak memory 218148 kb
Host smart-9f4dcb19-45dc-4ff6-a3da-50ee6cf2272d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4211533423 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_smoke.4211533423 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_smoke/latest


Test location /workspace/coverage/default/22.kmac_stress_all.2012681838
Short name T570
Test name
Test status
Simulation time 22379279466 ps
CPU time 429.89 seconds
Started Feb 04 02:02:01 PM PST 24
Finished Feb 04 02:09:12 PM PST 24
Peak memory 284948 kb
Host smart-2e676f94-b6b0-44cf-84e8-09c765060894
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2012681838 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_stress_all.2012681838 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_stress_all/latest


Test location /workspace/coverage/default/22.kmac_stress_all_with_rand_reset.1200301415
Short name T79
Test name
Test status
Simulation time 204357865939 ps
CPU time 3643.43 seconds
Started Feb 04 02:02:00 PM PST 24
Finished Feb 04 03:02:46 PM PST 24
Peak memory 507528 kb
Host smart-5f5353b2-b5eb-4a18-9f1b-60c03fdad08e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1200301415 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_stress_all_with_rand_reset.1200301415 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_kmac.2249975944
Short name T784
Test name
Test status
Simulation time 351423591 ps
CPU time 5.04 seconds
Started Feb 04 02:01:53 PM PST 24
Finished Feb 04 02:02:00 PM PST 24
Peak memory 217420 kb
Host smart-5482e37a-1ea3-4ca1-b8c3-ec784388a215
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2249975944 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 22.kmac_test_vectors_kmac.2249975944 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_kmac_xof.3304100008
Short name T589
Test name
Test status
Simulation time 70833045 ps
CPU time 4.08 seconds
Started Feb 04 02:01:54 PM PST 24
Finished Feb 04 02:01:59 PM PST 24
Peak memory 217492 kb
Host smart-12fbfae4-1429-4482-8a16-fe1b269f1c94
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3304100008 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 22.kmac_test_vectors_kmac_xof.3304100008 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_224.4187265379
Short name T402
Test name
Test status
Simulation time 92662578609 ps
CPU time 1888.46 seconds
Started Feb 04 02:01:55 PM PST 24
Finished Feb 04 02:33:25 PM PST 24
Peak memory 397424 kb
Host smart-9d91026d-c475-4f45-a3d1-13493bdf1d41
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4187265379 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_224.4187265379 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_256.2977031156
Short name T291
Test name
Test status
Simulation time 36835766537 ps
CPU time 1397.67 seconds
Started Feb 04 02:01:56 PM PST 24
Finished Feb 04 02:25:19 PM PST 24
Peak memory 387492 kb
Host smart-d5ce67a9-3bdd-47d8-97a5-582786c0f962
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2977031156 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_256.2977031156 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_384.3007014584
Short name T203
Test name
Test status
Simulation time 68826485237 ps
CPU time 1434 seconds
Started Feb 04 02:01:53 PM PST 24
Finished Feb 04 02:25:49 PM PST 24
Peak memory 327108 kb
Host smart-82765c2b-1ce1-40b8-944b-5545bb0de335
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3007014584 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_384.3007014584 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_sha3_512.840400652
Short name T755
Test name
Test status
Simulation time 19444884101 ps
CPU time 748.6 seconds
Started Feb 04 02:01:51 PM PST 24
Finished Feb 04 02:14:22 PM PST 24
Peak memory 298376 kb
Host smart-11768b7b-b26b-4a3d-b7b1-2c54a10b91da
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=840400652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_sha3_512.840400652 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_shake_128.1512258150
Short name T1118
Test name
Test status
Simulation time 50705356755 ps
CPU time 3782.91 seconds
Started Feb 04 02:02:00 PM PST 24
Finished Feb 04 03:05:05 PM PST 24
Peak memory 626776 kb
Host smart-d74609f4-946b-42c3-883e-cb7aae2669c9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1512258150 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_128.1512258150 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/22.kmac_test_vectors_shake_256.551185551
Short name T273
Test name
Test status
Simulation time 597468086337 ps
CPU time 4082.84 seconds
Started Feb 04 02:01:52 PM PST 24
Finished Feb 04 03:09:56 PM PST 24
Peak memory 549928 kb
Host smart-9818b279-7003-4cb2-a1d4-5b914a42b346
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=551185551 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.kmac_test_vectors_shake_256.551185551 +enable_masking=0 +sw_key_masked=0
Directory /workspace/22.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/23.kmac_alert_test.1404652274
Short name T68
Test name
Test status
Simulation time 96269799 ps
CPU time 0.76 seconds
Started Feb 04 02:02:25 PM PST 24
Finished Feb 04 02:02:26 PM PST 24
Peak memory 207664 kb
Host smart-3119a0e1-b883-4259-8481-e378173da662
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1404652274 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_alert_test.1404652274 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_alert_test/latest


Test location /workspace/coverage/default/23.kmac_app.1707033074
Short name T1037
Test name
Test status
Simulation time 45913298798 ps
CPU time 142.13 seconds
Started Feb 04 02:02:10 PM PST 24
Finished Feb 04 02:04:33 PM PST 24
Peak memory 234664 kb
Host smart-e11dc52c-f000-4bc4-9270-756acee65b82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1707033074 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_app.1707033074 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_app/latest


Test location /workspace/coverage/default/23.kmac_burst_write.322898354
Short name T931
Test name
Test status
Simulation time 1890926249 ps
CPU time 86.19 seconds
Started Feb 04 02:01:59 PM PST 24
Finished Feb 04 02:03:28 PM PST 24
Peak memory 225112 kb
Host smart-897e76d0-4461-4c5e-b9af-75841bad6839
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=322898354 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_burst_write.322898354 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_burst_write/latest


Test location /workspace/coverage/default/23.kmac_entropy_refresh.893756139
Short name T366
Test name
Test status
Simulation time 32278572675 ps
CPU time 308.69 seconds
Started Feb 04 02:02:11 PM PST 24
Finished Feb 04 02:07:21 PM PST 24
Peak memory 244520 kb
Host smart-73e4b5c2-6a4f-4825-b8dd-66997edc5d6e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=893756139 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_entropy_refresh.893756139 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/23.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/23.kmac_error.2954910853
Short name T1029
Test name
Test status
Simulation time 4603133978 ps
CPU time 363.67 seconds
Started Feb 04 02:02:11 PM PST 24
Finished Feb 04 02:08:15 PM PST 24
Peak memory 264264 kb
Host smart-378e376f-104d-4ab9-9cd2-224d79fb876d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2954910853 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_error.2954910853 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_error/latest


Test location /workspace/coverage/default/23.kmac_key_error.3334717297
Short name T59
Test name
Test status
Simulation time 2289749294 ps
CPU time 3.74 seconds
Started Feb 04 02:02:13 PM PST 24
Finished Feb 04 02:02:19 PM PST 24
Peak memory 207892 kb
Host smart-99f96cc3-6ffd-4eec-9c4b-371423b799c9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3334717297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_key_error.3334717297 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_key_error/latest


Test location /workspace/coverage/default/23.kmac_lc_escalation.4207541923
Short name T897
Test name
Test status
Simulation time 37507749 ps
CPU time 1.32 seconds
Started Feb 04 02:02:10 PM PST 24
Finished Feb 04 02:02:12 PM PST 24
Peak memory 216232 kb
Host smart-6ab0e975-dd65-4ffd-9218-d1138721be68
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4207541923 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_lc_escalation.4207541923 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/23.kmac_lc_escalation/latest


Test location /workspace/coverage/default/23.kmac_long_msg_and_output.4184173438
Short name T849
Test name
Test status
Simulation time 157399285223 ps
CPU time 2376.99 seconds
Started Feb 04 02:02:00 PM PST 24
Finished Feb 04 02:41:39 PM PST 24
Peak memory 439976 kb
Host smart-101b5175-c721-43f5-9d3f-78af1c1869e9
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4184173438 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_long_msg_a
nd_output.4184173438 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/23.kmac_sideload.4011680943
Short name T1127
Test name
Test status
Simulation time 190584579696 ps
CPU time 282.69 seconds
Started Feb 04 02:02:00 PM PST 24
Finished Feb 04 02:06:45 PM PST 24
Peak memory 238688 kb
Host smart-346b06fb-9b56-463e-80ce-f4d5fbd0434c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4011680943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_sideload.4011680943 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_sideload/latest


Test location /workspace/coverage/default/23.kmac_smoke.403497262
Short name T351
Test name
Test status
Simulation time 182399689 ps
CPU time 9.67 seconds
Started Feb 04 02:02:03 PM PST 24
Finished Feb 04 02:02:14 PM PST 24
Peak memory 217272 kb
Host smart-85aa5972-0bd6-4eee-81c2-cf24f1605463
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=403497262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_smoke.403497262 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_smoke/latest


Test location /workspace/coverage/default/23.kmac_stress_all.1658538959
Short name T1054
Test name
Test status
Simulation time 9813857785 ps
CPU time 453.69 seconds
Started Feb 04 02:02:12 PM PST 24
Finished Feb 04 02:09:46 PM PST 24
Peak memory 295396 kb
Host smart-0a7130c9-b151-4c52-bc8c-66ccb69a9f12
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1658538959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all.1658538959 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_stress_all/latest


Test location /workspace/coverage/default/23.kmac_stress_all_with_rand_reset.4173560047
Short name T357
Test name
Test status
Simulation time 200606819164 ps
CPU time 915.69 seconds
Started Feb 04 02:02:11 PM PST 24
Finished Feb 04 02:17:28 PM PST 24
Peak memory 298276 kb
Host smart-8948252b-c9d2-4ab6-bdfa-21adae0bc19f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4173560047 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_stress_all_with_rand_reset.4173560047 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_kmac.1389170354
Short name T924
Test name
Test status
Simulation time 357381021 ps
CPU time 4.91 seconds
Started Feb 04 02:02:12 PM PST 24
Finished Feb 04 02:02:19 PM PST 24
Peak memory 209460 kb
Host smart-7d32bede-ea86-47fc-bb52-fbece05addda
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1389170354 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 23.kmac_test_vectors_kmac.1389170354 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_kmac_xof.4010120363
Short name T656
Test name
Test status
Simulation time 241964523 ps
CPU time 4.21 seconds
Started Feb 04 02:02:10 PM PST 24
Finished Feb 04 02:02:15 PM PST 24
Peak memory 208664 kb
Host smart-52b60753-0667-433a-ad67-6b67c7d6c8e7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4010120363 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 23.kmac_test_vectors_kmac_xof.4010120363 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_224.1803512093
Short name T624
Test name
Test status
Simulation time 67247227302 ps
CPU time 1839.35 seconds
Started Feb 04 02:02:09 PM PST 24
Finished Feb 04 02:32:49 PM PST 24
Peak memory 393184 kb
Host smart-9bb2815b-e39e-47e8-bf09-0f7322bd5dc9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1803512093 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_224.1803512093 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_256.1360274575
Short name T228
Test name
Test status
Simulation time 242754525335 ps
CPU time 1641.5 seconds
Started Feb 04 02:02:11 PM PST 24
Finished Feb 04 02:29:34 PM PST 24
Peak memory 371612 kb
Host smart-d7407b0b-6130-4a67-9c35-be59f7c39c14
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1360274575 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_256.1360274575 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_384.739471046
Short name T1134
Test name
Test status
Simulation time 252897294889 ps
CPU time 1404.73 seconds
Started Feb 04 02:02:09 PM PST 24
Finished Feb 04 02:25:35 PM PST 24
Peak memory 345140 kb
Host smart-43cb27bb-f316-43be-a783-42eefe30cae1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=739471046 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_384.739471046 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_sha3_512.731929852
Short name T578
Test name
Test status
Simulation time 131532446123 ps
CPU time 990.19 seconds
Started Feb 04 02:02:09 PM PST 24
Finished Feb 04 02:18:39 PM PST 24
Peak memory 296296 kb
Host smart-3e7728ee-ff05-4b33-abaf-e0e832c88ca3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=731929852 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_sha3_512.731929852 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_shake_128.1107197915
Short name T248
Test name
Test status
Simulation time 211345982036 ps
CPU time 4160.23 seconds
Started Feb 04 02:02:13 PM PST 24
Finished Feb 04 03:11:36 PM PST 24
Peak memory 646552 kb
Host smart-217a19e3-0a4b-4ea1-83cd-38325b5009a7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1107197915 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_128.1107197915 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/23.kmac_test_vectors_shake_256.540289891
Short name T1015
Test name
Test status
Simulation time 43239739628 ps
CPU time 3438.5 seconds
Started Feb 04 02:02:10 PM PST 24
Finished Feb 04 02:59:30 PM PST 24
Peak memory 559404 kb
Host smart-5390b815-5cf1-4f35-a628-b0650b528cd2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=540289891 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.kmac_test_vectors_shake_256.540289891 +enable_masking=0 +sw_key_masked=0
Directory /workspace/23.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/24.kmac_alert_test.424647132
Short name T1040
Test name
Test status
Simulation time 14789264 ps
CPU time 0.8 seconds
Started Feb 04 02:02:40 PM PST 24
Finished Feb 04 02:02:45 PM PST 24
Peak memory 207664 kb
Host smart-413702e8-0bc7-44af-a186-8339df77e46a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=424647132 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_alert_test.424647132 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/24.kmac_alert_test/latest


Test location /workspace/coverage/default/24.kmac_app.3010396280
Short name T1077
Test name
Test status
Simulation time 3504683814 ps
CPU time 132.28 seconds
Started Feb 04 02:02:42 PM PST 24
Finished Feb 04 02:04:58 PM PST 24
Peak memory 235148 kb
Host smart-cbc17ba5-b683-4847-afaa-5b4b56ebc7fb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3010396280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_app.3010396280 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_app/latest


Test location /workspace/coverage/default/24.kmac_burst_write.2287302998
Short name T276
Test name
Test status
Simulation time 3135336642 ps
CPU time 232.96 seconds
Started Feb 04 02:02:36 PM PST 24
Finished Feb 04 02:06:30 PM PST 24
Peak memory 224920 kb
Host smart-9553c5d4-24f0-4bf0-8920-15135449acc9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2287302998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_burst_write.2287302998 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_burst_write/latest


Test location /workspace/coverage/default/24.kmac_entropy_refresh.1093610794
Short name T643
Test name
Test status
Simulation time 17041335264 ps
CPU time 272.93 seconds
Started Feb 04 02:02:35 PM PST 24
Finished Feb 04 02:07:09 PM PST 24
Peak memory 246704 kb
Host smart-fae913f2-a816-4e93-b8da-2ee513ab2d15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1093610794 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_entropy_refresh.1093610794 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/24.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/24.kmac_error.1208026
Short name T887
Test name
Test status
Simulation time 2606209325 ps
CPU time 15.89 seconds
Started Feb 04 02:02:37 PM PST 24
Finished Feb 04 02:02:57 PM PST 24
Peak memory 223328 kb
Host smart-4343837d-cc06-416f-9e46-f201312e1d01
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1208026 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_error.1208026 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_error/latest


Test location /workspace/coverage/default/24.kmac_key_error.502083133
Short name T894
Test name
Test status
Simulation time 1599981628 ps
CPU time 4.6 seconds
Started Feb 04 02:02:35 PM PST 24
Finished Feb 04 02:02:40 PM PST 24
Peak memory 207936 kb
Host smart-2470436f-a666-435b-881a-3eefbab0b3c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=502083133 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_key_error.502083133 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_key_error/latest


Test location /workspace/coverage/default/24.kmac_lc_escalation.1770191093
Short name T618
Test name
Test status
Simulation time 47942749 ps
CPU time 1.22 seconds
Started Feb 04 02:02:37 PM PST 24
Finished Feb 04 02:02:44 PM PST 24
Peak memory 216224 kb
Host smart-dd709179-2e14-438d-ad0d-fd1b98e32a96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1770191093 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_lc_escalation.1770191093 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/24.kmac_lc_escalation/latest


Test location /workspace/coverage/default/24.kmac_long_msg_and_output.1305990827
Short name T922
Test name
Test status
Simulation time 1641041747 ps
CPU time 93.16 seconds
Started Feb 04 02:02:37 PM PST 24
Finished Feb 04 02:04:13 PM PST 24
Peak memory 226056 kb
Host smart-ea2246c5-bfbf-4ed1-b7d9-700b285d3090
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1305990827 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_long_msg_a
nd_output.1305990827 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/24.kmac_sideload.73936557
Short name T283
Test name
Test status
Simulation time 656964319 ps
CPU time 14.09 seconds
Started Feb 04 02:02:27 PM PST 24
Finished Feb 04 02:02:42 PM PST 24
Peak memory 221676 kb
Host smart-f6860fbe-1478-4147-ac22-9ffc58d5fa1c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=73936557 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg
l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_sideload.73936557 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_sideload/latest


Test location /workspace/coverage/default/24.kmac_smoke.2761491973
Short name T515
Test name
Test status
Simulation time 3130234533 ps
CPU time 57.78 seconds
Started Feb 04 02:02:27 PM PST 24
Finished Feb 04 02:03:25 PM PST 24
Peak memory 224112 kb
Host smart-99158368-17d7-4319-a8d2-4ef139ace419
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2761491973 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_smoke.2761491973 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_smoke/latest


Test location /workspace/coverage/default/24.kmac_stress_all.1922999140
Short name T668
Test name
Test status
Simulation time 51566992 ps
CPU time 3.38 seconds
Started Feb 04 02:02:37 PM PST 24
Finished Feb 04 02:02:46 PM PST 24
Peak memory 216416 kb
Host smart-22409fcf-e737-49ac-8549-5e6d37349923
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1922999140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_stress_all.1922999140 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_stress_all/latest


Test location /workspace/coverage/default/24.kmac_stress_all_with_rand_reset.1445992559
Short name T794
Test name
Test status
Simulation time 420519949939 ps
CPU time 891.11 seconds
Started Feb 04 02:02:37 PM PST 24
Finished Feb 04 02:17:32 PM PST 24
Peak memory 316068 kb
Host smart-2076fe5e-57ad-4d52-ac23-8c7927e73207
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1445992559 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_stress_all_with_rand_reset.1445992559 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_kmac.3727755696
Short name T803
Test name
Test status
Simulation time 260685327 ps
CPU time 4.59 seconds
Started Feb 04 02:02:35 PM PST 24
Finished Feb 04 02:02:40 PM PST 24
Peak memory 217268 kb
Host smart-5088f2b6-5372-452d-97bf-f4e90833c1cb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3727755696 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 24.kmac_test_vectors_kmac.3727755696 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_kmac_xof.2537534918
Short name T930
Test name
Test status
Simulation time 77409110 ps
CPU time 4.18 seconds
Started Feb 04 02:02:39 PM PST 24
Finished Feb 04 02:02:47 PM PST 24
Peak memory 217492 kb
Host smart-ec572934-e3d2-46ba-a054-147e57222c79
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2537534918 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 24.kmac_test_vectors_kmac_xof.2537534918 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_224.3446019142
Short name T266
Test name
Test status
Simulation time 129342551087 ps
CPU time 1773.98 seconds
Started Feb 04 02:02:26 PM PST 24
Finished Feb 04 02:32:01 PM PST 24
Peak memory 374660 kb
Host smart-1141c4f3-dc53-4b21-88a2-a41f77ccddb2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3446019142 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_224.3446019142 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_256.3277160671
Short name T386
Test name
Test status
Simulation time 36913375863 ps
CPU time 1478.18 seconds
Started Feb 04 02:02:27 PM PST 24
Finished Feb 04 02:27:06 PM PST 24
Peak memory 373808 kb
Host smart-ce4de27b-f05a-4a52-869e-821c00b96859
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3277160671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_256.3277160671 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_384.3376269693
Short name T265
Test name
Test status
Simulation time 330824098860 ps
CPU time 1453.62 seconds
Started Feb 04 02:02:27 PM PST 24
Finished Feb 04 02:26:42 PM PST 24
Peak memory 332004 kb
Host smart-051d4bdf-9d33-4bca-913a-3cb074c999cd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3376269693 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_384.3376269693 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_sha3_512.1772537644
Short name T492
Test name
Test status
Simulation time 41422420931 ps
CPU time 768.73 seconds
Started Feb 04 02:02:35 PM PST 24
Finished Feb 04 02:15:24 PM PST 24
Peak memory 290968 kb
Host smart-3170c5bc-ad71-4d37-9ec6-19587edc671f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1772537644 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_sha3_512.1772537644 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_shake_128.1038593102
Short name T771
Test name
Test status
Simulation time 55074359083 ps
CPU time 4433.11 seconds
Started Feb 04 02:02:33 PM PST 24
Finished Feb 04 03:16:27 PM PST 24
Peak memory 646708 kb
Host smart-e374fd13-13e6-4748-82fb-d6103d2b4633
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1038593102 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_128.1038593102 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/24.kmac_test_vectors_shake_256.104604449
Short name T1122
Test name
Test status
Simulation time 45665784009 ps
CPU time 3367.38 seconds
Started Feb 04 02:02:36 PM PST 24
Finished Feb 04 02:58:45 PM PST 24
Peak memory 563336 kb
Host smart-a7739e6d-98df-407e-b1a7-88411271c590
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=104604449 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.kmac_test_vectors_shake_256.104604449 +enable_masking=0 +sw_key_masked=0
Directory /workspace/24.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/25.kmac_alert_test.540560227
Short name T969
Test name
Test status
Simulation time 63450877 ps
CPU time 0.82 seconds
Started Feb 04 02:03:01 PM PST 24
Finished Feb 04 02:03:12 PM PST 24
Peak memory 207684 kb
Host smart-8ec54b8c-ed56-497f-a818-741232a97ceb
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=540560227 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_alert_test.540560227 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/25.kmac_alert_test/latest


Test location /workspace/coverage/default/25.kmac_app.16691154
Short name T302
Test name
Test status
Simulation time 35657693810 ps
CPU time 194.27 seconds
Started Feb 04 02:02:53 PM PST 24
Finished Feb 04 02:06:18 PM PST 24
Peak memory 235780 kb
Host smart-788f45dd-0a64-4ef2-bd7a-8f6d01862b6a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=16691154 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_app.16691154 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_app/latest


Test location /workspace/coverage/default/25.kmac_burst_write.2915759050
Short name T780
Test name
Test status
Simulation time 5400830207 ps
CPU time 228.04 seconds
Started Feb 04 02:02:42 PM PST 24
Finished Feb 04 02:06:33 PM PST 24
Peak memory 226240 kb
Host smart-cb735332-ea0f-4965-b958-1439abd51cd2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2915759050 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_burst_write.2915759050 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_burst_write/latest


Test location /workspace/coverage/default/25.kmac_entropy_refresh.1946416949
Short name T730
Test name
Test status
Simulation time 464624081 ps
CPU time 2.78 seconds
Started Feb 04 02:02:52 PM PST 24
Finished Feb 04 02:02:58 PM PST 24
Peak memory 216268 kb
Host smart-16d7f3b6-51c1-4547-88ed-2c903171976a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1946416949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_entropy_refresh.1946416949 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/25.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/25.kmac_error.1513884836
Short name T392
Test name
Test status
Simulation time 1143719474 ps
CPU time 15.79 seconds
Started Feb 04 02:02:53 PM PST 24
Finished Feb 04 02:03:19 PM PST 24
Peak memory 223556 kb
Host smart-bbaeb8e9-4b7c-44af-a5c6-0e4e05eb55e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1513884836 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_error.1513884836 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_error/latest


Test location /workspace/coverage/default/25.kmac_key_error.3860137914
Short name T528
Test name
Test status
Simulation time 816494776 ps
CPU time 2.07 seconds
Started Feb 04 02:02:52 PM PST 24
Finished Feb 04 02:02:58 PM PST 24
Peak memory 207892 kb
Host smart-f91845c1-47cb-45d6-bc8a-de24609aaa1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3860137914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_key_error.3860137914 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_key_error/latest


Test location /workspace/coverage/default/25.kmac_lc_escalation.2698197815
Short name T1032
Test name
Test status
Simulation time 54067108 ps
CPU time 1.27 seconds
Started Feb 04 02:02:52 PM PST 24
Finished Feb 04 02:02:57 PM PST 24
Peak memory 219964 kb
Host smart-f025dbbf-59ca-4a8c-a02f-3114ccc0bd31
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2698197815 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_lc_escalation.2698197815 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/25.kmac_lc_escalation/latest


Test location /workspace/coverage/default/25.kmac_long_msg_and_output.2628215803
Short name T674
Test name
Test status
Simulation time 212435729370 ps
CPU time 853.28 seconds
Started Feb 04 02:02:39 PM PST 24
Finished Feb 04 02:16:56 PM PST 24
Peak memory 291416 kb
Host smart-71d8d5d1-9895-433a-b2ad-fe797fb74196
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2628215803 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_long_msg_a
nd_output.2628215803 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/25.kmac_sideload.2578914266
Short name T1038
Test name
Test status
Simulation time 5827826864 ps
CPU time 227.68 seconds
Started Feb 04 02:02:40 PM PST 24
Finished Feb 04 02:06:32 PM PST 24
Peak memory 240876 kb
Host smart-287c1596-c25a-4a2a-b73f-dc655cd399b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2578914266 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_sideload.2578914266 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_sideload/latest


Test location /workspace/coverage/default/25.kmac_smoke.2583531651
Short name T549
Test name
Test status
Simulation time 162180257 ps
CPU time 3.88 seconds
Started Feb 04 02:02:39 PM PST 24
Finished Feb 04 02:02:48 PM PST 24
Peak memory 217124 kb
Host smart-a8cf111c-8a1d-4c11-8232-94b5b6b6a57f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2583531651 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_smoke.2583531651 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_smoke/latest


Test location /workspace/coverage/default/25.kmac_stress_all.885801049
Short name T957
Test name
Test status
Simulation time 19750705029 ps
CPU time 512.83 seconds
Started Feb 04 02:02:52 PM PST 24
Finished Feb 04 02:11:28 PM PST 24
Peak memory 299164 kb
Host smart-b19a8cc7-b940-4c8d-b8a9-f34dfb32b6a6
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=885801049 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_stress_all.885801049 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_stress_all/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_kmac.2331908476
Short name T1066
Test name
Test status
Simulation time 178953020 ps
CPU time 4.77 seconds
Started Feb 04 02:02:52 PM PST 24
Finished Feb 04 02:03:00 PM PST 24
Peak memory 209328 kb
Host smart-6158b8c2-b798-411b-b1fc-ef13d967659a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2331908476 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 25.kmac_test_vectors_kmac.2331908476 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_kmac_xof.1883305553
Short name T797
Test name
Test status
Simulation time 370454629 ps
CPU time 4.23 seconds
Started Feb 04 02:02:52 PM PST 24
Finished Feb 04 02:03:00 PM PST 24
Peak memory 216884 kb
Host smart-3ad2cac5-aa0b-4f01-b395-ed9709106171
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1883305553 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 25.kmac_test_vectors_kmac_xof.1883305553 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_224.3969149495
Short name T372
Test name
Test status
Simulation time 465233449490 ps
CPU time 1980.31 seconds
Started Feb 04 02:02:42 PM PST 24
Finished Feb 04 02:35:46 PM PST 24
Peak memory 393340 kb
Host smart-7d147a83-3d38-46cd-8413-b242fbc6f6f6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3969149495 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_224.3969149495 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_256.1160132537
Short name T745
Test name
Test status
Simulation time 376069335763 ps
CPU time 1825.23 seconds
Started Feb 04 02:02:40 PM PST 24
Finished Feb 04 02:33:10 PM PST 24
Peak memory 391404 kb
Host smart-7aa96928-75a5-454e-b234-560b99276fbf
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1160132537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_256.1160132537 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_384.1828841493
Short name T1136
Test name
Test status
Simulation time 459528060050 ps
CPU time 1376.24 seconds
Started Feb 04 02:02:50 PM PST 24
Finished Feb 04 02:25:51 PM PST 24
Peak memory 329080 kb
Host smart-327829f8-da21-46e6-80ae-f5751a25ede2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1828841493 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_384.1828841493 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_sha3_512.914951532
Short name T796
Test name
Test status
Simulation time 38494315732 ps
CPU time 822.02 seconds
Started Feb 04 02:02:53 PM PST 24
Finished Feb 04 02:16:45 PM PST 24
Peak memory 297372 kb
Host smart-b89c3a1c-2aeb-43bc-a0b8-517578801e58
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=914951532 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_sha3_512.914951532 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_shake_128.560161355
Short name T71
Test name
Test status
Simulation time 715113890483 ps
CPU time 4772.34 seconds
Started Feb 04 02:02:53 PM PST 24
Finished Feb 04 03:22:32 PM PST 24
Peak memory 649188 kb
Host smart-72477ffc-cf7f-44b2-a897-fe013a5cbb0c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=560161355 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_128.560161355 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/25.kmac_test_vectors_shake_256.1854423127
Short name T411
Test name
Test status
Simulation time 223581083747 ps
CPU time 4277.82 seconds
Started Feb 04 02:02:53 PM PST 24
Finished Feb 04 03:14:14 PM PST 24
Peak memory 553200 kb
Host smart-63896184-e38e-4273-8c53-68e7829cf863
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1854423127 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.kmac_test_vectors_shake_256.1854423127 +enable_masking=0 +sw_key_masked=0
Directory /workspace/25.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/26.kmac_alert_test.724027533
Short name T902
Test name
Test status
Simulation time 30561721 ps
CPU time 0.81 seconds
Started Feb 04 02:03:42 PM PST 24
Finished Feb 04 02:04:04 PM PST 24
Peak memory 207664 kb
Host smart-70cda04c-3b44-4479-b6d4-605b93e3d243
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=724027533 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_alert_test.724027533 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/26.kmac_alert_test/latest


Test location /workspace/coverage/default/26.kmac_app.4038968311
Short name T257
Test name
Test status
Simulation time 3439786866 ps
CPU time 171.33 seconds
Started Feb 04 02:03:30 PM PST 24
Finished Feb 04 02:06:54 PM PST 24
Peak memory 239252 kb
Host smart-7f2635e2-a29b-4c5b-96b4-12f4aa40705f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4038968311 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_app.4038968311 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_app/latest


Test location /workspace/coverage/default/26.kmac_burst_write.2007527149
Short name T224
Test name
Test status
Simulation time 7879534504 ps
CPU time 305.07 seconds
Started Feb 04 02:03:04 PM PST 24
Finished Feb 04 02:08:16 PM PST 24
Peak memory 228868 kb
Host smart-8a841113-0ea5-4817-b6c4-fa35cecc52aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2007527149 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_burst_write.2007527149 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_burst_write/latest


Test location /workspace/coverage/default/26.kmac_entropy_refresh.3049551852
Short name T583
Test name
Test status
Simulation time 67357592620 ps
CPU time 325.23 seconds
Started Feb 04 02:03:31 PM PST 24
Finished Feb 04 02:09:28 PM PST 24
Peak memory 247880 kb
Host smart-0b00ad2e-18b8-4803-aff5-ff3897848be2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3049551852 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_entropy_refresh.3049551852 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/26.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/26.kmac_error.2370463148
Short name T479
Test name
Test status
Simulation time 3969119289 ps
CPU time 157.19 seconds
Started Feb 04 02:03:14 PM PST 24
Finished Feb 04 02:05:53 PM PST 24
Peak memory 246152 kb
Host smart-62ee12e1-5019-4744-8729-ea6c2e921376
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2370463148 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_error.2370463148 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_error/latest


Test location /workspace/coverage/default/26.kmac_key_error.1181686890
Short name T1007
Test name
Test status
Simulation time 2142709527 ps
CPU time 3.64 seconds
Started Feb 04 02:03:13 PM PST 24
Finished Feb 04 02:03:17 PM PST 24
Peak memory 207900 kb
Host smart-befd2afa-8934-4ea6-920e-2e13dbd507f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1181686890 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_key_error.1181686890 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_key_error/latest


Test location /workspace/coverage/default/26.kmac_long_msg_and_output.3485337312
Short name T565
Test name
Test status
Simulation time 24153077571 ps
CPU time 475.82 seconds
Started Feb 04 02:03:01 PM PST 24
Finished Feb 04 02:11:07 PM PST 24
Peak memory 263600 kb
Host smart-2781e4ae-0f1f-4fee-9a5a-b26609e5599d
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3485337312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_long_msg_a
nd_output.3485337312 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/26.kmac_sideload.3174290362
Short name T226
Test name
Test status
Simulation time 157093320024 ps
CPU time 410.74 seconds
Started Feb 04 02:03:00 PM PST 24
Finished Feb 04 02:10:02 PM PST 24
Peak memory 247424 kb
Host smart-5f1f0562-dfa4-41f9-8441-c3bf3b3bd177
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3174290362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_sideload.3174290362 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_sideload/latest


Test location /workspace/coverage/default/26.kmac_smoke.1622112665
Short name T822
Test name
Test status
Simulation time 862435994 ps
CPU time 45.83 seconds
Started Feb 04 02:03:01 PM PST 24
Finished Feb 04 02:03:57 PM PST 24
Peak memory 218772 kb
Host smart-21fd51dc-1857-4b16-99c4-2af531d13edf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1622112665 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_smoke.1622112665 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_smoke/latest


Test location /workspace/coverage/default/26.kmac_stress_all.3038836015
Short name T611
Test name
Test status
Simulation time 1294687407 ps
CPU time 97.4 seconds
Started Feb 04 02:03:42 PM PST 24
Finished Feb 04 02:05:41 PM PST 24
Peak memory 248844 kb
Host smart-0115e699-12b9-4379-bd01-8bcabd5954a0
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3038836015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all.3038836015 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_stress_all/latest


Test location /workspace/coverage/default/26.kmac_stress_all_with_rand_reset.1569454733
Short name T811
Test name
Test status
Simulation time 700004649055 ps
CPU time 1688.56 seconds
Started Feb 04 02:03:42 PM PST 24
Finished Feb 04 02:32:12 PM PST 24
Peak memory 283528 kb
Host smart-3ab9d70b-a4b0-47fb-bf1c-156507266d6e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1569454733 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_stress_all_with_rand_reset.1569454733 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_kmac.2960293318
Short name T590
Test name
Test status
Simulation time 242768855 ps
CPU time 3.98 seconds
Started Feb 04 02:03:32 PM PST 24
Finished Feb 04 02:04:07 PM PST 24
Peak memory 209036 kb
Host smart-a3a7e05a-8b4a-46b9-b7d4-3f12049ff0a9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2960293318 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 26.kmac_test_vectors_kmac.2960293318 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_kmac_xof.2746053084
Short name T488
Test name
Test status
Simulation time 64957205 ps
CPU time 3.89 seconds
Started Feb 04 02:03:31 PM PST 24
Finished Feb 04 02:04:07 PM PST 24
Peak memory 209164 kb
Host smart-d70b54e4-633d-483c-8c3b-6e3fcdd60aa5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2746053084 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 26.kmac_test_vectors_kmac_xof.2746053084 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_224.3089558937
Short name T314
Test name
Test status
Simulation time 266880585773 ps
CPU time 1915.54 seconds
Started Feb 04 02:03:02 PM PST 24
Finished Feb 04 02:35:07 PM PST 24
Peak memory 402312 kb
Host smart-4a93503d-ccd1-4b9e-ad50-e00f4eff7f58
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3089558937 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_224.3089558937 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_256.856059655
Short name T962
Test name
Test status
Simulation time 382469892343 ps
CPU time 2018.1 seconds
Started Feb 04 02:03:00 PM PST 24
Finished Feb 04 02:36:49 PM PST 24
Peak memory 374780 kb
Host smart-070f1e83-75ed-4456-bf9e-5db8425c7916
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=856059655 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_256.856059655 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_384.3971395782
Short name T407
Test name
Test status
Simulation time 94523916884 ps
CPU time 1405.83 seconds
Started Feb 04 02:03:01 PM PST 24
Finished Feb 04 02:26:37 PM PST 24
Peak memory 336604 kb
Host smart-eeb949e1-89de-4ba4-bc76-a511fab64cd7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3971395782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_384.3971395782 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_sha3_512.3648817396
Short name T764
Test name
Test status
Simulation time 35530746819 ps
CPU time 865.93 seconds
Started Feb 04 02:03:04 PM PST 24
Finished Feb 04 02:17:37 PM PST 24
Peak memory 290664 kb
Host smart-050909b9-0f23-413a-ab03-2bb2cfe697d9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3648817396 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_sha3_512.3648817396 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/26.kmac_test_vectors_shake_256.3755231136
Short name T836
Test name
Test status
Simulation time 478518897117 ps
CPU time 3343.97 seconds
Started Feb 04 02:03:25 PM PST 24
Finished Feb 04 02:59:48 PM PST 24
Peak memory 555540 kb
Host smart-62273a86-ea0f-453c-bd1e-8de3ae9ef529
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3755231136 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.kmac_test_vectors_shake_256.3755231136 +enable_masking=0 +sw_key_masked=0
Directory /workspace/26.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/27.kmac_alert_test.1509871612
Short name T1139
Test name
Test status
Simulation time 42421027 ps
CPU time 0.73 seconds
Started Feb 04 02:04:04 PM PST 24
Finished Feb 04 02:04:07 PM PST 24
Peak memory 207612 kb
Host smart-5147160c-9a40-451f-8541-a292b47179b7
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1509871612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_alert_test.1509871612 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_alert_test/latest


Test location /workspace/coverage/default/27.kmac_app.453982251
Short name T608
Test name
Test status
Simulation time 12356162315 ps
CPU time 39.3 seconds
Started Feb 04 02:03:41 PM PST 24
Finished Feb 04 02:04:42 PM PST 24
Peak memory 224056 kb
Host smart-26412b27-db46-432b-adf3-85a93df59c69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=453982251 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_app.453982251 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_app/latest


Test location /workspace/coverage/default/27.kmac_burst_write.2502412954
Short name T312
Test name
Test status
Simulation time 155665554941 ps
CPU time 756.25 seconds
Started Feb 04 02:03:40 PM PST 24
Finished Feb 04 02:16:39 PM PST 24
Peak memory 231644 kb
Host smart-e067dc1c-8c71-4774-8bd0-9012f2cc9f2b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2502412954 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_burst_write.2502412954 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_burst_write/latest


Test location /workspace/coverage/default/27.kmac_entropy_refresh.4243904696
Short name T947
Test name
Test status
Simulation time 2491754694 ps
CPU time 100.52 seconds
Started Feb 04 02:03:41 PM PST 24
Finished Feb 04 02:05:44 PM PST 24
Peak memory 231108 kb
Host smart-a02d605b-7cd7-47f5-b573-cafc6d03a3b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4243904696 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_entropy_refresh.4243904696 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/27.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/27.kmac_error.1702222956
Short name T1102
Test name
Test status
Simulation time 10628129121 ps
CPU time 54.14 seconds
Started Feb 04 02:03:41 PM PST 24
Finished Feb 04 02:04:57 PM PST 24
Peak memory 232916 kb
Host smart-606038c5-41d9-4fb1-bf1a-ec1fc84e7697
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1702222956 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_error.1702222956 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_error/latest


Test location /workspace/coverage/default/27.kmac_key_error.1470650228
Short name T380
Test name
Test status
Simulation time 1534879090 ps
CPU time 2.59 seconds
Started Feb 04 02:04:17 PM PST 24
Finished Feb 04 02:04:26 PM PST 24
Peak memory 207836 kb
Host smart-0aa97fac-65c5-4fe2-a0e1-7efbc167eb37
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1470650228 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_key_error.1470650228 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_key_error/latest


Test location /workspace/coverage/default/27.kmac_lc_escalation.776304893
Short name T406
Test name
Test status
Simulation time 421442714 ps
CPU time 8.19 seconds
Started Feb 04 02:04:10 PM PST 24
Finished Feb 04 02:04:19 PM PST 24
Peak memory 222168 kb
Host smart-a83279eb-24d3-4bf8-b3c1-bbb050e19c07
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=776304893 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_lc_escalation.776304893 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/27.kmac_lc_escalation/latest


Test location /workspace/coverage/default/27.kmac_long_msg_and_output.4080819279
Short name T448
Test name
Test status
Simulation time 97839628763 ps
CPU time 2461.94 seconds
Started Feb 04 02:03:38 PM PST 24
Finished Feb 04 02:45:05 PM PST 24
Peak memory 474200 kb
Host smart-92139555-e490-458d-bda6-390270800d15
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4080819279 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_long_msg_a
nd_output.4080819279 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/27.kmac_sideload.1071152214
Short name T792
Test name
Test status
Simulation time 15694191784 ps
CPU time 298.91 seconds
Started Feb 04 02:03:39 PM PST 24
Finished Feb 04 02:09:02 PM PST 24
Peak memory 245688 kb
Host smart-dce1fc45-9c77-4979-a9a1-f2789554c54c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1071152214 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_sideload.1071152214 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_sideload/latest


Test location /workspace/coverage/default/27.kmac_smoke.687852286
Short name T865
Test name
Test status
Simulation time 5114397853 ps
CPU time 28.56 seconds
Started Feb 04 02:03:39 PM PST 24
Finished Feb 04 02:04:32 PM PST 24
Peak memory 218836 kb
Host smart-d8e40df8-8771-45b7-ab01-216a919cdcb5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=687852286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_smoke.687852286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_smoke/latest


Test location /workspace/coverage/default/27.kmac_stress_all.3162646533
Short name T630
Test name
Test status
Simulation time 304320455370 ps
CPU time 2307.35 seconds
Started Feb 04 02:04:09 PM PST 24
Finished Feb 04 02:42:38 PM PST 24
Peak memory 486508 kb
Host smart-82ce6b55-62da-4eb2-8705-d2f320eb9ae1
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3162646533 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all.3162646533 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_stress_all/latest


Test location /workspace/coverage/default/27.kmac_stress_all_with_rand_reset.1900183329
Short name T766
Test name
Test status
Simulation time 294010016785 ps
CPU time 1611.14 seconds
Started Feb 04 02:04:04 PM PST 24
Finished Feb 04 02:30:58 PM PST 24
Peak memory 352344 kb
Host smart-7a9ddb24-a8ae-42a4-a85a-5ce4dad94dfb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1900183329 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_stress_all_with_rand_reset.1900183329 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_kmac.2721542500
Short name T272
Test name
Test status
Simulation time 169708765 ps
CPU time 4.8 seconds
Started Feb 04 02:03:39 PM PST 24
Finished Feb 04 02:04:08 PM PST 24
Peak memory 217424 kb
Host smart-c8b3e777-e10a-4fbf-9a14-a976b001e100
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2721542500 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 27.kmac_test_vectors_kmac.2721542500 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_kmac_xof.4032538572
Short name T1145
Test name
Test status
Simulation time 256136976 ps
CPU time 4.24 seconds
Started Feb 04 02:03:39 PM PST 24
Finished Feb 04 02:04:08 PM PST 24
Peak memory 216984 kb
Host smart-fc45bac8-75f8-48fb-9a52-8bc13d84d67e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4032538572 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 27.kmac_test_vectors_kmac_xof.4032538572 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_224.1929076615
Short name T814
Test name
Test status
Simulation time 212810591005 ps
CPU time 1945.85 seconds
Started Feb 04 02:03:38 PM PST 24
Finished Feb 04 02:36:29 PM PST 24
Peak memory 394792 kb
Host smart-1e514476-8555-4761-a01b-e52d7d3b5878
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1929076615 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_224.1929076615 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_256.3817388578
Short name T199
Test name
Test status
Simulation time 382058296164 ps
CPU time 1810.9 seconds
Started Feb 04 02:03:40 PM PST 24
Finished Feb 04 02:34:14 PM PST 24
Peak memory 373844 kb
Host smart-30a5c908-7730-4e39-add7-8ad59c111010
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3817388578 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_256.3817388578 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_384.2433691519
Short name T156
Test name
Test status
Simulation time 14636008488 ps
CPU time 1055.86 seconds
Started Feb 04 02:03:38 PM PST 24
Finished Feb 04 02:21:39 PM PST 24
Peak memory 342388 kb
Host smart-eab7b5be-9605-415e-9aaa-359292c8fd61
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2433691519 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_384.2433691519 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_sha3_512.3529495935
Short name T926
Test name
Test status
Simulation time 42278350150 ps
CPU time 895.66 seconds
Started Feb 04 02:03:43 PM PST 24
Finished Feb 04 02:18:59 PM PST 24
Peak memory 294380 kb
Host smart-fc3f77c3-cad1-41c2-8b38-7c5f20a247c1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3529495935 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_sha3_512.3529495935 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_shake_128.164814606
Short name T441
Test name
Test status
Simulation time 665077515309 ps
CPU time 4965.32 seconds
Started Feb 04 02:03:41 PM PST 24
Finished Feb 04 03:26:49 PM PST 24
Peak memory 655432 kb
Host smart-199113f4-a843-4596-8ff5-6f2e6efa4418
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=164814606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_128.164814606 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/27.kmac_test_vectors_shake_256.750334828
Short name T538
Test name
Test status
Simulation time 443436869344 ps
CPU time 4251.08 seconds
Started Feb 04 02:03:38 PM PST 24
Finished Feb 04 03:14:55 PM PST 24
Peak memory 546600 kb
Host smart-cd5b9671-c30e-4276-ac11-fa713afd132c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=750334828 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.kmac_test_vectors_shake_256.750334828 +enable_masking=0 +sw_key_masked=0
Directory /workspace/27.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/28.kmac_alert_test.4283302359
Short name T385
Test name
Test status
Simulation time 21938231 ps
CPU time 0.74 seconds
Started Feb 04 02:04:21 PM PST 24
Finished Feb 04 02:04:25 PM PST 24
Peak memory 207660 kb
Host smart-70603775-0cb1-45af-8f8b-13345008d12a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4283302359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_alert_test.4283302359 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_alert_test/latest


Test location /workspace/coverage/default/28.kmac_app.3513856068
Short name T445
Test name
Test status
Simulation time 4219474121 ps
CPU time 93.94 seconds
Started Feb 04 02:04:06 PM PST 24
Finished Feb 04 02:05:42 PM PST 24
Peak memory 228800 kb
Host smart-2c47b962-12f5-4133-a271-0b74f3dc2074
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3513856068 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_app.3513856068 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_app/latest


Test location /workspace/coverage/default/28.kmac_burst_write.2764038356
Short name T1128
Test name
Test status
Simulation time 523527409 ps
CPU time 21.19 seconds
Started Feb 04 02:04:05 PM PST 24
Finished Feb 04 02:04:28 PM PST 24
Peak memory 220744 kb
Host smart-c0ec3010-c438-4825-a9a3-2675f794a981
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2764038356 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_burst_write.2764038356 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_burst_write/latest


Test location /workspace/coverage/default/28.kmac_entropy_refresh.2828402625
Short name T872
Test name
Test status
Simulation time 24706576500 ps
CPU time 251.02 seconds
Started Feb 04 02:04:05 PM PST 24
Finished Feb 04 02:08:18 PM PST 24
Peak memory 241056 kb
Host smart-fbeb6e1d-ad97-4b5d-a4e8-d5d7bf5bcffd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2828402625 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_entropy_refresh.2828402625 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/28.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/28.kmac_error.240864758
Short name T151
Test name
Test status
Simulation time 8131890564 ps
CPU time 83.77 seconds
Started Feb 04 02:04:05 PM PST 24
Finished Feb 04 02:05:30 PM PST 24
Peak memory 237208 kb
Host smart-3df676e4-9a0a-4ced-b5d1-a9a8afd160b5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=240864758 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_error.240864758 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_error/latest


Test location /workspace/coverage/default/28.kmac_lc_escalation.2198051328
Short name T1047
Test name
Test status
Simulation time 156047119 ps
CPU time 1.32 seconds
Started Feb 04 02:04:18 PM PST 24
Finished Feb 04 02:04:25 PM PST 24
Peak memory 219752 kb
Host smart-32bd8681-629d-4dff-a18d-43afb3347b47
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2198051328 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_lc_escalation.2198051328 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/28.kmac_lc_escalation/latest


Test location /workspace/coverage/default/28.kmac_long_msg_and_output.1810575080
Short name T873
Test name
Test status
Simulation time 85332071669 ps
CPU time 944.39 seconds
Started Feb 04 02:04:05 PM PST 24
Finished Feb 04 02:19:51 PM PST 24
Peak memory 306408 kb
Host smart-519840cb-fc9a-4012-ac21-e35abae9674a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1810575080 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_long_msg_a
nd_output.1810575080 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/28.kmac_sideload.2433710274
Short name T360
Test name
Test status
Simulation time 4966496918 ps
CPU time 84.91 seconds
Started Feb 04 02:04:08 PM PST 24
Finished Feb 04 02:05:34 PM PST 24
Peak memory 227028 kb
Host smart-79427fe7-bee6-47dc-b2be-c34fad03381b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2433710274 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_sideload.2433710274 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_sideload/latest


Test location /workspace/coverage/default/28.kmac_smoke.343586564
Short name T855
Test name
Test status
Simulation time 5270981928 ps
CPU time 58.88 seconds
Started Feb 04 02:04:17 PM PST 24
Finished Feb 04 02:05:22 PM PST 24
Peak memory 224092 kb
Host smart-26260c52-a26b-405f-8f25-96fd29041977
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=343586564 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_smoke.343586564 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_smoke/latest


Test location /workspace/coverage/default/28.kmac_stress_all.2372963293
Short name T683
Test name
Test status
Simulation time 4164900985 ps
CPU time 90.04 seconds
Started Feb 04 02:04:20 PM PST 24
Finished Feb 04 02:05:54 PM PST 24
Peak memory 239644 kb
Host smart-cbf283f3-df9d-4d5d-b8f5-f53fd1449e66
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2372963293 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all.2372963293 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_stress_all/latest


Test location /workspace/coverage/default/28.kmac_stress_all_with_rand_reset.4034961440
Short name T458
Test name
Test status
Simulation time 173144965789 ps
CPU time 769.7 seconds
Started Feb 04 02:04:27 PM PST 24
Finished Feb 04 02:17:19 PM PST 24
Peak memory 306216 kb
Host smart-cd832aa0-162c-4e06-b5e3-b7d9ccf908d6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4034961440 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_stress_all_with_rand_reset.4034961440 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_kmac.1372504384
Short name T862
Test name
Test status
Simulation time 1848318362 ps
CPU time 5.18 seconds
Started Feb 04 02:04:07 PM PST 24
Finished Feb 04 02:04:13 PM PST 24
Peak memory 217408 kb
Host smart-a6e043b5-4c41-4744-aa3a-0051744ad6a7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1372504384 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 28.kmac_test_vectors_kmac.1372504384 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_kmac_xof.2384042509
Short name T118
Test name
Test status
Simulation time 370785820 ps
CPU time 4.79 seconds
Started Feb 04 02:04:09 PM PST 24
Finished Feb 04 02:04:15 PM PST 24
Peak memory 216892 kb
Host smart-633defff-f2dc-4410-8fc0-f0686061bda2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2384042509 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 28.kmac_test_vectors_kmac_xof.2384042509 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_224.106930910
Short name T866
Test name
Test status
Simulation time 511461914358 ps
CPU time 1910.71 seconds
Started Feb 04 02:04:08 PM PST 24
Finished Feb 04 02:36:00 PM PST 24
Peak memory 401764 kb
Host smart-80e5a791-6dd2-474d-9fdc-16c39392dee9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=106930910 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_224.106930910 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_256.844371156
Short name T219
Test name
Test status
Simulation time 534347589443 ps
CPU time 1821.84 seconds
Started Feb 04 02:04:04 PM PST 24
Finished Feb 04 02:34:28 PM PST 24
Peak memory 377820 kb
Host smart-e2b4f0f9-3e17-4d85-91d1-03158c07080c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=844371156 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_256.844371156 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_384.3840780126
Short name T970
Test name
Test status
Simulation time 13546829031 ps
CPU time 1126.06 seconds
Started Feb 04 02:04:06 PM PST 24
Finished Feb 04 02:22:54 PM PST 24
Peak memory 333276 kb
Host smart-c0c84cca-c989-4d5d-ad34-017ec94e9b7b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3840780126 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_384.3840780126 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_sha3_512.3220260407
Short name T728
Test name
Test status
Simulation time 62319891340 ps
CPU time 993.36 seconds
Started Feb 04 02:04:06 PM PST 24
Finished Feb 04 02:20:41 PM PST 24
Peak memory 286836 kb
Host smart-00f93fd0-e903-428e-8a49-8ab9ef104617
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3220260407 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_sha3_512.3220260407 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_shake_128.1536781405
Short name T1033
Test name
Test status
Simulation time 105442948304 ps
CPU time 4011.75 seconds
Started Feb 04 02:04:04 PM PST 24
Finished Feb 04 03:10:59 PM PST 24
Peak memory 624076 kb
Host smart-a67bdc95-bc3a-4d03-b5fe-dee41f54b8e0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1536781405 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_128.1536781405 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/28.kmac_test_vectors_shake_256.3970624108
Short name T167
Test name
Test status
Simulation time 44848548274 ps
CPU time 3500.54 seconds
Started Feb 04 02:04:07 PM PST 24
Finished Feb 04 03:02:29 PM PST 24
Peak memory 574336 kb
Host smart-8be3962c-c4c6-465b-b7f5-2bfa172bf80a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3970624108 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.kmac_test_vectors_shake_256.3970624108 +enable_masking=0 +sw_key_masked=0
Directory /workspace/28.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/29.kmac_alert_test.2723552652
Short name T1035
Test name
Test status
Simulation time 20968658 ps
CPU time 0.83 seconds
Started Feb 04 02:04:44 PM PST 24
Finished Feb 04 02:04:48 PM PST 24
Peak memory 207636 kb
Host smart-2631e3ac-013a-4d89-9197-f53042792a5b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2723552652 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_alert_test.2723552652 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_alert_test/latest


Test location /workspace/coverage/default/29.kmac_app.1505515336
Short name T381
Test name
Test status
Simulation time 8011488260 ps
CPU time 183.49 seconds
Started Feb 04 02:04:48 PM PST 24
Finished Feb 04 02:07:52 PM PST 24
Peak memory 238092 kb
Host smart-308d7b14-ea18-4d50-9846-e114fcaaeb31
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1505515336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_app.1505515336 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_app/latest


Test location /workspace/coverage/default/29.kmac_burst_write.2838564051
Short name T864
Test name
Test status
Simulation time 1676466609 ps
CPU time 63.48 seconds
Started Feb 04 02:04:27 PM PST 24
Finished Feb 04 02:05:33 PM PST 24
Peak memory 223912 kb
Host smart-34d3d09c-b340-421c-bcc4-414020cae343
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2838564051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_burst_write.2838564051 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_burst_write/latest


Test location /workspace/coverage/default/29.kmac_entropy_refresh.1112675101
Short name T617
Test name
Test status
Simulation time 522325811 ps
CPU time 10.32 seconds
Started Feb 04 02:04:46 PM PST 24
Finished Feb 04 02:04:58 PM PST 24
Peak memory 221400 kb
Host smart-0b06a565-493a-42a6-8975-81d2cc0c1281
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1112675101 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_entropy_refresh.1112675101 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/29.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/29.kmac_error.2660508425
Short name T33
Test name
Test status
Simulation time 7847149735 ps
CPU time 28.81 seconds
Started Feb 04 02:04:45 PM PST 24
Finished Feb 04 02:05:17 PM PST 24
Peak memory 232292 kb
Host smart-40909ecf-2c94-42fb-909e-b67735b8b0de
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2660508425 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_error.2660508425 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_error/latest


Test location /workspace/coverage/default/29.kmac_key_error.2363890450
Short name T328
Test name
Test status
Simulation time 730920895 ps
CPU time 4.19 seconds
Started Feb 04 02:04:48 PM PST 24
Finished Feb 04 02:04:53 PM PST 24
Peak memory 207992 kb
Host smart-861cada1-9b38-41d8-a133-96986174c18d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2363890450 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_key_error.2363890450 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_key_error/latest


Test location /workspace/coverage/default/29.kmac_lc_escalation.410300248
Short name T338
Test name
Test status
Simulation time 135356350 ps
CPU time 1.37 seconds
Started Feb 04 02:04:45 PM PST 24
Finished Feb 04 02:04:49 PM PST 24
Peak memory 216172 kb
Host smart-ba786e3d-a829-4d22-826e-75f24f20930a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=410300248 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_lc_escalation.410300248 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/29.kmac_lc_escalation/latest


Test location /workspace/coverage/default/29.kmac_long_msg_and_output.1314397619
Short name T475
Test name
Test status
Simulation time 31801289507 ps
CPU time 697.13 seconds
Started Feb 04 02:04:27 PM PST 24
Finished Feb 04 02:16:07 PM PST 24
Peak memory 287060 kb
Host smart-0ada9e45-25b6-4b50-986e-ab6f9eb16f78
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1314397619 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_long_msg_a
nd_output.1314397619 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/29.kmac_sideload.101084680
Short name T810
Test name
Test status
Simulation time 7839859046 ps
CPU time 112.5 seconds
Started Feb 04 02:04:22 PM PST 24
Finished Feb 04 02:06:16 PM PST 24
Peak memory 228820 kb
Host smart-4f5cdebe-e944-4f4d-bf45-56b8095d1995
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=101084680 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_sideload.101084680 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_sideload/latest


Test location /workspace/coverage/default/29.kmac_smoke.669103974
Short name T837
Test name
Test status
Simulation time 2680259816 ps
CPU time 49.99 seconds
Started Feb 04 02:04:27 PM PST 24
Finished Feb 04 02:05:20 PM PST 24
Peak memory 218712 kb
Host smart-8359cc6a-ace1-44f3-afa0-ea6685fda50a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=669103974 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_smoke.669103974 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_smoke/latest


Test location /workspace/coverage/default/29.kmac_stress_all.2635698785
Short name T110
Test name
Test status
Simulation time 1964629357 ps
CPU time 103.05 seconds
Started Feb 04 02:04:53 PM PST 24
Finished Feb 04 02:06:37 PM PST 24
Peak memory 240176 kb
Host smart-7946d704-be0b-4d7e-8c40-214aa1727dc0
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2635698785 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all.2635698785 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_stress_all/latest


Test location /workspace/coverage/default/29.kmac_stress_all_with_rand_reset.722450200
Short name T428
Test name
Test status
Simulation time 25380000029 ps
CPU time 757.15 seconds
Started Feb 04 02:04:46 PM PST 24
Finished Feb 04 02:17:25 PM PST 24
Peak memory 294256 kb
Host smart-5561c6b0-3073-4ce4-811c-1d95a0b8e392
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=722450200 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_stress_all_with_rand_reset.722450200 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_kmac.1627715111
Short name T579
Test name
Test status
Simulation time 67491825 ps
CPU time 4.2 seconds
Started Feb 04 02:04:46 PM PST 24
Finished Feb 04 02:04:52 PM PST 24
Peak memory 217532 kb
Host smart-430cefbe-2cd0-45ba-af84-da14da60b4a7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1627715111 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 29.kmac_test_vectors_kmac.1627715111 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_kmac_xof.3633965583
Short name T424
Test name
Test status
Simulation time 1033857422 ps
CPU time 5.23 seconds
Started Feb 04 02:04:46 PM PST 24
Finished Feb 04 02:04:53 PM PST 24
Peak memory 209176 kb
Host smart-8643232e-540a-4765-b758-43e8a84bea9e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3633965583 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 29.kmac_test_vectors_kmac_xof.3633965583 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_224.1658450873
Short name T788
Test name
Test status
Simulation time 197016548303 ps
CPU time 2096.73 seconds
Started Feb 04 02:04:44 PM PST 24
Finished Feb 04 02:39:44 PM PST 24
Peak memory 397584 kb
Host smart-fee09c97-4c31-4578-a0ef-19d0bad42c21
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1658450873 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_224.1658450873 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_256.3532759635
Short name T958
Test name
Test status
Simulation time 18635812323 ps
CPU time 1562.99 seconds
Started Feb 04 02:04:45 PM PST 24
Finished Feb 04 02:30:51 PM PST 24
Peak memory 377196 kb
Host smart-eab4ab56-5616-4ff3-8007-0a18da3d1e41
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3532759635 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_256.3532759635 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_384.2918429455
Short name T747
Test name
Test status
Simulation time 49576614641 ps
CPU time 1370.89 seconds
Started Feb 04 02:04:45 PM PST 24
Finished Feb 04 02:27:39 PM PST 24
Peak memory 337340 kb
Host smart-29981332-7f24-47ae-87c0-32e1d1a5599e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2918429455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_384.2918429455 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_sha3_512.1841935557
Short name T842
Test name
Test status
Simulation time 91851552180 ps
CPU time 945.59 seconds
Started Feb 04 02:04:44 PM PST 24
Finished Feb 04 02:20:33 PM PST 24
Peak memory 302684 kb
Host smart-d4d62a19-a857-4bb4-aca8-732d443be144
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1841935557 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_sha3_512.1841935557 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_shake_128.3420282511
Short name T737
Test name
Test status
Simulation time 51505841795 ps
CPU time 4005.55 seconds
Started Feb 04 02:04:47 PM PST 24
Finished Feb 04 03:11:34 PM PST 24
Peak memory 642632 kb
Host smart-4fdca015-2b83-43ac-a7a9-33c1118829e3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3420282511 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_128.3420282511 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/29.kmac_test_vectors_shake_256.689209808
Short name T621
Test name
Test status
Simulation time 172249668117 ps
CPU time 3540.82 seconds
Started Feb 04 02:04:50 PM PST 24
Finished Feb 04 03:03:52 PM PST 24
Peak memory 559240 kb
Host smart-a0e58a7b-9646-4d50-9b43-6a18ad296a9f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=689209808 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.kmac_test_vectors_shake_256.689209808 +enable_masking=0 +sw_key_masked=0
Directory /workspace/29.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/3.kmac_alert_test.3715266119
Short name T543
Test name
Test status
Simulation time 38510527 ps
CPU time 0.75 seconds
Started Feb 04 01:54:42 PM PST 24
Finished Feb 04 01:54:48 PM PST 24
Peak memory 207736 kb
Host smart-9021cc93-c9a1-4423-8ce1-7c030e8c7239
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3715266119 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_alert_test.3715266119 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_alert_test/latest


Test location /workspace/coverage/default/3.kmac_app.795380393
Short name T760
Test name
Test status
Simulation time 1166525823 ps
CPU time 24.13 seconds
Started Feb 04 01:54:33 PM PST 24
Finished Feb 04 01:54:59 PM PST 24
Peak memory 224064 kb
Host smart-04b857f2-d030-41c5-9634-e820938b97a7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=795380393 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app.795380393 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_app/latest


Test location /workspace/coverage/default/3.kmac_app_with_partial_data.3500897122
Short name T709
Test name
Test status
Simulation time 15681463126 ps
CPU time 146.86 seconds
Started Feb 04 01:54:34 PM PST 24
Finished Feb 04 01:57:03 PM PST 24
Peak memory 233348 kb
Host smart-9a3adf9e-3a5d-4ee3-a4d3-8bb9352a5dd2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3500897122 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_app_with_partial_data.3500897122 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/3.kmac_burst_write.3435952808
Short name T610
Test name
Test status
Simulation time 5884041405 ps
CPU time 522.01 seconds
Started Feb 04 01:54:22 PM PST 24
Finished Feb 04 02:03:07 PM PST 24
Peak memory 230076 kb
Host smart-c1315ed4-789f-46c4-b86d-05978920cebe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3435952808 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_burst_write.3435952808 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_burst_write/latest


Test location /workspace/coverage/default/3.kmac_edn_timeout_error.1985787637
Short name T563
Test name
Test status
Simulation time 992051603 ps
CPU time 34.99 seconds
Started Feb 04 01:54:35 PM PST 24
Finished Feb 04 01:55:12 PM PST 24
Peak memory 223912 kb
Host smart-0200177e-cee0-4627-a4c0-79071832718e
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1985787637 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_edn_timeout_error.1985787637 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/3.kmac_entropy_mode_error.2195816790
Short name T716
Test name
Test status
Simulation time 1364136117 ps
CPU time 8.38 seconds
Started Feb 04 01:54:35 PM PST 24
Finished Feb 04 01:54:45 PM PST 24
Peak memory 220124 kb
Host smart-302c097c-3e78-4b79-945a-55549ae8c5a4
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2195816790 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_mode_error.2195816790 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/3.kmac_entropy_ready_error.3125984306
Short name T393
Test name
Test status
Simulation time 3599414530 ps
CPU time 19.44 seconds
Started Feb 04 01:54:44 PM PST 24
Finished Feb 04 01:55:07 PM PST 24
Peak memory 218428 kb
Host smart-ecbcff14-a597-4271-99a7-8c4dbac153e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3125984306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_ready_error.3125984306 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/3.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/3.kmac_entropy_refresh.1355384150
Short name T569
Test name
Test status
Simulation time 7357702329 ps
CPU time 259.22 seconds
Started Feb 04 01:54:33 PM PST 24
Finished Feb 04 01:58:54 PM PST 24
Peak memory 244420 kb
Host smart-18bf5cab-a11d-438c-a460-e5d0c8b49434
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1355384150 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_entropy_refresh.1355384150 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/3.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/3.kmac_error.3931415595
Short name T315
Test name
Test status
Simulation time 33136769445 ps
CPU time 216.19 seconds
Started Feb 04 01:54:35 PM PST 24
Finished Feb 04 01:58:14 PM PST 24
Peak memory 248696 kb
Host smart-4e97cdc0-9e73-4009-ada9-829a26052855
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3931415595 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_error.3931415595 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_error/latest


Test location /workspace/coverage/default/3.kmac_key_error.2862481365
Short name T950
Test name
Test status
Simulation time 3909779624 ps
CPU time 5.65 seconds
Started Feb 04 01:54:34 PM PST 24
Finished Feb 04 01:54:42 PM PST 24
Peak memory 208008 kb
Host smart-28bc38c5-dd28-4953-aacd-8eec5ff23ea4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2862481365 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_key_error.2862481365 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_key_error/latest


Test location /workspace/coverage/default/3.kmac_lc_escalation.2414326915
Short name T853
Test name
Test status
Simulation time 35229858 ps
CPU time 1.14 seconds
Started Feb 04 01:54:43 PM PST 24
Finished Feb 04 01:54:48 PM PST 24
Peak memory 216156 kb
Host smart-089cd7e4-1ada-4d11-88d0-6b27bedbc829
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2414326915 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_lc_escalation.2414326915 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/3.kmac_lc_escalation/latest


Test location /workspace/coverage/default/3.kmac_long_msg_and_output.1400272694
Short name T744
Test name
Test status
Simulation time 147520417120 ps
CPU time 1779.96 seconds
Started Feb 04 01:54:23 PM PST 24
Finished Feb 04 02:24:06 PM PST 24
Peak memory 389180 kb
Host smart-1001b7ad-d02b-48ad-a8ac-2463851149cd
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1400272694 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_long_msg_an
d_output.1400272694 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/3.kmac_mubi.117372739
Short name T1095
Test name
Test status
Simulation time 14910212959 ps
CPU time 296.71 seconds
Started Feb 04 01:54:34 PM PST 24
Finished Feb 04 01:59:33 PM PST 24
Peak memory 246284 kb
Host smart-84c18bc4-60ff-4e0c-a61c-65222da08a55
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=117372739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_mubi.117372739 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_mubi/latest


Test location /workspace/coverage/default/3.kmac_sec_cm.1820324312
Short name T62
Test name
Test status
Simulation time 7848630788 ps
CPU time 26.75 seconds
Started Feb 04 01:54:43 PM PST 24
Finished Feb 04 01:55:14 PM PST 24
Peak memory 245492 kb
Host smart-9d7cd9c9-5918-4e52-a170-8339dc039ea0
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1820324312 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sec_cm.1820324312 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/3.kmac_sec_cm/latest


Test location /workspace/coverage/default/3.kmac_sideload.263404138
Short name T517
Test name
Test status
Simulation time 31159074855 ps
CPU time 221.55 seconds
Started Feb 04 01:54:23 PM PST 24
Finished Feb 04 01:58:08 PM PST 24
Peak memory 238840 kb
Host smart-e4a8fd70-d222-4814-bd3f-ec444c03d428
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=263404138 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_sideload.263404138 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_sideload/latest


Test location /workspace/coverage/default/3.kmac_smoke.1028983305
Short name T988
Test name
Test status
Simulation time 62561644 ps
CPU time 3.59 seconds
Started Feb 04 01:54:16 PM PST 24
Finished Feb 04 01:54:21 PM PST 24
Peak memory 217748 kb
Host smart-b3a7d60b-0454-41bc-879a-3f6990654b26
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1028983305 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_smoke.1028983305 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_smoke/latest


Test location /workspace/coverage/default/3.kmac_stress_all.2816341869
Short name T1070
Test name
Test status
Simulation time 363159900644 ps
CPU time 2065.63 seconds
Started Feb 04 01:54:45 PM PST 24
Finished Feb 04 02:29:13 PM PST 24
Peak memory 432228 kb
Host smart-eaa02a08-5315-496e-bb6f-837ca66242a2
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2816341869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all.2816341869 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_stress_all/latest


Test location /workspace/coverage/default/3.kmac_stress_all_with_rand_reset.1123966873
Short name T1002
Test name
Test status
Simulation time 62989936613 ps
CPU time 1553.52 seconds
Started Feb 04 01:54:45 PM PST 24
Finished Feb 04 02:20:41 PM PST 24
Peak memory 339112 kb
Host smart-3415ec7a-4a46-4394-baad-1f7a0301dbe8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1123966873 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_stress_all_with_rand_reset.1123966873 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_kmac.1110747071
Short name T722
Test name
Test status
Simulation time 352351866 ps
CPU time 4.67 seconds
Started Feb 04 01:54:35 PM PST 24
Finished Feb 04 01:54:42 PM PST 24
Peak memory 209060 kb
Host smart-8a597299-1a82-4bde-802e-9688cf606c46
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1110747071 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 3.kmac_test_vectors_kmac.1110747071 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_kmac_xof.3621143102
Short name T200
Test name
Test status
Simulation time 248873155 ps
CPU time 4.34 seconds
Started Feb 04 01:54:35 PM PST 24
Finished Feb 04 01:54:41 PM PST 24
Peak memory 209356 kb
Host smart-c075bbcd-04a9-43a4-882a-53416685eee4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3621143102 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 3.kmac_test_vectors_kmac_xof.3621143102 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_224.2481617759
Short name T678
Test name
Test status
Simulation time 258049026833 ps
CPU time 2135.76 seconds
Started Feb 04 01:54:23 PM PST 24
Finished Feb 04 02:30:02 PM PST 24
Peak memory 395376 kb
Host smart-c4f665bb-eb83-4298-aa80-6b888cd64d57
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2481617759 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_224.2481617759 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_256.1863456244
Short name T718
Test name
Test status
Simulation time 64142804285 ps
CPU time 1732.15 seconds
Started Feb 04 01:54:21 PM PST 24
Finished Feb 04 02:23:15 PM PST 24
Peak memory 376696 kb
Host smart-b957f419-c419-4ddb-b4b5-920e721fd910
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1863456244 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_256.1863456244 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_384.1060390783
Short name T898
Test name
Test status
Simulation time 14026995045 ps
CPU time 1139.76 seconds
Started Feb 04 01:54:21 PM PST 24
Finished Feb 04 02:13:21 PM PST 24
Peak memory 331732 kb
Host smart-48ac6ee8-61c4-47a3-a093-b2cc1dca14f9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1060390783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_384.1060390783 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_sha3_512.2061339748
Short name T220
Test name
Test status
Simulation time 466594867490 ps
CPU time 942.42 seconds
Started Feb 04 01:54:23 PM PST 24
Finished Feb 04 02:10:08 PM PST 24
Peak memory 294336 kb
Host smart-d585ecb3-6c38-47e6-a035-7cc26faf5c4d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2061339748 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_sha3_512.2061339748 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/3.kmac_test_vectors_shake_128.886842444
Short name T452
Test name
Test status
Simulation time 528799117023 ps
CPU time 5092.52 seconds
Started Feb 04 01:54:33 PM PST 24
Finished Feb 04 03:19:28 PM PST 24
Peak memory 638972 kb
Host smart-eaf1c9fc-a6d2-4a9e-91ec-2b8d2a24db53
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=886842444 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.kmac_test_vectors_shake_128.886842444 +enable_masking=0 +sw_key_masked=0
Directory /workspace/3.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/30.kmac_alert_test.548455942
Short name T702
Test name
Test status
Simulation time 50018044 ps
CPU time 0.8 seconds
Started Feb 04 02:05:12 PM PST 24
Finished Feb 04 02:05:16 PM PST 24
Peak memory 207684 kb
Host smart-f311d3ba-25e6-45a2-a260-ab9bc64d8710
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=548455942 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_alert_test.548455942 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/30.kmac_alert_test/latest


Test location /workspace/coverage/default/30.kmac_app.3404947757
Short name T965
Test name
Test status
Simulation time 21200871548 ps
CPU time 215.4 seconds
Started Feb 04 02:05:04 PM PST 24
Finished Feb 04 02:08:44 PM PST 24
Peak memory 237960 kb
Host smart-9342ea55-e07d-4a12-8672-63c0c94c9a72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3404947757 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_app.3404947757 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_app/latest


Test location /workspace/coverage/default/30.kmac_burst_write.2742593633
Short name T211
Test name
Test status
Simulation time 13018737384 ps
CPU time 432.84 seconds
Started Feb 04 02:05:03 PM PST 24
Finished Feb 04 02:12:21 PM PST 24
Peak memory 229136 kb
Host smart-bcf2ab1c-ffbd-4974-b349-2e79a3c5bc79
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2742593633 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_burst_write.2742593633 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_burst_write/latest


Test location /workspace/coverage/default/30.kmac_entropy_refresh.3176025130
Short name T111
Test name
Test status
Simulation time 4445703750 ps
CPU time 138.17 seconds
Started Feb 04 02:04:56 PM PST 24
Finished Feb 04 02:07:15 PM PST 24
Peak memory 234516 kb
Host smart-f995f6a9-694d-401a-a37a-a0de7d574f82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3176025130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_entropy_refresh.3176025130 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/30.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/30.kmac_error.1981577718
Short name T152
Test name
Test status
Simulation time 10264810386 ps
CPU time 292.52 seconds
Started Feb 04 02:05:04 PM PST 24
Finished Feb 04 02:10:01 PM PST 24
Peak memory 256724 kb
Host smart-bb1d6759-3891-4a1e-a07d-2723f2a4e01b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1981577718 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_error.1981577718 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_error/latest


Test location /workspace/coverage/default/30.kmac_key_error.1745307126
Short name T676
Test name
Test status
Simulation time 700175763 ps
CPU time 3.9 seconds
Started Feb 04 02:05:07 PM PST 24
Finished Feb 04 02:05:13 PM PST 24
Peak memory 207984 kb
Host smart-abc2cea1-fe74-4de1-a274-3e4b48d71668
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1745307126 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_key_error.1745307126 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_key_error/latest


Test location /workspace/coverage/default/30.kmac_lc_escalation.4107831386
Short name T925
Test name
Test status
Simulation time 75890614 ps
CPU time 1.34 seconds
Started Feb 04 02:05:15 PM PST 24
Finished Feb 04 02:05:18 PM PST 24
Peak memory 219668 kb
Host smart-e0791f2e-5b97-407a-8ead-fc492f2360b8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4107831386 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_lc_escalation.4107831386 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/30.kmac_lc_escalation/latest


Test location /workspace/coverage/default/30.kmac_long_msg_and_output.1822195593
Short name T1060
Test name
Test status
Simulation time 9477516005 ps
CPU time 736.8 seconds
Started Feb 04 02:04:59 PM PST 24
Finished Feb 04 02:17:17 PM PST 24
Peak memory 305064 kb
Host smart-268ea679-c85d-4d6b-9c7d-8778a6408988
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1822195593 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_long_msg_a
nd_output.1822195593 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/30.kmac_sideload.4252706297
Short name T191
Test name
Test status
Simulation time 85407749724 ps
CPU time 452.88 seconds
Started Feb 04 02:05:04 PM PST 24
Finished Feb 04 02:12:41 PM PST 24
Peak memory 249356 kb
Host smart-88b9657d-e119-4e76-81e5-b195efc60d2c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4252706297 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_sideload.4252706297 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_sideload/latest


Test location /workspace/coverage/default/30.kmac_smoke.1691258311
Short name T868
Test name
Test status
Simulation time 29523469487 ps
CPU time 73.07 seconds
Started Feb 04 02:05:07 PM PST 24
Finished Feb 04 02:06:22 PM PST 24
Peak memory 219480 kb
Host smart-dd817ed0-7798-4237-bda7-42389ef59714
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1691258311 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_smoke.1691258311 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_smoke/latest


Test location /workspace/coverage/default/30.kmac_stress_all.1629127222
Short name T61
Test name
Test status
Simulation time 74754657510 ps
CPU time 441.35 seconds
Started Feb 04 02:05:14 PM PST 24
Finished Feb 04 02:12:38 PM PST 24
Peak memory 272892 kb
Host smart-ede2e4df-d6b3-477a-92e4-494770f3774b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1629127222 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_stress_all.1629127222 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_stress_all/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_kmac.155651215
Short name T313
Test name
Test status
Simulation time 526686804 ps
CPU time 5.46 seconds
Started Feb 04 02:05:06 PM PST 24
Finished Feb 04 02:05:14 PM PST 24
Peak memory 217416 kb
Host smart-eb0584a4-065c-487a-9138-e53bf50e7f06
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=155651215 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 30.kmac_test_vectors_kmac.155651215 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_kmac_xof.1686858414
Short name T309
Test name
Test status
Simulation time 265530215 ps
CPU time 3.92 seconds
Started Feb 04 02:05:05 PM PST 24
Finished Feb 04 02:05:12 PM PST 24
Peak memory 217440 kb
Host smart-789bb3e7-d30f-4e8f-b396-b8ece34291a8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1686858414 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 30.kmac_test_vectors_kmac_xof.1686858414 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_224.248658926
Short name T447
Test name
Test status
Simulation time 106600807810 ps
CPU time 1511.35 seconds
Started Feb 04 02:05:04 PM PST 24
Finished Feb 04 02:30:20 PM PST 24
Peak memory 370356 kb
Host smart-586f16e7-ecfe-479d-b844-6f60145128b1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=248658926 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_224.248658926 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_256.3247685762
Short name T843
Test name
Test status
Simulation time 64618864470 ps
CPU time 1846.12 seconds
Started Feb 04 02:05:05 PM PST 24
Finished Feb 04 02:35:54 PM PST 24
Peak memory 379400 kb
Host smart-eb2ca039-a962-4332-b389-f50a68452c6e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3247685762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_256.3247685762 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_384.300182483
Short name T412
Test name
Test status
Simulation time 248276633115 ps
CPU time 1294.29 seconds
Started Feb 04 02:04:57 PM PST 24
Finished Feb 04 02:26:32 PM PST 24
Peak memory 329144 kb
Host smart-852bd5bf-57e9-4644-8d7b-ac7277db707f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=300182483 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_384.300182483 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_sha3_512.2982680837
Short name T995
Test name
Test status
Simulation time 179110362231 ps
CPU time 1011.03 seconds
Started Feb 04 02:05:00 PM PST 24
Finished Feb 04 02:21:52 PM PST 24
Peak memory 292820 kb
Host smart-b591a443-fc8c-4c35-a9ab-34076ecfa28b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2982680837 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_sha3_512.2982680837 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_shake_128.1896956360
Short name T677
Test name
Test status
Simulation time 1073865700195 ps
CPU time 5120.59 seconds
Started Feb 04 02:05:07 PM PST 24
Finished Feb 04 03:30:30 PM PST 24
Peak memory 653616 kb
Host smart-cad5096b-f6f7-4cf3-81c6-788480f46ae0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1896956360 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_128.1896956360 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/30.kmac_test_vectors_shake_256.3558481107
Short name T319
Test name
Test status
Simulation time 394557722511 ps
CPU time 3449.63 seconds
Started Feb 04 02:04:58 PM PST 24
Finished Feb 04 03:02:30 PM PST 24
Peak memory 563760 kb
Host smart-d778c898-980e-499f-8bd3-2a29126a3c5b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3558481107 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.kmac_test_vectors_shake_256.3558481107 +enable_masking=0 +sw_key_masked=0
Directory /workspace/30.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/31.kmac_alert_test.3897066286
Short name T340
Test name
Test status
Simulation time 19253840 ps
CPU time 0.82 seconds
Started Feb 04 02:05:27 PM PST 24
Finished Feb 04 02:05:32 PM PST 24
Peak memory 207644 kb
Host smart-0880017c-e646-4821-99f8-7b68e92ac335
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3897066286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_alert_test.3897066286 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_alert_test/latest


Test location /workspace/coverage/default/31.kmac_app.3579012727
Short name T6
Test name
Test status
Simulation time 13506757654 ps
CPU time 287.1 seconds
Started Feb 04 02:05:24 PM PST 24
Finished Feb 04 02:10:17 PM PST 24
Peak memory 242356 kb
Host smart-5384cee7-a8e5-46fb-b7b2-04a6ad9c1471
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3579012727 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_app.3579012727 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_app/latest


Test location /workspace/coverage/default/31.kmac_burst_write.3447697151
Short name T782
Test name
Test status
Simulation time 10235966576 ps
CPU time 46.65 seconds
Started Feb 04 02:05:26 PM PST 24
Finished Feb 04 02:06:17 PM PST 24
Peak memory 223964 kb
Host smart-6cfe67c3-0a0e-4205-8856-fd9d12c738da
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3447697151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_burst_write.3447697151 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_burst_write/latest


Test location /workspace/coverage/default/31.kmac_entropy_refresh.3459351670
Short name T1039
Test name
Test status
Simulation time 7160582221 ps
CPU time 169.61 seconds
Started Feb 04 02:05:25 PM PST 24
Finished Feb 04 02:08:20 PM PST 24
Peak memory 235808 kb
Host smart-78d8e6a3-2d21-4190-89d8-863fbfb802ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3459351670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_entropy_refresh.3459351670 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/31.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/31.kmac_error.3195096659
Short name T38
Test name
Test status
Simulation time 3540204011 ps
CPU time 259.08 seconds
Started Feb 04 02:05:26 PM PST 24
Finished Feb 04 02:09:50 PM PST 24
Peak memory 248408 kb
Host smart-e9573213-3e1a-4e91-8a4c-cf029b7c7f6f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3195096659 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_error.3195096659 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_error/latest


Test location /workspace/coverage/default/31.kmac_key_error.342588291
Short name T60
Test name
Test status
Simulation time 2997270747 ps
CPU time 4.66 seconds
Started Feb 04 02:05:22 PM PST 24
Finished Feb 04 02:05:32 PM PST 24
Peak memory 207956 kb
Host smart-afd0256a-9ff7-4b6e-9cde-93ec34e002ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=342588291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_key_error.342588291 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_key_error/latest


Test location /workspace/coverage/default/31.kmac_lc_escalation.451380437
Short name T471
Test name
Test status
Simulation time 109496613 ps
CPU time 1.27 seconds
Started Feb 04 02:05:25 PM PST 24
Finished Feb 04 02:05:32 PM PST 24
Peak memory 220464 kb
Host smart-03dc81db-7361-494f-b033-b9fdcc1823fe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=451380437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_lc_escalation.451380437 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/31.kmac_lc_escalation/latest


Test location /workspace/coverage/default/31.kmac_long_msg_and_output.1796455513
Short name T979
Test name
Test status
Simulation time 10052368848 ps
CPU time 219.46 seconds
Started Feb 04 02:05:13 PM PST 24
Finished Feb 04 02:08:55 PM PST 24
Peak memory 242456 kb
Host smart-cfa3c594-81a1-4e28-8c6c-cdfefbbf7cc3
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1796455513 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_long_msg_a
nd_output.1796455513 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/31.kmac_sideload.1418639735
Short name T370
Test name
Test status
Simulation time 18474410874 ps
CPU time 384.53 seconds
Started Feb 04 02:05:13 PM PST 24
Finished Feb 04 02:11:40 PM PST 24
Peak memory 251260 kb
Host smart-cd88483a-87c9-4517-9863-a1c6a01c7568
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1418639735 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_sideload.1418639735 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_sideload/latest


Test location /workspace/coverage/default/31.kmac_smoke.213832241
Short name T637
Test name
Test status
Simulation time 1774687435 ps
CPU time 35.57 seconds
Started Feb 04 02:05:13 PM PST 24
Finished Feb 04 02:05:51 PM PST 24
Peak memory 223912 kb
Host smart-7f2e3e89-c757-4cbc-b596-93373d49e2fc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=213832241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_smoke.213832241 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_smoke/latest


Test location /workspace/coverage/default/31.kmac_stress_all.3894103540
Short name T254
Test name
Test status
Simulation time 57558034781 ps
CPU time 772.58 seconds
Started Feb 04 02:05:25 PM PST 24
Finished Feb 04 02:18:23 PM PST 24
Peak memory 320516 kb
Host smart-be672963-590c-446b-985f-4d40b00d4656
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3894103540 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all.3894103540 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_stress_all/latest


Test location /workspace/coverage/default/31.kmac_stress_all_with_rand_reset.1876585650
Short name T638
Test name
Test status
Simulation time 18796332249 ps
CPU time 375.75 seconds
Started Feb 04 02:05:27 PM PST 24
Finished Feb 04 02:11:47 PM PST 24
Peak memory 266244 kb
Host smart-70acb57b-fe64-44e4-af08-f7a21de110ee
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1876585650 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_stress_all_with_rand_reset.1876585650 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_kmac.2561203491
Short name T418
Test name
Test status
Simulation time 265387168 ps
CPU time 3.82 seconds
Started Feb 04 02:05:27 PM PST 24
Finished Feb 04 02:05:35 PM PST 24
Peak memory 217260 kb
Host smart-c8f2ad87-ea56-4c0c-a0c5-9ad8dfd849cb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2561203491 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 31.kmac_test_vectors_kmac.2561203491 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_kmac_xof.3986211803
Short name T697
Test name
Test status
Simulation time 65471976 ps
CPU time 4.33 seconds
Started Feb 04 02:05:24 PM PST 24
Finished Feb 04 02:05:34 PM PST 24
Peak memory 209228 kb
Host smart-0a6a3520-5e12-4211-b9f5-a007426ab878
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3986211803 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 31.kmac_test_vectors_kmac_xof.3986211803 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_224.1509873321
Short name T216
Test name
Test status
Simulation time 85340823529 ps
CPU time 1737.65 seconds
Started Feb 04 02:05:27 PM PST 24
Finished Feb 04 02:34:29 PM PST 24
Peak memory 397012 kb
Host smart-990a66d0-62bc-40ab-8706-f93865fbd2b9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1509873321 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_224.1509873321 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_256.3132228359
Short name T321
Test name
Test status
Simulation time 353582068967 ps
CPU time 1744.25 seconds
Started Feb 04 02:05:26 PM PST 24
Finished Feb 04 02:34:35 PM PST 24
Peak memory 367132 kb
Host smart-039840c0-0628-4a5d-9563-5dfd50d2926a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3132228359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_256.3132228359 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_384.2248852672
Short name T708
Test name
Test status
Simulation time 96592711146 ps
CPU time 1283.74 seconds
Started Feb 04 02:05:27 PM PST 24
Finished Feb 04 02:26:55 PM PST 24
Peak memory 337012 kb
Host smart-1ca65025-97a4-4053-ba39-176b2a9f3da8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2248852672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_384.2248852672 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_sha3_512.2570827213
Short name T489
Test name
Test status
Simulation time 10108568456 ps
CPU time 750.36 seconds
Started Feb 04 02:05:26 PM PST 24
Finished Feb 04 02:18:01 PM PST 24
Peak memory 295912 kb
Host smart-d7337d91-800f-4b29-a4b8-7f39dacac5f5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2570827213 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_sha3_512.2570827213 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_shake_128.4005776102
Short name T417
Test name
Test status
Simulation time 717090716608 ps
CPU time 4749.07 seconds
Started Feb 04 02:05:26 PM PST 24
Finished Feb 04 03:24:40 PM PST 24
Peak memory 650396 kb
Host smart-2e56201d-6052-45a0-bfa6-c18f96505ae0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=4005776102 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_128.4005776102 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/31.kmac_test_vectors_shake_256.2679181726
Short name T231
Test name
Test status
Simulation time 175426711404 ps
CPU time 3633.38 seconds
Started Feb 04 02:05:24 PM PST 24
Finished Feb 04 03:06:04 PM PST 24
Peak memory 571864 kb
Host smart-41ecb39a-6699-4711-b88e-ad71f67c3fbc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2679181726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.kmac_test_vectors_shake_256.2679181726 +enable_masking=0 +sw_key_masked=0
Directory /workspace/31.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/32.kmac_alert_test.38416077
Short name T511
Test name
Test status
Simulation time 35466982 ps
CPU time 0.77 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:06:22 PM PST 24
Peak memory 207664 kb
Host smart-3c5186db-f73c-4e06-9bbe-7a33bd21a3e3
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=38416077 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_co
v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_alert_test.38416077 +enable_mas
king=0 +sw_key_masked=0
Directory /workspace/32.kmac_alert_test/latest


Test location /workspace/coverage/default/32.kmac_app.2590204538
Short name T816
Test name
Test status
Simulation time 5151576363 ps
CPU time 23.53 seconds
Started Feb 04 02:06:00 PM PST 24
Finished Feb 04 02:06:26 PM PST 24
Peak memory 224128 kb
Host smart-54aae0f7-56b1-45f1-94a6-d7040d863947
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2590204538 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_app.2590204538 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_app/latest


Test location /workspace/coverage/default/32.kmac_burst_write.1783058010
Short name T1052
Test name
Test status
Simulation time 57580138096 ps
CPU time 201.05 seconds
Started Feb 04 02:05:35 PM PST 24
Finished Feb 04 02:09:04 PM PST 24
Peak memory 224140 kb
Host smart-8f490f02-a385-40c1-9d01-ffd2ae39ad68
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1783058010 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_burst_write.1783058010 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_burst_write/latest


Test location /workspace/coverage/default/32.kmac_entropy_refresh.3574135732
Short name T754
Test name
Test status
Simulation time 21921905179 ps
CPU time 166.01 seconds
Started Feb 04 02:05:49 PM PST 24
Finished Feb 04 02:08:36 PM PST 24
Peak memory 235924 kb
Host smart-e6a77dff-e061-43e4-8c3b-04468f28f0ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3574135732 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_entropy_refresh.3574135732 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/32.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/32.kmac_error.3586014037
Short name T1099
Test name
Test status
Simulation time 14242718553 ps
CPU time 93.63 seconds
Started Feb 04 02:05:58 PM PST 24
Finished Feb 04 02:07:36 PM PST 24
Peak memory 238156 kb
Host smart-e44cd187-ffc0-481f-9427-446094d88069
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3586014037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_error.3586014037 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_error/latest


Test location /workspace/coverage/default/32.kmac_key_error.1400267635
Short name T626
Test name
Test status
Simulation time 699947305 ps
CPU time 3.9 seconds
Started Feb 04 02:05:50 PM PST 24
Finished Feb 04 02:05:56 PM PST 24
Peak memory 207876 kb
Host smart-0d2e4235-16a1-46ab-a10d-46bbcb24202b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1400267635 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_key_error.1400267635 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_key_error/latest


Test location /workspace/coverage/default/32.kmac_lc_escalation.3658763859
Short name T540
Test name
Test status
Simulation time 78062213 ps
CPU time 1.26 seconds
Started Feb 04 02:05:58 PM PST 24
Finished Feb 04 02:06:03 PM PST 24
Peak memory 216232 kb
Host smart-691af093-8699-4b44-a4ba-d1f675034b64
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3658763859 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_lc_escalation.3658763859 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/32.kmac_lc_escalation/latest


Test location /workspace/coverage/default/32.kmac_long_msg_and_output.1268239341
Short name T494
Test name
Test status
Simulation time 64859158216 ps
CPU time 1859.43 seconds
Started Feb 04 02:05:34 PM PST 24
Finished Feb 04 02:36:42 PM PST 24
Peak memory 403900 kb
Host smart-449c97ce-3aab-4d75-bf02-fbbc9d1a265f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1268239341 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_long_msg_a
nd_output.1268239341 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/32.kmac_sideload.1438849349
Short name T1147
Test name
Test status
Simulation time 25180473427 ps
CPU time 264.94 seconds
Started Feb 04 02:05:33 PM PST 24
Finished Feb 04 02:10:07 PM PST 24
Peak memory 239636 kb
Host smart-bb60a9a5-61f2-4251-872d-d7414954af68
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1438849349 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_sideload.1438849349 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_sideload/latest


Test location /workspace/coverage/default/32.kmac_smoke.2637694834
Short name T605
Test name
Test status
Simulation time 4378220266 ps
CPU time 68.84 seconds
Started Feb 04 02:05:23 PM PST 24
Finished Feb 04 02:06:38 PM PST 24
Peak memory 219608 kb
Host smart-1edc499b-e4a6-4767-8e61-a6e8748f47a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2637694834 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_smoke.2637694834 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_smoke/latest


Test location /workspace/coverage/default/32.kmac_stress_all.2095976083
Short name T713
Test name
Test status
Simulation time 8679659919 ps
CPU time 629.62 seconds
Started Feb 04 02:06:15 PM PST 24
Finished Feb 04 02:16:47 PM PST 24
Peak memory 322684 kb
Host smart-b160ba37-d8cb-451a-a7eb-8c73170851c0
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2095976083 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all.2095976083 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_stress_all/latest


Test location /workspace/coverage/default/32.kmac_stress_all_with_rand_reset.2224350293
Short name T391
Test name
Test status
Simulation time 89249422812 ps
CPU time 1629.11 seconds
Started Feb 04 02:06:17 PM PST 24
Finished Feb 04 02:33:30 PM PST 24
Peak memory 332384 kb
Host smart-6904675b-e47d-460c-b13c-d90fb7c7d316
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2224350293 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_stress_all_with_rand_reset.2224350293 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_kmac.3053929046
Short name T410
Test name
Test status
Simulation time 460718516 ps
CPU time 4.15 seconds
Started Feb 04 02:06:01 PM PST 24
Finished Feb 04 02:06:09 PM PST 24
Peak memory 216864 kb
Host smart-cfe6520d-155d-44c4-9c71-3a872b5749f2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3053929046 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 32.kmac_test_vectors_kmac.3053929046 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_kmac_xof.2644366730
Short name T297
Test name
Test status
Simulation time 182666457 ps
CPU time 4.72 seconds
Started Feb 04 02:05:52 PM PST 24
Finished Feb 04 02:05:58 PM PST 24
Peak memory 208644 kb
Host smart-718b57f7-dca7-4127-81e3-e27044f5760c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2644366730 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 32.kmac_test_vectors_kmac_xof.2644366730 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_224.1645165896
Short name T337
Test name
Test status
Simulation time 77499915202 ps
CPU time 1509.29 seconds
Started Feb 04 02:05:37 PM PST 24
Finished Feb 04 02:30:52 PM PST 24
Peak memory 387284 kb
Host smart-7b26683f-0f00-46da-896a-b2b3589ace4a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1645165896 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_224.1645165896 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_256.4089075134
Short name T473
Test name
Test status
Simulation time 18520130969 ps
CPU time 1406.68 seconds
Started Feb 04 02:05:34 PM PST 24
Finished Feb 04 02:29:09 PM PST 24
Peak memory 374848 kb
Host smart-0dc837db-5e0f-4f75-9702-cca44b765c4e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4089075134 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_256.4089075134 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_384.841810537
Short name T438
Test name
Test status
Simulation time 283164040418 ps
CPU time 1370.2 seconds
Started Feb 04 02:05:36 PM PST 24
Finished Feb 04 02:28:33 PM PST 24
Peak memory 326464 kb
Host smart-40c993ca-40bf-4cbf-aff9-05f266e12670
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=841810537 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_384.841810537 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_sha3_512.1504485134
Short name T5
Test name
Test status
Simulation time 9551627259 ps
CPU time 789.54 seconds
Started Feb 04 02:05:52 PM PST 24
Finished Feb 04 02:19:04 PM PST 24
Peak memory 295560 kb
Host smart-402ca35a-228a-40dc-8347-22596c8cab61
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1504485134 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_sha3_512.1504485134 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_shake_128.1076568215
Short name T493
Test name
Test status
Simulation time 2357199446283 ps
CPU time 6277.59 seconds
Started Feb 04 02:05:51 PM PST 24
Finished Feb 04 03:50:31 PM PST 24
Peak memory 659592 kb
Host smart-9fdddd0f-f940-43d1-b9a7-2abfc49e4a37
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1076568215 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_128.1076568215 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/32.kmac_test_vectors_shake_256.1781159535
Short name T1016
Test name
Test status
Simulation time 153497842904 ps
CPU time 4058.78 seconds
Started Feb 04 02:06:00 PM PST 24
Finished Feb 04 03:13:42 PM PST 24
Peak memory 564400 kb
Host smart-a5d3f8bc-8ead-4c34-9941-a099cd424b4c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1781159535 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.kmac_test_vectors_shake_256.1781159535 +enable_masking=0 +sw_key_masked=0
Directory /workspace/32.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/33.kmac_alert_test.3699495828
Short name T705
Test name
Test status
Simulation time 72895478 ps
CPU time 0.87 seconds
Started Feb 04 02:06:30 PM PST 24
Finished Feb 04 02:06:32 PM PST 24
Peak memory 207656 kb
Host smart-fc7288b0-606d-4050-85aa-2d0abc63fa0e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3699495828 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_alert_test.3699495828 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_alert_test/latest


Test location /workspace/coverage/default/33.kmac_app.315103025
Short name T484
Test name
Test status
Simulation time 10217788856 ps
CPU time 178.93 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:09:22 PM PST 24
Peak memory 236396 kb
Host smart-7ced6894-1514-4fd8-836a-fc84c338a9d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=315103025 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_app.315103025 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_app/latest


Test location /workspace/coverage/default/33.kmac_burst_write.2581936330
Short name T522
Test name
Test status
Simulation time 23361050052 ps
CPU time 480.35 seconds
Started Feb 04 02:06:17 PM PST 24
Finished Feb 04 02:14:21 PM PST 24
Peak memory 229320 kb
Host smart-4158c759-8541-4633-9621-6903188f7701
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2581936330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_burst_write.2581936330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_burst_write/latest


Test location /workspace/coverage/default/33.kmac_entropy_refresh.3048969617
Short name T660
Test name
Test status
Simulation time 14968902997 ps
CPU time 33.7 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:06:57 PM PST 24
Peak memory 223836 kb
Host smart-db27ff97-99b8-4de6-ba9e-ae6b7cd8dda1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3048969617 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_entropy_refresh.3048969617 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/33.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/33.kmac_error.2870823130
Short name T468
Test name
Test status
Simulation time 1416462481 ps
CPU time 36.01 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:06:59 PM PST 24
Peak memory 233000 kb
Host smart-9226490d-442c-43b9-8322-77ca446d07b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2870823130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_error.2870823130 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_error/latest


Test location /workspace/coverage/default/33.kmac_key_error.647008279
Short name T20
Test name
Test status
Simulation time 411205446 ps
CPU time 1.73 seconds
Started Feb 04 02:06:17 PM PST 24
Finished Feb 04 02:06:22 PM PST 24
Peak memory 207944 kb
Host smart-1ce39eaa-d6c4-48fd-9ea3-83aa6f6d3fc4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=647008279 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_key_error.647008279 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_key_error/latest


Test location /workspace/coverage/default/33.kmac_lc_escalation.269074225
Short name T413
Test name
Test status
Simulation time 1216284734 ps
CPU time 16.39 seconds
Started Feb 04 02:06:32 PM PST 24
Finished Feb 04 02:06:49 PM PST 24
Peak memory 224296 kb
Host smart-afed4953-c975-4271-82f3-67e271ab890d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=269074225 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_lc_escalation.269074225 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/33.kmac_lc_escalation/latest


Test location /workspace/coverage/default/33.kmac_long_msg_and_output.2682917169
Short name T943
Test name
Test status
Simulation time 17388521593 ps
CPU time 452.02 seconds
Started Feb 04 02:06:15 PM PST 24
Finished Feb 04 02:13:48 PM PST 24
Peak memory 264148 kb
Host smart-3c896b79-1fd3-4d85-95bb-7296258b1075
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2682917169 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_long_msg_a
nd_output.2682917169 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/33.kmac_sideload.661525547
Short name T838
Test name
Test status
Simulation time 30485947905 ps
CPU time 331.24 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:11:52 PM PST 24
Peak memory 247120 kb
Host smart-b5645e1d-e3a0-4182-8bab-27159d6327fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=661525547 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_sideload.661525547 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_sideload/latest


Test location /workspace/coverage/default/33.kmac_smoke.4237689035
Short name T685
Test name
Test status
Simulation time 6204783085 ps
CPU time 17.41 seconds
Started Feb 04 02:06:16 PM PST 24
Finished Feb 04 02:06:36 PM PST 24
Peak memory 218492 kb
Host smart-7d10f192-8736-4a29-a0c2-3e7749834c46
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4237689035 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_smoke.4237689035 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_smoke/latest


Test location /workspace/coverage/default/33.kmac_stress_all.2668839679
Short name T113
Test name
Test status
Simulation time 2844956644 ps
CPU time 47.32 seconds
Started Feb 04 02:06:28 PM PST 24
Finished Feb 04 02:07:17 PM PST 24
Peak memory 224048 kb
Host smart-ff5a77d8-0a6f-4665-84c7-d6f7d112c937
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2668839679 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_stress_all.2668839679 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_stress_all/latest


Test location /workspace/coverage/default/33.kmac_stress_all_with_rand_reset.1131911115
Short name T694
Test name
Test status
Simulation time 14791875093 ps
CPU time 999.01 seconds
Started Feb 04 02:06:29 PM PST 24
Finished Feb 04 02:23:09 PM PST 24
Peak memory 331780 kb
Host smart-c4fb82a8-4cfb-417c-8517-937a930c4b6f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1131911115 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_stress_all_with_rand_reset.1131911115 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_kmac.719463322
Short name T616
Test name
Test status
Simulation time 1026123476 ps
CPU time 5.35 seconds
Started Feb 04 02:06:17 PM PST 24
Finished Feb 04 02:06:25 PM PST 24
Peak memory 216916 kb
Host smart-6d7085a2-352c-43a8-97fe-0ae48599855c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=719463322 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 33.kmac_test_vectors_kmac.719463322 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_kmac_xof.3247409275
Short name T686
Test name
Test status
Simulation time 686682627 ps
CPU time 4.92 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:06:28 PM PST 24
Peak memory 208796 kb
Host smart-46137723-262b-4e54-8e47-ed481f4d052e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3247409275 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 33.kmac_test_vectors_kmac_xof.3247409275 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_224.462974393
Short name T432
Test name
Test status
Simulation time 98132113220 ps
CPU time 1923.53 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:38:27 PM PST 24
Peak memory 387172 kb
Host smart-452a94bf-bdfe-4805-b00b-08a839bb9f09
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=462974393 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_224.462974393 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_256.2973200435
Short name T885
Test name
Test status
Simulation time 339722385825 ps
CPU time 1857.01 seconds
Started Feb 04 02:06:16 PM PST 24
Finished Feb 04 02:37:17 PM PST 24
Peak memory 373956 kb
Host smart-4216b832-31b3-456d-abe1-3a8f8aa5c5e9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2973200435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_256.2973200435 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_384.2499231120
Short name T824
Test name
Test status
Simulation time 47616746518 ps
CPU time 1343.37 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 02:28:47 PM PST 24
Peak memory 333052 kb
Host smart-c1e52372-9583-440e-80b8-51f5ee18a7c0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2499231120 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_384.2499231120 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_sha3_512.3979277987
Short name T280
Test name
Test status
Simulation time 9409214205 ps
CPU time 785 seconds
Started Feb 04 02:06:19 PM PST 24
Finished Feb 04 02:19:29 PM PST 24
Peak memory 293068 kb
Host smart-5f29b6f4-9ae1-4299-971a-d83c84dc955d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3979277987 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_sha3_512.3979277987 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_shake_128.2390894883
Short name T449
Test name
Test status
Simulation time 695479325092 ps
CPU time 4398.47 seconds
Started Feb 04 02:06:18 PM PST 24
Finished Feb 04 03:19:42 PM PST 24
Peak memory 661064 kb
Host smart-84367968-2b09-41e5-92af-adc7fe5eb963
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2390894883 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_128.2390894883 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/33.kmac_test_vectors_shake_256.3604309280
Short name T1130
Test name
Test status
Simulation time 239103827313 ps
CPU time 3419.32 seconds
Started Feb 04 02:06:15 PM PST 24
Finished Feb 04 03:03:18 PM PST 24
Peak memory 555384 kb
Host smart-b41806c9-9743-4f85-a29f-bf079137245d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3604309280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.kmac_test_vectors_shake_256.3604309280 +enable_masking=0 +sw_key_masked=0
Directory /workspace/33.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/34.kmac_alert_test.810316384
Short name T1125
Test name
Test status
Simulation time 16750903 ps
CPU time 0.77 seconds
Started Feb 04 02:07:01 PM PST 24
Finished Feb 04 02:07:09 PM PST 24
Peak memory 207780 kb
Host smart-bd7f2af0-e560-40f1-96f7-e2de8a9a028e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=810316384 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_alert_test.810316384 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/34.kmac_alert_test/latest


Test location /workspace/coverage/default/34.kmac_app.1584730051
Short name T652
Test name
Test status
Simulation time 1464949448 ps
CPU time 39.46 seconds
Started Feb 04 02:06:42 PM PST 24
Finished Feb 04 02:07:23 PM PST 24
Peak memory 224092 kb
Host smart-56fd9b9e-585f-43e7-b6fb-f8daee781f52
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1584730051 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_app.1584730051 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_app/latest


Test location /workspace/coverage/default/34.kmac_burst_write.2610657606
Short name T928
Test name
Test status
Simulation time 74230551334 ps
CPU time 149.41 seconds
Started Feb 04 02:06:28 PM PST 24
Finished Feb 04 02:09:00 PM PST 24
Peak memory 224128 kb
Host smart-51e492d9-5188-427c-8a89-1ce3a917bb5b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2610657606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_burst_write.2610657606 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_burst_write/latest


Test location /workspace/coverage/default/34.kmac_entropy_refresh.3683186361
Short name T681
Test name
Test status
Simulation time 31403322898 ps
CPU time 213.62 seconds
Started Feb 04 02:06:40 PM PST 24
Finished Feb 04 02:10:15 PM PST 24
Peak memory 238324 kb
Host smart-16b87f7a-c0ec-4a83-be76-a70402de44e2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3683186361 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_entropy_refresh.3683186361 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/34.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/34.kmac_error.362310607
Short name T732
Test name
Test status
Simulation time 9175642199 ps
CPU time 177.08 seconds
Started Feb 04 02:06:37 PM PST 24
Finished Feb 04 02:09:38 PM PST 24
Peak memory 248580 kb
Host smart-7302b724-1f98-41f9-96f8-8b31fd76cc1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=362310607 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_error.362310607 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_error/latest


Test location /workspace/coverage/default/34.kmac_key_error.3518772234
Short name T415
Test name
Test status
Simulation time 1462490620 ps
CPU time 4.19 seconds
Started Feb 04 02:06:39 PM PST 24
Finished Feb 04 02:06:46 PM PST 24
Peak memory 207924 kb
Host smart-2697fd37-f103-4b0f-a578-a652682dabb8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3518772234 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_key_error.3518772234 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_key_error/latest


Test location /workspace/coverage/default/34.kmac_lc_escalation.804937961
Short name T1117
Test name
Test status
Simulation time 153607505 ps
CPU time 1.31 seconds
Started Feb 04 02:06:55 PM PST 24
Finished Feb 04 02:07:02 PM PST 24
Peak memory 220032 kb
Host smart-1b12b1f0-b624-4f85-a301-2b06f307bff0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=804937961 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_lc_escalation.804937961 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/34.kmac_lc_escalation/latest


Test location /workspace/coverage/default/34.kmac_long_msg_and_output.4048270123
Short name T169
Test name
Test status
Simulation time 98398957814 ps
CPU time 3105.02 seconds
Started Feb 04 02:06:28 PM PST 24
Finished Feb 04 02:58:15 PM PST 24
Peak memory 501480 kb
Host smart-2ad465a9-8a75-40b3-87f8-0af79d250fa5
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4048270123 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_long_msg_a
nd_output.4048270123 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/34.kmac_sideload.1268871309
Short name T301
Test name
Test status
Simulation time 15634422555 ps
CPU time 443.63 seconds
Started Feb 04 02:06:27 PM PST 24
Finished Feb 04 02:13:54 PM PST 24
Peak memory 253668 kb
Host smart-130cca7c-32e3-4826-94e3-7354e39ff015
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1268871309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_sideload.1268871309 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_sideload/latest


Test location /workspace/coverage/default/34.kmac_smoke.1852253769
Short name T512
Test name
Test status
Simulation time 5882734742 ps
CPU time 58.97 seconds
Started Feb 04 02:06:28 PM PST 24
Finished Feb 04 02:07:29 PM PST 24
Peak memory 219420 kb
Host smart-602a25b0-3d62-4e79-85d5-265f6949a2a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1852253769 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_smoke.1852253769 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_smoke/latest


Test location /workspace/coverage/default/34.kmac_stress_all.819434672
Short name T27
Test name
Test status
Simulation time 3656549338 ps
CPU time 78.76 seconds
Started Feb 04 02:06:56 PM PST 24
Finished Feb 04 02:08:23 PM PST 24
Peak memory 248988 kb
Host smart-47b9ec3d-0e36-452a-a20e-203ae8ab7501
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=819434672 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all.819434672 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_stress_all/latest


Test location /workspace/coverage/default/34.kmac_stress_all_with_rand_reset.4128971724
Short name T575
Test name
Test status
Simulation time 52827886587 ps
CPU time 1726.21 seconds
Started Feb 04 02:06:58 PM PST 24
Finished Feb 04 02:35:52 PM PST 24
Peak memory 414316 kb
Host smart-adbca63f-1c3f-4d7f-9c53-986d0726567a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4128971724 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_stress_all_with_rand_reset.4128971724 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_kmac.1277744156
Short name T439
Test name
Test status
Simulation time 273183673 ps
CPU time 4.07 seconds
Started Feb 04 02:06:27 PM PST 24
Finished Feb 04 02:06:34 PM PST 24
Peak memory 217008 kb
Host smart-0941a369-ac85-4409-a8d7-cbe3be24f40e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1277744156 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 34.kmac_test_vectors_kmac.1277744156 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_kmac_xof.2733443769
Short name T352
Test name
Test status
Simulation time 234138376 ps
CPU time 5.25 seconds
Started Feb 04 02:06:38 PM PST 24
Finished Feb 04 02:06:47 PM PST 24
Peak memory 209336 kb
Host smart-54dc0aa1-eb23-4f7f-967d-e95a96bcd2e9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2733443769 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 34.kmac_test_vectors_kmac_xof.2733443769 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_224.228200773
Short name T1141
Test name
Test status
Simulation time 280406947336 ps
CPU time 1767.15 seconds
Started Feb 04 02:06:32 PM PST 24
Finished Feb 04 02:36:01 PM PST 24
Peak memory 389448 kb
Host smart-53bdbfa5-25a6-4c33-b2c9-9c61e512cc3a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=228200773 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_224.228200773 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_256.159129797
Short name T888
Test name
Test status
Simulation time 246637396362 ps
CPU time 1697.37 seconds
Started Feb 04 02:06:31 PM PST 24
Finished Feb 04 02:34:49 PM PST 24
Peak memory 377496 kb
Host smart-5fd82caa-c421-48d7-b9f3-e61e7a5feb64
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=159129797 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_256.159129797 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_384.1480960091
Short name T799
Test name
Test status
Simulation time 91467710045 ps
CPU time 1351.72 seconds
Started Feb 04 02:06:29 PM PST 24
Finished Feb 04 02:29:02 PM PST 24
Peak memory 327504 kb
Host smart-7ccf626c-bdb9-46dd-93d7-c9ff718a1e12
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1480960091 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_384.1480960091 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_sha3_512.1574203839
Short name T679
Test name
Test status
Simulation time 10098004256 ps
CPU time 844.83 seconds
Started Feb 04 02:06:31 PM PST 24
Finished Feb 04 02:20:37 PM PST 24
Peak memory 299084 kb
Host smart-6aa2a630-08b6-4a50-92b7-8e96838e9c69
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1574203839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_sha3_512.1574203839 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_shake_128.2498300059
Short name T300
Test name
Test status
Simulation time 175575828283 ps
CPU time 4715.19 seconds
Started Feb 04 02:06:33 PM PST 24
Finished Feb 04 03:25:10 PM PST 24
Peak memory 649776 kb
Host smart-00fec816-ac97-42fe-8fc7-80505066757c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2498300059 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_128.2498300059 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/34.kmac_test_vectors_shake_256.2403859067
Short name T487
Test name
Test status
Simulation time 1794796180749 ps
CPU time 4020.11 seconds
Started Feb 04 02:06:28 PM PST 24
Finished Feb 04 03:13:31 PM PST 24
Peak memory 556684 kb
Host smart-73f3d882-3d84-4306-b5d1-1b86b8528b53
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2403859067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.kmac_test_vectors_shake_256.2403859067 +enable_masking=0 +sw_key_masked=0
Directory /workspace/34.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/35.kmac_alert_test.298513698
Short name T695
Test name
Test status
Simulation time 18589227 ps
CPU time 0.77 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:07:27 PM PST 24
Peak memory 207668 kb
Host smart-477b4c75-c267-45d5-a55d-cb6a003a6838
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=298513698 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_alert_test.298513698 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/35.kmac_alert_test/latest


Test location /workspace/coverage/default/35.kmac_app.1866040131
Short name T19
Test name
Test status
Simulation time 82454124761 ps
CPU time 279.01 seconds
Started Feb 04 02:07:12 PM PST 24
Finished Feb 04 02:11:53 PM PST 24
Peak memory 241920 kb
Host smart-205d53cb-285a-497b-8390-b5d700a2d8b5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1866040131 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_app.1866040131 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_app/latest


Test location /workspace/coverage/default/35.kmac_burst_write.1107532301
Short name T533
Test name
Test status
Simulation time 22076910401 ps
CPU time 682.38 seconds
Started Feb 04 02:06:53 PM PST 24
Finished Feb 04 02:18:17 PM PST 24
Peak memory 232624 kb
Host smart-da1ae593-9bce-4b14-8f6d-11d8d5a2348b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1107532301 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_burst_write.1107532301 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_burst_write/latest


Test location /workspace/coverage/default/35.kmac_entropy_refresh.446912892
Short name T446
Test name
Test status
Simulation time 3807765185 ps
CPU time 65.09 seconds
Started Feb 04 02:07:13 PM PST 24
Finished Feb 04 02:08:21 PM PST 24
Peak memory 225936 kb
Host smart-10940f46-c126-4f18-ade8-6377d78a0dce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=446912892 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_entropy_refresh.446912892 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/35.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/35.kmac_error.1075298280
Short name T1126
Test name
Test status
Simulation time 11901053870 ps
CPU time 195.97 seconds
Started Feb 04 02:07:12 PM PST 24
Finished Feb 04 02:10:30 PM PST 24
Peak memory 249344 kb
Host smart-457f13bd-b9ca-43ff-beb4-dbe0b0edc24e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1075298280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_error.1075298280 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_error/latest


Test location /workspace/coverage/default/35.kmac_key_error.4271868574
Short name T24
Test name
Test status
Simulation time 3783785307 ps
CPU time 6.9 seconds
Started Feb 04 02:07:13 PM PST 24
Finished Feb 04 02:07:23 PM PST 24
Peak memory 207928 kb
Host smart-43cf42b4-7547-4c2d-9b5d-39abf70ffcba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4271868574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_key_error.4271868574 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_key_error/latest


Test location /workspace/coverage/default/35.kmac_lc_escalation.476602384
Short name T981
Test name
Test status
Simulation time 89690899 ps
CPU time 1.12 seconds
Started Feb 04 02:07:11 PM PST 24
Finished Feb 04 02:07:14 PM PST 24
Peak memory 216204 kb
Host smart-0400d90c-ebe1-4600-85a7-4c45c07ccdb7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=476602384 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_lc_escalation.476602384 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/35.kmac_lc_escalation/latest


Test location /workspace/coverage/default/35.kmac_long_msg_and_output.1326444183
Short name T719
Test name
Test status
Simulation time 1429266656934 ps
CPU time 2555.16 seconds
Started Feb 04 02:07:02 PM PST 24
Finished Feb 04 02:49:43 PM PST 24
Peak memory 443528 kb
Host smart-353cfe2b-b080-4a9d-958c-aea045d4fa7b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1326444183 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_long_msg_a
nd_output.1326444183 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/35.kmac_sideload.1029378581
Short name T948
Test name
Test status
Simulation time 18394198914 ps
CPU time 392.6 seconds
Started Feb 04 02:06:56 PM PST 24
Finished Feb 04 02:13:37 PM PST 24
Peak memory 250500 kb
Host smart-46a8e88d-ac4d-4034-8d8f-f9a77bd26096
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1029378581 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_sideload.1029378581 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_sideload/latest


Test location /workspace/coverage/default/35.kmac_smoke.4161731869
Short name T542
Test name
Test status
Simulation time 1279784051 ps
CPU time 36.99 seconds
Started Feb 04 02:07:03 PM PST 24
Finished Feb 04 02:07:45 PM PST 24
Peak memory 218352 kb
Host smart-0c7eed11-e2b4-4750-876c-29218b7fcd01
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4161731869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_smoke.4161731869 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_smoke/latest


Test location /workspace/coverage/default/35.kmac_stress_all.2212169150
Short name T634
Test name
Test status
Simulation time 19440178823 ps
CPU time 1543.61 seconds
Started Feb 04 02:07:13 PM PST 24
Finished Feb 04 02:33:00 PM PST 24
Peak memory 405632 kb
Host smart-0c63860f-63c4-4da6-a6d0-8d8d82122ded
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2212169150 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_stress_all.2212169150 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_stress_all/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_kmac.2497765304
Short name T450
Test name
Test status
Simulation time 135855156 ps
CPU time 3.97 seconds
Started Feb 04 02:07:13 PM PST 24
Finished Feb 04 02:07:20 PM PST 24
Peak memory 208928 kb
Host smart-ec8af89e-7ffa-4bb5-b4e6-d993567e4354
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2497765304 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 35.kmac_test_vectors_kmac.2497765304 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_kmac_xof.2611757712
Short name T238
Test name
Test status
Simulation time 867515796 ps
CPU time 5.41 seconds
Started Feb 04 02:07:12 PM PST 24
Finished Feb 04 02:07:20 PM PST 24
Peak memory 209356 kb
Host smart-5b4982ff-5af6-4e94-a037-67d92b5a23de
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2611757712 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 35.kmac_test_vectors_kmac_xof.2611757712 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_224.3541462470
Short name T1152
Test name
Test status
Simulation time 74705135803 ps
CPU time 1589.57 seconds
Started Feb 04 02:07:00 PM PST 24
Finished Feb 04 02:33:37 PM PST 24
Peak memory 389048 kb
Host smart-5b6a4fd0-194e-49ce-b234-1043b1074f09
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3541462470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_224.3541462470 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_256.198520008
Short name T119
Test name
Test status
Simulation time 358516605930 ps
CPU time 1666.98 seconds
Started Feb 04 02:07:02 PM PST 24
Finished Feb 04 02:34:55 PM PST 24
Peak memory 371824 kb
Host smart-7825d77d-25d9-4f67-9379-7c245be8a38e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=198520008 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_256.198520008 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_384.2117754233
Short name T1151
Test name
Test status
Simulation time 27330514154 ps
CPU time 1167.74 seconds
Started Feb 04 02:07:01 PM PST 24
Finished Feb 04 02:26:35 PM PST 24
Peak memory 335224 kb
Host smart-407dec41-cf44-42fc-a2e4-6e12e0a5a094
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2117754233 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_384.2117754233 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_sha3_512.1470527689
Short name T801
Test name
Test status
Simulation time 641086672526 ps
CPU time 874.14 seconds
Started Feb 04 02:07:04 PM PST 24
Finished Feb 04 02:21:43 PM PST 24
Peak memory 291856 kb
Host smart-654e86be-82ff-4be0-911e-bd8ab22aa8c5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1470527689 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_sha3_512.1470527689 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_shake_128.788585953
Short name T729
Test name
Test status
Simulation time 634261175915 ps
CPU time 4663.4 seconds
Started Feb 04 02:06:59 PM PST 24
Finished Feb 04 03:24:50 PM PST 24
Peak memory 646988 kb
Host smart-7c6aafa1-3637-48a4-a477-fba310627b96
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=788585953 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_128.788585953 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/35.kmac_test_vectors_shake_256.553516810
Short name T622
Test name
Test status
Simulation time 887742475639 ps
CPU time 4376.55 seconds
Started Feb 04 02:07:13 PM PST 24
Finished Feb 04 03:20:13 PM PST 24
Peak memory 547176 kb
Host smart-dbaa820b-a249-4f5c-9163-ca72fc10a589
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=553516810 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.kmac_test_vectors_shake_256.553516810 +enable_masking=0 +sw_key_masked=0
Directory /workspace/35.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/36.kmac_alert_test.443591268
Short name T973
Test name
Test status
Simulation time 15205632 ps
CPU time 0.77 seconds
Started Feb 04 02:07:41 PM PST 24
Finished Feb 04 02:07:43 PM PST 24
Peak memory 207488 kb
Host smart-878b97a8-6927-423b-8d63-80d60ab18554
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=443591268 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_alert_test.443591268 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/36.kmac_alert_test/latest


Test location /workspace/coverage/default/36.kmac_app.1781828925
Short name T858
Test name
Test status
Simulation time 4384857576 ps
CPU time 46.41 seconds
Started Feb 04 02:07:22 PM PST 24
Finished Feb 04 02:08:11 PM PST 24
Peak memory 224044 kb
Host smart-bd45bcf1-16eb-4ad0-83e0-7ef8d55152a6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1781828925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_app.1781828925 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_app/latest


Test location /workspace/coverage/default/36.kmac_burst_write.782437421
Short name T734
Test name
Test status
Simulation time 19569042724 ps
CPU time 502.72 seconds
Started Feb 04 02:07:22 PM PST 24
Finished Feb 04 02:15:47 PM PST 24
Peak memory 231188 kb
Host smart-6368ee90-9927-40ed-a1e8-1f0c1d43edde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=782437421 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_burst_write.782437421 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_burst_write/latest


Test location /workspace/coverage/default/36.kmac_entropy_refresh.107181881
Short name T1076
Test name
Test status
Simulation time 20630934392 ps
CPU time 291.99 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:12:18 PM PST 24
Peak memory 242800 kb
Host smart-d60695c0-f2f7-4572-a381-64947d1f6119
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=107181881 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_entropy_refresh.107181881 +enable_masking=0 +sw
_key_masked=0
Directory /workspace/36.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/36.kmac_error.228358889
Short name T749
Test name
Test status
Simulation time 20302375785 ps
CPU time 59.82 seconds
Started Feb 04 02:07:22 PM PST 24
Finished Feb 04 02:08:24 PM PST 24
Peak memory 234332 kb
Host smart-75663975-6f88-4d74-9152-babc0d083c31
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=228358889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_error.228358889 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_error/latest


Test location /workspace/coverage/default/36.kmac_key_error.1198510937
Short name T968
Test name
Test status
Simulation time 4297656862 ps
CPU time 5.59 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:07:32 PM PST 24
Peak memory 207996 kb
Host smart-c0b1731d-89ac-4f08-8c2f-478b04710e2d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1198510937 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_key_error.1198510937 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_key_error/latest


Test location /workspace/coverage/default/36.kmac_lc_escalation.3058988914
Short name T48
Test name
Test status
Simulation time 1143571280 ps
CPU time 31.02 seconds
Started Feb 04 02:07:23 PM PST 24
Finished Feb 04 02:07:57 PM PST 24
Peak memory 232416 kb
Host smart-f5522434-432d-424c-8cd8-9f494543fa3b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3058988914 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_lc_escalation.3058988914 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/36.kmac_lc_escalation/latest


Test location /workspace/coverage/default/36.kmac_long_msg_and_output.2122528099
Short name T593
Test name
Test status
Simulation time 21136914732 ps
CPU time 645.77 seconds
Started Feb 04 02:07:25 PM PST 24
Finished Feb 04 02:18:13 PM PST 24
Peak memory 293748 kb
Host smart-41b10277-f373-495a-a610-504dff1d9100
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2122528099 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_long_msg_a
nd_output.2122528099 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/36.kmac_sideload.996124373
Short name T800
Test name
Test status
Simulation time 29998866955 ps
CPU time 210.21 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:10:57 PM PST 24
Peak memory 234856 kb
Host smart-e5def6f1-32c0-457d-bb61-1f43fe3df3b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=996124373 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_sideload.996124373 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_sideload/latest


Test location /workspace/coverage/default/36.kmac_smoke.3684675517
Short name T303
Test name
Test status
Simulation time 853911590 ps
CPU time 43.28 seconds
Started Feb 04 02:07:22 PM PST 24
Finished Feb 04 02:08:08 PM PST 24
Peak memory 218800 kb
Host smart-df72eda8-80ca-453a-9b9e-845cd6bf683c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3684675517 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_smoke.3684675517 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_smoke/latest


Test location /workspace/coverage/default/36.kmac_stress_all.3304957056
Short name T765
Test name
Test status
Simulation time 10413115960 ps
CPU time 441.58 seconds
Started Feb 04 02:07:21 PM PST 24
Finished Feb 04 02:14:46 PM PST 24
Peak memory 282976 kb
Host smart-ed37d48e-76b8-42c7-b213-40dba2b18d5f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3304957056 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all.3304957056 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_stress_all/latest


Test location /workspace/coverage/default/36.kmac_stress_all_with_rand_reset.1537476502
Short name T750
Test name
Test status
Simulation time 143870157183 ps
CPU time 1403.15 seconds
Started Feb 04 02:07:38 PM PST 24
Finished Feb 04 02:31:05 PM PST 24
Peak memory 353116 kb
Host smart-5ac60311-bd22-4b99-961c-39e80daf8ecc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1537476502 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_stress_all_with_rand_reset.1537476502 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_kmac.2538893315
Short name T802
Test name
Test status
Simulation time 243629773 ps
CPU time 4.88 seconds
Started Feb 04 02:07:23 PM PST 24
Finished Feb 04 02:07:31 PM PST 24
Peak memory 209300 kb
Host smart-3c35a001-8779-4d8e-b029-97538bb57a51
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2538893315 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 36.kmac_test_vectors_kmac.2538893315 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_kmac_xof.4285398045
Short name T700
Test name
Test status
Simulation time 175375062 ps
CPU time 4.78 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:07:31 PM PST 24
Peak memory 217516 kb
Host smart-50abe8ee-d50e-48c8-b30e-cf3abd0743bc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4285398045 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 36.kmac_test_vectors_kmac_xof.4285398045 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_224.3205370313
Short name T662
Test name
Test status
Simulation time 18905099392 ps
CPU time 1602.07 seconds
Started Feb 04 02:07:21 PM PST 24
Finished Feb 04 02:34:07 PM PST 24
Peak memory 393608 kb
Host smart-95b27a7f-ea86-492c-ae75-61303ef949cd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3205370313 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_224.3205370313 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_256.2745462170
Short name T213
Test name
Test status
Simulation time 480242855160 ps
CPU time 1952.68 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:39:59 PM PST 24
Peak memory 373220 kb
Host smart-b146bb02-ad3c-4adf-bbc1-e2e22f94e903
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2745462170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_256.2745462170 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_384.2172150499
Short name T648
Test name
Test status
Simulation time 70197841774 ps
CPU time 1483.37 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:32:10 PM PST 24
Peak memory 334800 kb
Host smart-096f5738-771c-472b-8da5-21cc4a22f04f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2172150499 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_384.2172150499 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_sha3_512.2567286436
Short name T941
Test name
Test status
Simulation time 19167064525 ps
CPU time 725.51 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 02:19:33 PM PST 24
Peak memory 295608 kb
Host smart-e4d19d74-bc71-4957-80ca-fbf1dfa76e2e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2567286436 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_sha3_512.2567286436 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_shake_128.3298550329
Short name T573
Test name
Test status
Simulation time 256883942391 ps
CPU time 4254.98 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 03:18:22 PM PST 24
Peak memory 659888 kb
Host smart-a758733a-e8ea-4587-9557-d2a309a16e88
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3298550329 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_128.3298550329 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/36.kmac_test_vectors_shake_256.2239397782
Short name T306
Test name
Test status
Simulation time 179416078453 ps
CPU time 3374.48 seconds
Started Feb 04 02:07:24 PM PST 24
Finished Feb 04 03:03:41 PM PST 24
Peak memory 557536 kb
Host smart-e37f6e59-51fc-49da-9b7e-a9057193dfa8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2239397782 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.kmac_test_vectors_shake_256.2239397782 +enable_masking=0 +sw_key_masked=0
Directory /workspace/36.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/37.kmac_alert_test.750807451
Short name T541
Test name
Test status
Simulation time 20105242 ps
CPU time 0.82 seconds
Started Feb 04 02:08:11 PM PST 24
Finished Feb 04 02:08:13 PM PST 24
Peak memory 207684 kb
Host smart-4434a7dd-b67d-43d1-9a07-3cdf626daa36
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=750807451 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_alert_test.750807451 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/37.kmac_alert_test/latest


Test location /workspace/coverage/default/37.kmac_app.1246786151
Short name T954
Test name
Test status
Simulation time 4293418176 ps
CPU time 186.9 seconds
Started Feb 04 02:07:54 PM PST 24
Finished Feb 04 02:11:02 PM PST 24
Peak memory 241296 kb
Host smart-2c64e345-19bc-41ad-bdaa-cbe7e9cba5ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1246786151 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_app.1246786151 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_app/latest


Test location /workspace/coverage/default/37.kmac_burst_write.402235866
Short name T293
Test name
Test status
Simulation time 22225707181 ps
CPU time 367.44 seconds
Started Feb 04 02:07:46 PM PST 24
Finished Feb 04 02:13:58 PM PST 24
Peak memory 227464 kb
Host smart-225b2798-df3f-42d5-88cb-de3aacd9e892
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=402235866 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_burst_write.402235866 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_burst_write/latest


Test location /workspace/coverage/default/37.kmac_entropy_refresh.1389415397
Short name T1091
Test name
Test status
Simulation time 10196331023 ps
CPU time 68.58 seconds
Started Feb 04 02:07:56 PM PST 24
Finished Feb 04 02:09:05 PM PST 24
Peak memory 225568 kb
Host smart-908ef36f-788d-45ee-94e2-5dca54cd7987
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1389415397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_entropy_refresh.1389415397 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/37.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/37.kmac_key_error.2356590419
Short name T55
Test name
Test status
Simulation time 466236184 ps
CPU time 2.6 seconds
Started Feb 04 02:07:54 PM PST 24
Finished Feb 04 02:07:58 PM PST 24
Peak memory 207868 kb
Host smart-8b11faa6-a289-4fbd-8519-7ac33dfef450
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2356590419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_key_error.2356590419 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_key_error/latest


Test location /workspace/coverage/default/37.kmac_lc_escalation.1224669317
Short name T498
Test name
Test status
Simulation time 29484325 ps
CPU time 1.16 seconds
Started Feb 04 02:07:53 PM PST 24
Finished Feb 04 02:07:55 PM PST 24
Peak memory 219292 kb
Host smart-e2f4261f-5b6a-433f-828e-8ac61deb778f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1224669317 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_lc_escalation.1224669317 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/37.kmac_lc_escalation/latest


Test location /workspace/coverage/default/37.kmac_long_msg_and_output.1718070455
Short name T927
Test name
Test status
Simulation time 188762317489 ps
CPU time 742.08 seconds
Started Feb 04 02:07:39 PM PST 24
Finished Feb 04 02:20:04 PM PST 24
Peak memory 285244 kb
Host smart-f3ef07c9-79f9-4d7b-8047-c5499bb0929c
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1718070455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_long_msg_a
nd_output.1718070455 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/37.kmac_sideload.2724607998
Short name T249
Test name
Test status
Simulation time 4817000290 ps
CPU time 85.81 seconds
Started Feb 04 02:07:42 PM PST 24
Finished Feb 04 02:09:13 PM PST 24
Peak memory 227056 kb
Host smart-ed2b107d-0816-4eb0-9b30-4c3562f2daab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2724607998 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_sideload.2724607998 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_sideload/latest


Test location /workspace/coverage/default/37.kmac_smoke.1188053222
Short name T612
Test name
Test status
Simulation time 8791571876 ps
CPU time 37.91 seconds
Started Feb 04 02:07:48 PM PST 24
Finished Feb 04 02:08:29 PM PST 24
Peak memory 218780 kb
Host smart-93cba39b-0ece-4e76-8cf5-eba6d6179421
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1188053222 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_smoke.1188053222 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_smoke/latest


Test location /workspace/coverage/default/37.kmac_stress_all.3694275080
Short name T1154
Test name
Test status
Simulation time 204078373544 ps
CPU time 1335.23 seconds
Started Feb 04 02:07:54 PM PST 24
Finished Feb 04 02:30:10 PM PST 24
Peak memory 401260 kb
Host smart-f9d32f19-1e4d-4fb0-ac95-7d91c76469c4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3694275080 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_stress_all.3694275080 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_stress_all/latest


Test location /workspace/coverage/default/37.kmac_stress_all_with_rand_reset.109992678
Short name T286
Test name
Test status
Simulation time 38843057145 ps
CPU time 890.75 seconds
Started Feb 04 02:08:13 PM PST 24
Finished Feb 04 02:23:05 PM PST 24
Peak memory 298020 kb
Host smart-ad5f3acd-bd82-4541-b8c7-9c5d4ed44542
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=109992678 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_stress_all_with_rand_reset.109992678 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_kmac.3330153339
Short name T1090
Test name
Test status
Simulation time 976611601 ps
CPU time 5.7 seconds
Started Feb 04 02:07:55 PM PST 24
Finished Feb 04 02:08:01 PM PST 24
Peak memory 216940 kb
Host smart-288a84ac-dbe5-4f29-ba95-8cf3337f661e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3330153339 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 37.kmac_test_vectors_kmac.3330153339 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_kmac_xof.898209746
Short name T891
Test name
Test status
Simulation time 737874216 ps
CPU time 4.2 seconds
Started Feb 04 02:07:56 PM PST 24
Finished Feb 04 02:08:01 PM PST 24
Peak memory 217492 kb
Host smart-86aea96c-8f87-4543-ac9a-5b3282ddb0bd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=898209746 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 37.kmac_test_vectors_kmac_xof.898209746 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_224.2867294015
Short name T1078
Test name
Test status
Simulation time 66081163203 ps
CPU time 1777.37 seconds
Started Feb 04 02:07:39 PM PST 24
Finished Feb 04 02:37:20 PM PST 24
Peak memory 387036 kb
Host smart-fc62c512-2515-497b-9886-788101399aef
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2867294015 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_224.2867294015 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_256.1721344934
Short name T435
Test name
Test status
Simulation time 18425609081 ps
CPU time 1373.99 seconds
Started Feb 04 02:07:39 PM PST 24
Finished Feb 04 02:30:36 PM PST 24
Peak memory 372388 kb
Host smart-477ed6e2-93a1-4565-bad2-2946d40db382
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1721344934 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_256.1721344934 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_384.756851277
Short name T296
Test name
Test status
Simulation time 49641233551 ps
CPU time 1380.31 seconds
Started Feb 04 02:07:42 PM PST 24
Finished Feb 04 02:30:43 PM PST 24
Peak memory 339160 kb
Host smart-4ea02b18-9564-429e-907a-99cd4062eaca
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=756851277 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_384.756851277 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_sha3_512.1787689839
Short name T472
Test name
Test status
Simulation time 19799268976 ps
CPU time 734.11 seconds
Started Feb 04 02:07:45 PM PST 24
Finished Feb 04 02:20:05 PM PST 24
Peak memory 295032 kb
Host smart-8eb5eb43-881f-48cb-b331-2dc3d08079c7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1787689839 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_sha3_512.1787689839 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_shake_128.3895724087
Short name T196
Test name
Test status
Simulation time 1060464677549 ps
CPU time 5078.77 seconds
Started Feb 04 02:07:48 PM PST 24
Finished Feb 04 03:32:30 PM PST 24
Peak memory 640820 kb
Host smart-aee2973a-fe08-44a1-b182-9fd335d576f8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3895724087 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_128.3895724087 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/37.kmac_test_vectors_shake_256.669716098
Short name T654
Test name
Test status
Simulation time 404019120515 ps
CPU time 4104.22 seconds
Started Feb 04 02:07:46 PM PST 24
Finished Feb 04 03:16:15 PM PST 24
Peak memory 561864 kb
Host smart-e0bb04ae-75f5-4341-b91b-f4136ed9de34
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=669716098 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.kmac_test_vectors_shake_256.669716098 +enable_masking=0 +sw_key_masked=0
Directory /workspace/37.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/38.kmac_alert_test.3867717237
Short name T70
Test name
Test status
Simulation time 13021152 ps
CPU time 0.73 seconds
Started Feb 04 02:08:24 PM PST 24
Finished Feb 04 02:08:30 PM PST 24
Peak memory 207628 kb
Host smart-98884280-417c-430e-ba8e-5ad62c93d1a1
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3867717237 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_alert_test.3867717237 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_alert_test/latest


Test location /workspace/coverage/default/38.kmac_app.631486995
Short name T675
Test name
Test status
Simulation time 29227466037 ps
CPU time 288.8 seconds
Started Feb 04 02:08:25 PM PST 24
Finished Feb 04 02:13:19 PM PST 24
Peak memory 242552 kb
Host smart-029f39d6-2f72-44db-9a7b-e377b4b4c59c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=631486995 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_app.631486995 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_app/latest


Test location /workspace/coverage/default/38.kmac_burst_write.3680641690
Short name T1045
Test name
Test status
Simulation time 2837497619 ps
CPU time 59.64 seconds
Started Feb 04 02:08:26 PM PST 24
Finished Feb 04 02:09:30 PM PST 24
Peak memory 232336 kb
Host smart-f195388c-caad-42da-9216-3477d24bed46
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3680641690 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_burst_write.3680641690 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_burst_write/latest


Test location /workspace/coverage/default/38.kmac_entropy_refresh.2530464061
Short name T236
Test name
Test status
Simulation time 4029301479 ps
CPU time 142.41 seconds
Started Feb 04 02:08:27 PM PST 24
Finished Feb 04 02:10:53 PM PST 24
Peak memory 235024 kb
Host smart-7cc46366-69ef-4353-aca4-710f722b06f6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2530464061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_entropy_refresh.2530464061 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/38.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/38.kmac_error.4177216291
Short name T768
Test name
Test status
Simulation time 15391163977 ps
CPU time 54.82 seconds
Started Feb 04 02:08:34 PM PST 24
Finished Feb 04 02:09:30 PM PST 24
Peak memory 232356 kb
Host smart-ddb43696-5720-41fb-b407-70d27d9dbea9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4177216291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_error.4177216291 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_error/latest


Test location /workspace/coverage/default/38.kmac_key_error.753101599
Short name T57
Test name
Test status
Simulation time 1046030965 ps
CPU time 5.65 seconds
Started Feb 04 02:08:23 PM PST 24
Finished Feb 04 02:08:30 PM PST 24
Peak memory 207980 kb
Host smart-551981a8-4c5d-48ab-8c4b-8ff47bea418d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=753101599 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_key_error.753101599 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_key_error/latest


Test location /workspace/coverage/default/38.kmac_lc_escalation.925375262
Short name T645
Test name
Test status
Simulation time 412704347 ps
CPU time 1.36 seconds
Started Feb 04 02:08:25 PM PST 24
Finished Feb 04 02:08:32 PM PST 24
Peak memory 216360 kb
Host smart-cd7d0f5a-2fd7-4f6b-8d46-ba3a77d29e49
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=925375262 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_lc_escalation.925375262 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/38.kmac_lc_escalation/latest


Test location /workspace/coverage/default/38.kmac_long_msg_and_output.1467477433
Short name T832
Test name
Test status
Simulation time 109898656645 ps
CPU time 1955.37 seconds
Started Feb 04 02:08:11 PM PST 24
Finished Feb 04 02:40:48 PM PST 24
Peak memory 390888 kb
Host smart-237bf05e-3237-46b5-8123-f1aeac62277c
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1467477433 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_long_msg_a
nd_output.1467477433 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/38.kmac_sideload.3960254792
Short name T1088
Test name
Test status
Simulation time 8105108171 ps
CPU time 159.95 seconds
Started Feb 04 02:08:32 PM PST 24
Finished Feb 04 02:11:13 PM PST 24
Peak memory 234808 kb
Host smart-d698f5f8-14c4-418b-a539-bce0b86e16a2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3960254792 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_sideload.3960254792 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_sideload/latest


Test location /workspace/coverage/default/38.kmac_smoke.1338901498
Short name T268
Test name
Test status
Simulation time 150817574 ps
CPU time 7.94 seconds
Started Feb 04 02:08:10 PM PST 24
Finished Feb 04 02:08:20 PM PST 24
Peak memory 217904 kb
Host smart-65845fd9-0f1d-4c0d-a42a-0029ad476387
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1338901498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_smoke.1338901498 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_smoke/latest


Test location /workspace/coverage/default/38.kmac_stress_all.848586627
Short name T1116
Test name
Test status
Simulation time 56718949719 ps
CPU time 408.14 seconds
Started Feb 04 02:08:28 PM PST 24
Finished Feb 04 02:15:19 PM PST 24
Peak memory 267592 kb
Host smart-8b1d3635-2629-4006-9a55-d607aae2dc3d
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=848586627 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all.848586627 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_stress_all/latest


Test location /workspace/coverage/default/38.kmac_stress_all_with_rand_reset.1155672170
Short name T591
Test name
Test status
Simulation time 50496697413 ps
CPU time 1273.91 seconds
Started Feb 04 02:08:28 PM PST 24
Finished Feb 04 02:29:44 PM PST 24
Peak memory 321116 kb
Host smart-0dcf8916-36a1-4bb8-9fe8-00329b5b18e4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1155672170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_stress_all_with_rand_reset.1155672170 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_kmac.551761199
Short name T757
Test name
Test status
Simulation time 173059569 ps
CPU time 4.84 seconds
Started Feb 04 02:08:34 PM PST 24
Finished Feb 04 02:08:39 PM PST 24
Peak memory 217028 kb
Host smart-8e859c1b-b208-454e-b10a-872e8d59fee1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=551761199 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 38.kmac_test_vectors_kmac.551761199 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_kmac_xof.2171912450
Short name T267
Test name
Test status
Simulation time 1590881868 ps
CPU time 5.42 seconds
Started Feb 04 02:08:26 PM PST 24
Finished Feb 04 02:08:36 PM PST 24
Peak memory 209360 kb
Host smart-98615f38-16e1-4127-a412-96b0d1db2c06
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2171912450 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 38.kmac_test_vectors_kmac_xof.2171912450 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_224.3950867061
Short name T890
Test name
Test status
Simulation time 124727841129 ps
CPU time 1616.03 seconds
Started Feb 04 02:08:27 PM PST 24
Finished Feb 04 02:35:27 PM PST 24
Peak memory 389804 kb
Host smart-6b265b55-2983-42e5-87b5-6ae234031624
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3950867061 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_224.3950867061 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_256.3407670111
Short name T361
Test name
Test status
Simulation time 59153737709 ps
CPU time 1737.84 seconds
Started Feb 04 02:08:32 PM PST 24
Finished Feb 04 02:37:31 PM PST 24
Peak memory 362208 kb
Host smart-a87dabbe-4efb-4fcf-ad3b-ab2b6595c086
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3407670111 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_256.3407670111 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_384.4216376044
Short name T204
Test name
Test status
Simulation time 144723013938 ps
CPU time 1465.72 seconds
Started Feb 04 02:08:25 PM PST 24
Finished Feb 04 02:32:56 PM PST 24
Peak memory 336904 kb
Host smart-d621b7f3-7e20-4faf-a758-e03d826c745c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4216376044 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_384.4216376044 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_sha3_512.3718775239
Short name T629
Test name
Test status
Simulation time 130700604298 ps
CPU time 926.93 seconds
Started Feb 04 02:08:34 PM PST 24
Finished Feb 04 02:24:02 PM PST 24
Peak memory 294320 kb
Host smart-2ac39905-cc6e-4551-88dd-9e0cb55a38ba
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3718775239 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_sha3_512.3718775239 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_shake_128.535207832
Short name T787
Test name
Test status
Simulation time 304111119896 ps
CPU time 4890.43 seconds
Started Feb 04 02:08:26 PM PST 24
Finished Feb 04 03:30:01 PM PST 24
Peak memory 633356 kb
Host smart-052ff1e4-39db-4957-a3bc-461a9ba4f6e1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=535207832 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_128.535207832 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/38.kmac_test_vectors_shake_256.3738663449
Short name T504
Test name
Test status
Simulation time 631384145264 ps
CPU time 3701.12 seconds
Started Feb 04 02:08:33 PM PST 24
Finished Feb 04 03:10:15 PM PST 24
Peak memory 559624 kb
Host smart-5a25d959-58cb-4ef2-80d1-f917dd372ad5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3738663449 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.kmac_test_vectors_shake_256.3738663449 +enable_masking=0 +sw_key_masked=0
Directory /workspace/38.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/39.kmac_alert_test.920261009
Short name T793
Test name
Test status
Simulation time 35343808 ps
CPU time 0.82 seconds
Started Feb 04 02:09:03 PM PST 24
Finished Feb 04 02:09:06 PM PST 24
Peak memory 207628 kb
Host smart-52622b67-3635-43cf-bebe-20fdc219eff0
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=920261009 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_alert_test.920261009 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/39.kmac_alert_test/latest


Test location /workspace/coverage/default/39.kmac_app.2167945242
Short name T915
Test name
Test status
Simulation time 9736259350 ps
CPU time 205.1 seconds
Started Feb 04 02:08:51 PM PST 24
Finished Feb 04 02:12:21 PM PST 24
Peak memory 239312 kb
Host smart-7fd41012-173f-4527-b97a-e8fd91e369d6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2167945242 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_app.2167945242 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_app/latest


Test location /workspace/coverage/default/39.kmac_burst_write.3665688241
Short name T376
Test name
Test status
Simulation time 17970739797 ps
CPU time 405.72 seconds
Started Feb 04 02:08:34 PM PST 24
Finished Feb 04 02:15:20 PM PST 24
Peak memory 229020 kb
Host smart-c87d5233-9413-4f22-a62d-2f5ecfdffd9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3665688241 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_burst_write.3665688241 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_burst_write/latest


Test location /workspace/coverage/default/39.kmac_entropy_refresh.3319887924
Short name T1112
Test name
Test status
Simulation time 15260520687 ps
CPU time 108.61 seconds
Started Feb 04 02:08:55 PM PST 24
Finished Feb 04 02:10:45 PM PST 24
Peak memory 232984 kb
Host smart-855a49b0-bc51-49d7-916e-db29ef2ea8fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3319887924 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_entropy_refresh.3319887924 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/39.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/39.kmac_error.3336300522
Short name T513
Test name
Test status
Simulation time 19742746604 ps
CPU time 254.92 seconds
Started Feb 04 02:08:54 PM PST 24
Finished Feb 04 02:13:11 PM PST 24
Peak memory 251248 kb
Host smart-6b0f326f-1350-4876-9dac-64d50d1b9b4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3336300522 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_error.3336300522 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_error/latest


Test location /workspace/coverage/default/39.kmac_key_error.4177991430
Short name T508
Test name
Test status
Simulation time 3945511467 ps
CPU time 5.97 seconds
Started Feb 04 02:08:49 PM PST 24
Finished Feb 04 02:08:56 PM PST 24
Peak memory 207944 kb
Host smart-a46904c3-76f2-4284-82a3-a6376fb61ba1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4177991430 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_key_error.4177991430 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_key_error/latest


Test location /workspace/coverage/default/39.kmac_lc_escalation.1614413719
Short name T756
Test name
Test status
Simulation time 111778637 ps
CPU time 1.23 seconds
Started Feb 04 02:08:57 PM PST 24
Finished Feb 04 02:08:59 PM PST 24
Peak memory 220652 kb
Host smart-2fd482c2-3aff-4a9b-96ef-0c04c58e96bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1614413719 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_lc_escalation.1614413719 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/39.kmac_lc_escalation/latest


Test location /workspace/coverage/default/39.kmac_long_msg_and_output.3622777234
Short name T503
Test name
Test status
Simulation time 345840019 ps
CPU time 30.51 seconds
Started Feb 04 02:08:42 PM PST 24
Finished Feb 04 02:09:13 PM PST 24
Peak memory 221800 kb
Host smart-22ffacdf-a940-435f-a564-569a31c3de85
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3622777234 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_long_msg_a
nd_output.3622777234 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/39.kmac_sideload.3120680580
Short name T1004
Test name
Test status
Simulation time 10526425058 ps
CPU time 214.12 seconds
Started Feb 04 02:08:33 PM PST 24
Finished Feb 04 02:12:08 PM PST 24
Peak memory 235828 kb
Host smart-5b19689f-f6be-4f59-9642-878f42004ede
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3120680580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_sideload.3120680580 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_sideload/latest


Test location /workspace/coverage/default/39.kmac_smoke.1092705943
Short name T871
Test name
Test status
Simulation time 3330350633 ps
CPU time 36.19 seconds
Started Feb 04 02:08:36 PM PST 24
Finished Feb 04 02:09:14 PM PST 24
Peak memory 218588 kb
Host smart-c4afd963-6a51-43c5-bed0-ad185e4f0412
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1092705943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_smoke.1092705943 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_smoke/latest


Test location /workspace/coverage/default/39.kmac_stress_all.2536549717
Short name T1110
Test name
Test status
Simulation time 81459172957 ps
CPU time 469.04 seconds
Started Feb 04 02:08:52 PM PST 24
Finished Feb 04 02:16:45 PM PST 24
Peak memory 304608 kb
Host smart-86b36a48-19ec-4ee4-b789-b8b03700e4f6
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2536549717 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all.2536549717 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_stress_all/latest


Test location /workspace/coverage/default/39.kmac_stress_all_with_rand_reset.1632750618
Short name T353
Test name
Test status
Simulation time 450370848483 ps
CPU time 1549.45 seconds
Started Feb 04 02:08:57 PM PST 24
Finished Feb 04 02:34:48 PM PST 24
Peak memory 288440 kb
Host smart-5e22841a-d4f8-4086-b7e9-6b66be09ffbd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1632750618 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_stress_all_with_rand_reset.1632750618 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_kmac.2954040459
Short name T711
Test name
Test status
Simulation time 67519954 ps
CPU time 4.04 seconds
Started Feb 04 02:08:52 PM PST 24
Finished Feb 04 02:08:59 PM PST 24
Peak memory 217352 kb
Host smart-933af40e-c950-488d-b7fd-3354bf802871
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2954040459 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 39.kmac_test_vectors_kmac.2954040459 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_kmac_xof.3842764494
Short name T509
Test name
Test status
Simulation time 68234221 ps
CPU time 3.43 seconds
Started Feb 04 02:08:55 PM PST 24
Finished Feb 04 02:09:00 PM PST 24
Peak memory 217192 kb
Host smart-c1c45a05-e142-4c20-9519-87ff97bc8035
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3842764494 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 39.kmac_test_vectors_kmac_xof.3842764494 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_224.535311955
Short name T462
Test name
Test status
Simulation time 86251982290 ps
CPU time 1649.02 seconds
Started Feb 04 02:08:36 PM PST 24
Finished Feb 04 02:36:07 PM PST 24
Peak memory 392800 kb
Host smart-04f47d7e-2ba8-4e57-bcaf-ffd9ac01d13d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=535311955 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_224.535311955 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_256.2416997130
Short name T829
Test name
Test status
Simulation time 124011550876 ps
CPU time 1766.63 seconds
Started Feb 04 02:08:47 PM PST 24
Finished Feb 04 02:38:16 PM PST 24
Peak memory 378748 kb
Host smart-a0455bde-a2eb-4560-a04a-5d638280ff96
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2416997130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_256.2416997130 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_384.2942323595
Short name T553
Test name
Test status
Simulation time 56511577058 ps
CPU time 1157.43 seconds
Started Feb 04 02:08:45 PM PST 24
Finished Feb 04 02:28:04 PM PST 24
Peak memory 334056 kb
Host smart-958befa0-e301-46c1-a6da-08118075df8e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2942323595 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_384.2942323595 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_sha3_512.3635692949
Short name T781
Test name
Test status
Simulation time 99747826653 ps
CPU time 1028.1 seconds
Started Feb 04 02:08:42 PM PST 24
Finished Feb 04 02:25:51 PM PST 24
Peak memory 291212 kb
Host smart-3ab3bacb-95a2-445a-9d8c-2e030c70598f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3635692949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_sha3_512.3635692949 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_shake_128.2436759368
Short name T1153
Test name
Test status
Simulation time 3684881223593 ps
CPU time 5386.97 seconds
Started Feb 04 02:08:50 PM PST 24
Finished Feb 04 03:38:42 PM PST 24
Peak memory 643084 kb
Host smart-e3930a76-1811-4e11-8e59-82f9b4bb3152
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2436759368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_128.2436759368 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/39.kmac_test_vectors_shake_256.3411562133
Short name T274
Test name
Test status
Simulation time 1119424425273 ps
CPU time 3968.82 seconds
Started Feb 04 02:08:55 PM PST 24
Finished Feb 04 03:15:06 PM PST 24
Peak memory 562864 kb
Host smart-2ce4ad97-0cf3-4649-9e7a-e8394d2e2486
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3411562133 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.kmac_test_vectors_shake_256.3411562133 +enable_masking=0 +sw_key_masked=0
Directory /workspace/39.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/4.kmac_alert_test.1181402732
Short name T577
Test name
Test status
Simulation time 19449010 ps
CPU time 0.78 seconds
Started Feb 04 01:55:08 PM PST 24
Finished Feb 04 01:55:13 PM PST 24
Peak memory 207656 kb
Host smart-9298b4be-773e-4ff3-8f9c-4b63a52ad736
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1181402732 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_alert_test.1181402732 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_alert_test/latest


Test location /workspace/coverage/default/4.kmac_app.3487243882
Short name T379
Test name
Test status
Simulation time 1409937632 ps
CPU time 17.29 seconds
Started Feb 04 01:54:51 PM PST 24
Finished Feb 04 01:55:09 PM PST 24
Peak memory 224040 kb
Host smart-da628396-0253-497a-8a68-8671b96c39ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3487243882 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app.3487243882 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_app/latest


Test location /workspace/coverage/default/4.kmac_app_with_partial_data.4122250950
Short name T378
Test name
Test status
Simulation time 2111347108 ps
CPU time 10.52 seconds
Started Feb 04 01:54:59 PM PST 24
Finished Feb 04 01:55:11 PM PST 24
Peak memory 220700 kb
Host smart-ccb083f0-5e3d-4954-a3e7-176dad43a0c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4122250950 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_app_with_partial_data.4122250950 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/4.kmac_burst_write.3485111739
Short name T847
Test name
Test status
Simulation time 7101100526 ps
CPU time 155.73 seconds
Started Feb 04 01:54:43 PM PST 24
Finished Feb 04 01:57:23 PM PST 24
Peak memory 224236 kb
Host smart-25dd5985-dc26-4cc0-bed8-762184231ced
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3485111739 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_burst_write.3485111739 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_burst_write/latest


Test location /workspace/coverage/default/4.kmac_edn_timeout_error.4262293147
Short name T997
Test name
Test status
Simulation time 4189993524 ps
CPU time 21.5 seconds
Started Feb 04 01:54:56 PM PST 24
Finished Feb 04 01:55:19 PM PST 24
Peak memory 224264 kb
Host smart-044d3c05-9920-4807-8e9f-7d9cc303dae1
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4262293147 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_edn_timeout_error.4262293147 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/4.kmac_entropy_mode_error.1405057821
Short name T1082
Test name
Test status
Simulation time 1312413324 ps
CPU time 35.43 seconds
Started Feb 04 01:55:05 PM PST 24
Finished Feb 04 01:55:41 PM PST 24
Peak memory 223900 kb
Host smart-159a813a-5443-4789-ba12-ca2b02279de8
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1405057821 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_mode_error.1405057821 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/4.kmac_entropy_refresh.1432364653
Short name T209
Test name
Test status
Simulation time 3816566095 ps
CPU time 83.37 seconds
Started Feb 04 01:54:56 PM PST 24
Finished Feb 04 01:56:20 PM PST 24
Peak memory 225596 kb
Host smart-b3dff000-ff12-45c8-b153-8e57bb51227b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1432364653 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_entropy_refresh.1432364653 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/4.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/4.kmac_error.3730998306
Short name T576
Test name
Test status
Simulation time 15400069405 ps
CPU time 111.19 seconds
Started Feb 04 01:54:57 PM PST 24
Finished Feb 04 01:56:49 PM PST 24
Peak memory 238424 kb
Host smart-1528379e-ac5d-4338-8422-c7f69ff4beac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3730998306 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_error.3730998306 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_error/latest


Test location /workspace/coverage/default/4.kmac_key_error.2454650889
Short name T21
Test name
Test status
Simulation time 911261483 ps
CPU time 4.61 seconds
Started Feb 04 01:54:58 PM PST 24
Finished Feb 04 01:55:03 PM PST 24
Peak memory 207944 kb
Host smart-ff8087fa-489a-4b2b-af20-c762f3e48646
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2454650889 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_key_error.2454650889 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_key_error/latest


Test location /workspace/coverage/default/4.kmac_lc_escalation.2237693545
Short name T1018
Test name
Test status
Simulation time 49987155 ps
CPU time 1.23 seconds
Started Feb 04 01:54:58 PM PST 24
Finished Feb 04 01:54:59 PM PST 24
Peak memory 216320 kb
Host smart-0f0f298b-a716-4061-8b14-2c59319f335c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2237693545 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_lc_escalation.2237693545 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/4.kmac_lc_escalation/latest


Test location /workspace/coverage/default/4.kmac_long_msg_and_output.3557001047
Short name T821
Test name
Test status
Simulation time 15154141318 ps
CPU time 769.38 seconds
Started Feb 04 01:54:42 PM PST 24
Finished Feb 04 02:07:37 PM PST 24
Peak memory 302116 kb
Host smart-65ba4da5-9014-482b-853c-fd6819f7e32b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3557001047 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_long_msg_an
d_output.3557001047 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/4.kmac_mubi.2575320193
Short name T857
Test name
Test status
Simulation time 24774089932 ps
CPU time 119.86 seconds
Started Feb 04 01:54:55 PM PST 24
Finished Feb 04 01:56:55 PM PST 24
Peak memory 232004 kb
Host smart-bbd99c62-819c-4b70-b23c-8e97b428839a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2575320193 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_mubi.2575320193 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_mubi/latest


Test location /workspace/coverage/default/4.kmac_sec_cm.1190798277
Short name T63
Test name
Test status
Simulation time 62314438873 ps
CPU time 97.66 seconds
Started Feb 04 01:55:12 PM PST 24
Finished Feb 04 01:56:51 PM PST 24
Peak memory 277992 kb
Host smart-ddb10d66-58c7-4a66-bc44-105184140d33
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1190798277 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sec_cm.1190798277 +enable_maski
ng=0 +sw_key_masked=0
Directory /workspace/4.kmac_sec_cm/latest


Test location /workspace/coverage/default/4.kmac_sideload.1712903949
Short name T260
Test name
Test status
Simulation time 45638988637 ps
CPU time 394.39 seconds
Started Feb 04 01:54:44 PM PST 24
Finished Feb 04 02:01:22 PM PST 24
Peak memory 245892 kb
Host smart-d0317751-d3c6-49ba-9516-89a143213950
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1712903949 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_sideload.1712903949 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_sideload/latest


Test location /workspace/coverage/default/4.kmac_smoke.1610883715
Short name T430
Test name
Test status
Simulation time 2845786369 ps
CPU time 63.42 seconds
Started Feb 04 01:54:45 PM PST 24
Finished Feb 04 01:55:51 PM PST 24
Peak memory 224148 kb
Host smart-955199b9-6b5a-4642-90bd-daa25cad41f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1610883715 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_smoke.1610883715 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_smoke/latest


Test location /workspace/coverage/default/4.kmac_stress_all.2380927849
Short name T613
Test name
Test status
Simulation time 36647433635 ps
CPU time 601.26 seconds
Started Feb 04 01:55:02 PM PST 24
Finished Feb 04 02:05:06 PM PST 24
Peak memory 319424 kb
Host smart-69eee458-10c9-4c6f-8dde-f8686e0e3860
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2380927849 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all.2380927849 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_stress_all/latest


Test location /workspace/coverage/default/4.kmac_stress_all_with_rand_reset.2266532950
Short name T294
Test name
Test status
Simulation time 81746742917 ps
CPU time 326.84 seconds
Started Feb 04 01:54:56 PM PST 24
Finished Feb 04 02:00:24 PM PST 24
Peak memory 252136 kb
Host smart-83d1e7a3-ea73-4621-9f0d-09ab557fa86a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2266532950 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_stress_all_with_rand_reset.2266532950 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_kmac.3274619330
Short name T225
Test name
Test status
Simulation time 77506362 ps
CPU time 4.11 seconds
Started Feb 04 01:54:56 PM PST 24
Finished Feb 04 01:55:01 PM PST 24
Peak memory 208712 kb
Host smart-01a68cd6-d29b-45d1-b0e4-ffa348e2c2b5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3274619330 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 4.kmac_test_vectors_kmac.3274619330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_kmac_xof.3741914065
Short name T830
Test name
Test status
Simulation time 465279111 ps
CPU time 4.82 seconds
Started Feb 04 01:54:50 PM PST 24
Finished Feb 04 01:54:55 PM PST 24
Peak memory 217024 kb
Host smart-b9681eaa-d57e-4665-bd93-9bf95dcd216b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3741914065 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 4.kmac_test_vectors_kmac_xof.3741914065 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_224.1762328227
Short name T13
Test name
Test status
Simulation time 135526318536 ps
CPU time 1729.1 seconds
Started Feb 04 01:54:43 PM PST 24
Finished Feb 04 02:23:37 PM PST 24
Peak memory 393184 kb
Host smart-1aaaa579-12eb-4ebc-a843-303e7022df6b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1762328227 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_224.1762328227 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_256.1923488371
Short name T786
Test name
Test status
Simulation time 237376412702 ps
CPU time 1675.32 seconds
Started Feb 04 01:54:47 PM PST 24
Finished Feb 04 02:22:43 PM PST 24
Peak memory 377732 kb
Host smart-5912bdf4-27bc-42e1-8c5a-31ac5995be59
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1923488371 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_256.1923488371 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_384.3509393552
Short name T1097
Test name
Test status
Simulation time 273551279318 ps
CPU time 1288.53 seconds
Started Feb 04 01:54:52 PM PST 24
Finished Feb 04 02:16:21 PM PST 24
Peak memory 332408 kb
Host smart-3f77aa17-e0f5-4e70-b1a3-7d44c6ed9d8e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3509393552 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_384.3509393552 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_sha3_512.3449796378
Short name T964
Test name
Test status
Simulation time 9357249551 ps
CPU time 718.57 seconds
Started Feb 04 01:54:53 PM PST 24
Finished Feb 04 02:06:53 PM PST 24
Peak memory 291604 kb
Host smart-efa0185f-d98a-4c53-a8e6-6e8fbf531f0a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3449796378 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_sha3_512.3449796378 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_shake_128.1824300759
Short name T571
Test name
Test status
Simulation time 515950254693 ps
CPU time 5079.42 seconds
Started Feb 04 01:54:48 PM PST 24
Finished Feb 04 03:19:29 PM PST 24
Peak memory 654908 kb
Host smart-6ab4e4ee-9ec9-4e55-85cd-6e6ce39dfdbe
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1824300759 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_128.1824300759 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/4.kmac_test_vectors_shake_256.603292197
Short name T908
Test name
Test status
Simulation time 896402159464 ps
CPU time 4517.62 seconds
Started Feb 04 01:54:49 PM PST 24
Finished Feb 04 03:10:08 PM PST 24
Peak memory 554576 kb
Host smart-380abf72-482c-40f3-b1ed-afa551662160
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=603292197 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.kmac_test_vectors_shake_256.603292197 +enable_masking=0 +sw_key_masked=0
Directory /workspace/4.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/40.kmac_alert_test.2170907931
Short name T40
Test name
Test status
Simulation time 20163298 ps
CPU time 0.86 seconds
Started Feb 04 02:09:16 PM PST 24
Finished Feb 04 02:09:21 PM PST 24
Peak memory 207700 kb
Host smart-5edfde24-4268-4632-9350-f3e4b67c4d37
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2170907931 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_alert_test.2170907931 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_alert_test/latest


Test location /workspace/coverage/default/40.kmac_app.3068866067
Short name T539
Test name
Test status
Simulation time 17875436387 ps
CPU time 160.83 seconds
Started Feb 04 02:09:08 PM PST 24
Finished Feb 04 02:11:51 PM PST 24
Peak memory 234428 kb
Host smart-cd8821e3-bc3b-496c-99b1-001ac16a3ab4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3068866067 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_app.3068866067 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_app/latest


Test location /workspace/coverage/default/40.kmac_burst_write.1343738833
Short name T1012
Test name
Test status
Simulation time 3016763373 ps
CPU time 250.93 seconds
Started Feb 04 02:09:04 PM PST 24
Finished Feb 04 02:13:17 PM PST 24
Peak memory 226556 kb
Host smart-f5d383bb-37a6-4cfe-9f67-de7ec1dbe6d8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1343738833 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_burst_write.1343738833 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_burst_write/latest


Test location /workspace/coverage/default/40.kmac_entropy_refresh.3247762259
Short name T582
Test name
Test status
Simulation time 54022726913 ps
CPU time 307.5 seconds
Started Feb 04 02:09:15 PM PST 24
Finished Feb 04 02:14:28 PM PST 24
Peak memory 247080 kb
Host smart-342d1e27-33f5-45f4-a55b-b638692acc95
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3247762259 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_entropy_refresh.3247762259 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/40.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/40.kmac_error.3526958626
Short name T546
Test name
Test status
Simulation time 497201089 ps
CPU time 38.36 seconds
Started Feb 04 02:09:17 PM PST 24
Finished Feb 04 02:09:59 PM PST 24
Peak memory 232224 kb
Host smart-a39b3258-3be6-43a2-8380-e17cc709f039
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3526958626 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_error.3526958626 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_error/latest


Test location /workspace/coverage/default/40.kmac_key_error.1114380686
Short name T684
Test name
Test status
Simulation time 1337364446 ps
CPU time 3.84 seconds
Started Feb 04 02:09:16 PM PST 24
Finished Feb 04 02:09:24 PM PST 24
Peak memory 207892 kb
Host smart-48dce7ca-50f0-41df-903d-c9dc689dd120
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1114380686 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_key_error.1114380686 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_key_error/latest


Test location /workspace/coverage/default/40.kmac_lc_escalation.3251419659
Short name T649
Test name
Test status
Simulation time 76239704 ps
CPU time 1.3 seconds
Started Feb 04 02:09:16 PM PST 24
Finished Feb 04 02:09:22 PM PST 24
Peak memory 216152 kb
Host smart-11338f43-8c3b-4017-8ae2-32577f236130
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3251419659 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_lc_escalation.3251419659 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/40.kmac_lc_escalation/latest


Test location /workspace/coverage/default/40.kmac_long_msg_and_output.3302089532
Short name T1055
Test name
Test status
Simulation time 100365688074 ps
CPU time 1041.15 seconds
Started Feb 04 02:09:05 PM PST 24
Finished Feb 04 02:26:28 PM PST 24
Peak memory 311312 kb
Host smart-bc9d57e5-deb0-4704-9ade-0e156b86a170
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3302089532 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_long_msg_a
nd_output.3302089532 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/40.kmac_sideload.3248944636
Short name T844
Test name
Test status
Simulation time 1058709278 ps
CPU time 59.04 seconds
Started Feb 04 02:09:03 PM PST 24
Finished Feb 04 02:10:04 PM PST 24
Peak memory 224056 kb
Host smart-e037e271-7178-498a-87f9-bae195d1f8eb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3248944636 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_sideload.3248944636 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_sideload/latest


Test location /workspace/coverage/default/40.kmac_smoke.3831652242
Short name T285
Test name
Test status
Simulation time 618276552 ps
CPU time 30.83 seconds
Started Feb 04 02:09:05 PM PST 24
Finished Feb 04 02:09:37 PM PST 24
Peak memory 218552 kb
Host smart-02780eb3-9aa7-4337-960d-45b976534071
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3831652242 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_smoke.3831652242 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_smoke/latest


Test location /workspace/coverage/default/40.kmac_stress_all.334967429
Short name T78
Test name
Test status
Simulation time 192846235227 ps
CPU time 1322.02 seconds
Started Feb 04 02:09:17 PM PST 24
Finished Feb 04 02:31:23 PM PST 24
Peak memory 393132 kb
Host smart-0f8cf915-3860-4568-8e25-0e8f73152ebe
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=334967429 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all.334967429 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_stress_all/latest


Test location /workspace/coverage/default/40.kmac_stress_all_with_rand_reset.968972519
Short name T714
Test name
Test status
Simulation time 177925193927 ps
CPU time 478.71 seconds
Started Feb 04 02:09:17 PM PST 24
Finished Feb 04 02:17:19 PM PST 24
Peak memory 270716 kb
Host smart-b4493eb9-8c36-46c3-8143-e33e3f403aec
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=968972519 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_stress_all_with_rand_reset.968972519 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_kmac.1657311101
Short name T1101
Test name
Test status
Simulation time 697459534 ps
CPU time 5.32 seconds
Started Feb 04 02:09:11 PM PST 24
Finished Feb 04 02:09:18 PM PST 24
Peak memory 209248 kb
Host smart-15ad873d-76e2-45e1-93c7-9d5772c4f2aa
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1657311101 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 40.kmac_test_vectors_kmac.1657311101 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_kmac_xof.3203562895
Short name T519
Test name
Test status
Simulation time 169908358 ps
CPU time 4.73 seconds
Started Feb 04 02:09:08 PM PST 24
Finished Feb 04 02:09:15 PM PST 24
Peak memory 217612 kb
Host smart-b0b85570-296c-4633-9a44-d51570cbf6d6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3203562895 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 40.kmac_test_vectors_kmac_xof.3203562895 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_224.1507486622
Short name T698
Test name
Test status
Simulation time 100565064795 ps
CPU time 1863.82 seconds
Started Feb 04 02:09:05 PM PST 24
Finished Feb 04 02:40:10 PM PST 24
Peak memory 396900 kb
Host smart-6b6f152d-3450-484f-8e79-db8b051d6720
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1507486622 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_224.1507486622 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_256.3591488330
Short name T672
Test name
Test status
Simulation time 73472675307 ps
CPU time 1455.24 seconds
Started Feb 04 02:09:05 PM PST 24
Finished Feb 04 02:33:21 PM PST 24
Peak memory 372152 kb
Host smart-739ea81e-9fc4-49a0-9d7f-0dd67c8ff75e
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3591488330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_256.3591488330 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_384.3604955602
Short name T453
Test name
Test status
Simulation time 27554560750 ps
CPU time 1157.83 seconds
Started Feb 04 02:09:04 PM PST 24
Finished Feb 04 02:28:23 PM PST 24
Peak memory 332020 kb
Host smart-c4b1097e-66d3-4cd2-8d74-3f5ea7d8e396
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3604955602 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_384.3604955602 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_sha3_512.2766672907
Short name T345
Test name
Test status
Simulation time 93162313379 ps
CPU time 796.68 seconds
Started Feb 04 02:09:08 PM PST 24
Finished Feb 04 02:22:27 PM PST 24
Peak memory 291380 kb
Host smart-5d589357-bca6-4c6e-974b-3f86efbf6c05
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2766672907 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_sha3_512.2766672907 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_shake_128.3205158032
Short name T759
Test name
Test status
Simulation time 173013687559 ps
CPU time 4810.89 seconds
Started Feb 04 02:09:08 PM PST 24
Finished Feb 04 03:29:21 PM PST 24
Peak memory 645776 kb
Host smart-d9d17063-f647-4cf1-bc20-5dc23254e250
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3205158032 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_128.3205158032 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/40.kmac_test_vectors_shake_256.1353234970
Short name T242
Test name
Test status
Simulation time 174610405832 ps
CPU time 3486.51 seconds
Started Feb 04 02:09:08 PM PST 24
Finished Feb 04 03:07:16 PM PST 24
Peak memory 570184 kb
Host smart-9c7688ea-a91a-447a-8f51-03212810603b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1353234970 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.kmac_test_vectors_shake_256.1353234970 +enable_masking=0 +sw_key_masked=0
Directory /workspace/40.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/41.kmac_alert_test.863026979
Short name T326
Test name
Test status
Simulation time 16818795 ps
CPU time 0.78 seconds
Started Feb 04 02:09:53 PM PST 24
Finished Feb 04 02:09:58 PM PST 24
Peak memory 207692 kb
Host smart-f9bc3181-52e0-4c6b-80e2-da441bd339bf
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=863026979 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_alert_test.863026979 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/41.kmac_alert_test/latest


Test location /workspace/coverage/default/41.kmac_app.3371494033
Short name T667
Test name
Test status
Simulation time 8184983020 ps
CPU time 106.43 seconds
Started Feb 04 02:09:44 PM PST 24
Finished Feb 04 02:11:31 PM PST 24
Peak memory 230000 kb
Host smart-eb544aa2-a55a-432b-b839-5017575374f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3371494033 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_app.3371494033 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_app/latest


Test location /workspace/coverage/default/41.kmac_burst_write.1432803888
Short name T421
Test name
Test status
Simulation time 9186640918 ps
CPU time 241.76 seconds
Started Feb 04 02:09:29 PM PST 24
Finished Feb 04 02:13:31 PM PST 24
Peak memory 226276 kb
Host smart-d9d13ffd-58ba-4836-ab62-b3ac56758cd1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1432803888 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_burst_write.1432803888 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_burst_write/latest


Test location /workspace/coverage/default/41.kmac_entropy_refresh.62917996
Short name T343
Test name
Test status
Simulation time 52637470515 ps
CPU time 257.26 seconds
Started Feb 04 02:09:45 PM PST 24
Finished Feb 04 02:14:04 PM PST 24
Peak memory 243156 kb
Host smart-f5ee62d8-b283-4ef5-a9b5-e2023f02418f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=62917996 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_entropy_refresh.62917996 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/41.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/41.kmac_error.1433171406
Short name T980
Test name
Test status
Simulation time 15257226203 ps
CPU time 146.09 seconds
Started Feb 04 02:09:44 PM PST 24
Finished Feb 04 02:12:11 PM PST 24
Peak memory 254136 kb
Host smart-f865a41b-f81d-45f1-b873-0c969dab59d2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1433171406 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_error.1433171406 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_error/latest


Test location /workspace/coverage/default/41.kmac_key_error.2929586938
Short name T1121
Test name
Test status
Simulation time 4465667463 ps
CPU time 5.93 seconds
Started Feb 04 02:09:45 PM PST 24
Finished Feb 04 02:09:52 PM PST 24
Peak memory 207932 kb
Host smart-d6df864c-4fc5-4ddd-a4cd-54159c87598a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2929586938 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_key_error.2929586938 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_key_error/latest


Test location /workspace/coverage/default/41.kmac_lc_escalation.3702469841
Short name T9
Test name
Test status
Simulation time 40953866 ps
CPU time 1.2 seconds
Started Feb 04 02:09:46 PM PST 24
Finished Feb 04 02:09:48 PM PST 24
Peak memory 216240 kb
Host smart-19d6859d-3ed7-453f-af1a-0402334d58b4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3702469841 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_lc_escalation.3702469841 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/41.kmac_lc_escalation/latest


Test location /workspace/coverage/default/41.kmac_long_msg_and_output.3030863230
Short name T1028
Test name
Test status
Simulation time 1238230288 ps
CPU time 26.64 seconds
Started Feb 04 02:09:28 PM PST 24
Finished Feb 04 02:09:56 PM PST 24
Peak memory 219952 kb
Host smart-e41494f8-dfec-4aca-9cd1-28e3f022ef0e
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3030863230 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_long_msg_a
nd_output.3030863230 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/41.kmac_sideload.948277291
Short name T205
Test name
Test status
Simulation time 3110575449 ps
CPU time 93.33 seconds
Started Feb 04 02:09:31 PM PST 24
Finished Feb 04 02:11:09 PM PST 24
Peak memory 225608 kb
Host smart-7a6e9bdd-1415-442f-a5f9-237bb736d29e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=948277291 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_sideload.948277291 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_sideload/latest


Test location /workspace/coverage/default/41.kmac_smoke.3547959598
Short name T606
Test name
Test status
Simulation time 3807088146 ps
CPU time 65.26 seconds
Started Feb 04 02:09:29 PM PST 24
Finished Feb 04 02:10:35 PM PST 24
Peak memory 219472 kb
Host smart-f9cc653e-e972-4dc0-b09a-318999ecc2f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3547959598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_smoke.3547959598 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_smoke/latest


Test location /workspace/coverage/default/41.kmac_stress_all.293061466
Short name T1050
Test name
Test status
Simulation time 198699175284 ps
CPU time 999.8 seconds
Started Feb 04 02:09:45 PM PST 24
Finished Feb 04 02:26:26 PM PST 24
Peak memory 348272 kb
Host smart-3211a884-da27-4252-b724-9f947d592402
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=293061466 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all.293061466 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_stress_all/latest


Test location /workspace/coverage/default/41.kmac_stress_all_with_rand_reset.442250192
Short name T900
Test name
Test status
Simulation time 178466119136 ps
CPU time 1953.15 seconds
Started Feb 04 02:09:54 PM PST 24
Finished Feb 04 02:42:30 PM PST 24
Peak memory 340164 kb
Host smart-565fe8e0-bce0-4ce2-b008-d5449598dba2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=442250192 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_stress_all_with_rand_reset.442250192 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_kmac.789775344
Short name T261
Test name
Test status
Simulation time 2136928519 ps
CPU time 5.43 seconds
Started Feb 04 02:09:43 PM PST 24
Finished Feb 04 02:09:49 PM PST 24
Peak memory 208616 kb
Host smart-a06a1fee-1f1e-46e3-bac5-42b6072bc1b6
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=789775344 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 41.kmac_test_vectors_kmac.789775344 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_kmac_xof.4013416665
Short name T910
Test name
Test status
Simulation time 179575179 ps
CPU time 4.37 seconds
Started Feb 04 02:09:46 PM PST 24
Finished Feb 04 02:09:51 PM PST 24
Peak memory 209284 kb
Host smart-f9ac1d0c-0c77-4efe-bf80-8c52aabc36bc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4013416665 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 41.kmac_test_vectors_kmac_xof.4013416665 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_224.1742253252
Short name T347
Test name
Test status
Simulation time 38907098527 ps
CPU time 1458.32 seconds
Started Feb 04 02:09:28 PM PST 24
Finished Feb 04 02:33:48 PM PST 24
Peak memory 388408 kb
Host smart-eccb8a40-cbac-42da-9ec5-e46f4a170085
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1742253252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_224.1742253252 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_256.3183212783
Short name T775
Test name
Test status
Simulation time 45222192273 ps
CPU time 1351.67 seconds
Started Feb 04 02:09:40 PM PST 24
Finished Feb 04 02:32:12 PM PST 24
Peak memory 362724 kb
Host smart-f3e3fefc-59a5-4cac-8afa-1df5c1921df0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3183212783 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_256.3183212783 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_384.2124086707
Short name T596
Test name
Test status
Simulation time 323907397845 ps
CPU time 1531.99 seconds
Started Feb 04 02:09:39 PM PST 24
Finished Feb 04 02:35:12 PM PST 24
Peak memory 325872 kb
Host smart-4c0601fe-4150-46dc-84c3-3ee6a34ae140
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2124086707 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_384.2124086707 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_sha3_512.1283203437
Short name T195
Test name
Test status
Simulation time 442200070991 ps
CPU time 1000.62 seconds
Started Feb 04 02:09:43 PM PST 24
Finished Feb 04 02:26:25 PM PST 24
Peak memory 293744 kb
Host smart-1cd16f16-17d7-446a-be07-8dc37138ab9b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1283203437 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_sha3_512.1283203437 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_shake_128.2040598767
Short name T1138
Test name
Test status
Simulation time 53290691234 ps
CPU time 4333.11 seconds
Started Feb 04 02:09:38 PM PST 24
Finished Feb 04 03:21:52 PM PST 24
Peak memory 655380 kb
Host smart-bf14653d-65fa-44a7-9ce4-f7dd6a7dc3da
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2040598767 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_128.2040598767 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/41.kmac_test_vectors_shake_256.2162350981
Short name T688
Test name
Test status
Simulation time 433327094720 ps
CPU time 4492.8 seconds
Started Feb 04 02:09:43 PM PST 24
Finished Feb 04 03:24:38 PM PST 24
Peak memory 578296 kb
Host smart-ab688160-6a13-4ee9-bcd0-d6ddee231e33
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2162350981 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.kmac_test_vectors_shake_256.2162350981 +enable_masking=0 +sw_key_masked=0
Directory /workspace/41.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/42.kmac_alert_test.3281539728
Short name T776
Test name
Test status
Simulation time 51882353 ps
CPU time 0.7 seconds
Started Feb 04 02:10:21 PM PST 24
Finished Feb 04 02:10:23 PM PST 24
Peak memory 207628 kb
Host smart-48d4281c-dd91-4577-9019-c070f9b9aaa8
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3281539728 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_alert_test.3281539728 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_alert_test/latest


Test location /workspace/coverage/default/42.kmac_app.2902504830
Short name T825
Test name
Test status
Simulation time 50324708448 ps
CPU time 198.6 seconds
Started Feb 04 02:10:24 PM PST 24
Finished Feb 04 02:13:43 PM PST 24
Peak memory 238140 kb
Host smart-e70d31e1-9bd0-48f9-a63a-080f3d75261e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2902504830 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_app.2902504830 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_app/latest


Test location /workspace/coverage/default/42.kmac_burst_write.817478465
Short name T1105
Test name
Test status
Simulation time 105011533655 ps
CPU time 762.68 seconds
Started Feb 04 02:10:02 PM PST 24
Finished Feb 04 02:22:49 PM PST 24
Peak memory 231416 kb
Host smart-ed76eb56-ad24-4fa8-99d4-0368e05d5715
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=817478465 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_burst_write.817478465 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_burst_write/latest


Test location /workspace/coverage/default/42.kmac_entropy_refresh.3879199301
Short name T904
Test name
Test status
Simulation time 4026402012 ps
CPU time 166.82 seconds
Started Feb 04 02:10:18 PM PST 24
Finished Feb 04 02:13:06 PM PST 24
Peak memory 236436 kb
Host smart-75a9193e-1ee5-44a4-b75c-da4b07626ada
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3879199301 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_entropy_refresh.3879199301 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/42.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/42.kmac_error.3685521277
Short name T1020
Test name
Test status
Simulation time 32620357178 ps
CPU time 184.93 seconds
Started Feb 04 02:10:20 PM PST 24
Finished Feb 04 02:13:26 PM PST 24
Peak memory 249268 kb
Host smart-a8336436-fd25-45f4-bc4b-3924428c4a08
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3685521277 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_error.3685521277 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_error/latest


Test location /workspace/coverage/default/42.kmac_key_error.2342775010
Short name T1057
Test name
Test status
Simulation time 723288266 ps
CPU time 2.8 seconds
Started Feb 04 02:10:23 PM PST 24
Finished Feb 04 02:10:28 PM PST 24
Peak memory 207928 kb
Host smart-ee07a998-bda9-41d8-8d9d-51fe066e006b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2342775010 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_key_error.2342775010 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_key_error/latest


Test location /workspace/coverage/default/42.kmac_lc_escalation.2456711726
Short name T1084
Test name
Test status
Simulation time 112671306 ps
CPU time 1.19 seconds
Started Feb 04 02:10:27 PM PST 24
Finished Feb 04 02:10:29 PM PST 24
Peak memory 219692 kb
Host smart-210fe1ad-cad2-4566-9f34-223700fafe54
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2456711726 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_lc_escalation.2456711726 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/42.kmac_lc_escalation/latest


Test location /workspace/coverage/default/42.kmac_long_msg_and_output.3793975340
Short name T537
Test name
Test status
Simulation time 21203386319 ps
CPU time 1911.91 seconds
Started Feb 04 02:09:56 PM PST 24
Finished Feb 04 02:41:50 PM PST 24
Peak memory 417804 kb
Host smart-fd45da13-db79-4f03-b15b-b9c7d606b03a
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3793975340 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_long_msg_a
nd_output.3793975340 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/42.kmac_sideload.3491609918
Short name T999
Test name
Test status
Simulation time 1439640857 ps
CPU time 109.15 seconds
Started Feb 04 02:10:02 PM PST 24
Finished Feb 04 02:11:56 PM PST 24
Peak memory 228856 kb
Host smart-1ba669bb-84b5-4eef-8275-014cf7b44149
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3491609918 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_sideload.3491609918 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_sideload/latest


Test location /workspace/coverage/default/42.kmac_smoke.2000112282
Short name T696
Test name
Test status
Simulation time 76741865 ps
CPU time 2.1 seconds
Started Feb 04 02:09:54 PM PST 24
Finished Feb 04 02:09:59 PM PST 24
Peak memory 217112 kb
Host smart-1dfc3d4a-b963-4ca7-908f-f1e391560d56
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2000112282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_smoke.2000112282 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_smoke/latest


Test location /workspace/coverage/default/42.kmac_stress_all.2527426038
Short name T1026
Test name
Test status
Simulation time 114876386920 ps
CPU time 588.98 seconds
Started Feb 04 02:10:28 PM PST 24
Finished Feb 04 02:20:23 PM PST 24
Peak memory 314504 kb
Host smart-f00a4408-62e0-4a69-a505-be6d70d0e671
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2527426038 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all.2527426038 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_stress_all/latest


Test location /workspace/coverage/default/42.kmac_stress_all_with_rand_reset.759731678
Short name T65
Test name
Test status
Simulation time 31935034209 ps
CPU time 592.88 seconds
Started Feb 04 02:10:23 PM PST 24
Finished Feb 04 02:20:17 PM PST 24
Peak memory 273344 kb
Host smart-6a868206-5e89-4cbe-916f-90c654a1e44f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=759731678 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_stress_all_with_rand_reset.759731678 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_kmac.2057395671
Short name T193
Test name
Test status
Simulation time 249038173 ps
CPU time 4.7 seconds
Started Feb 04 02:10:23 PM PST 24
Finished Feb 04 02:10:29 PM PST 24
Peak memory 209252 kb
Host smart-ee4d39aa-cb79-423b-a24d-fee08da7b6be
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2057395671 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 42.kmac_test_vectors_kmac.2057395671 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_kmac_xof.438393876
Short name T244
Test name
Test status
Simulation time 68469235 ps
CPU time 3.79 seconds
Started Feb 04 02:10:23 PM PST 24
Finished Feb 04 02:10:28 PM PST 24
Peak memory 209216 kb
Host smart-b4b8662d-b3b5-4b7e-81fb-885d918c1041
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=438393876 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 42.kmac_test_vectors_kmac_xof.438393876 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_224.3491474027
Short name T1100
Test name
Test status
Simulation time 359559438331 ps
CPU time 2094.82 seconds
Started Feb 04 02:10:05 PM PST 24
Finished Feb 04 02:45:02 PM PST 24
Peak memory 391640 kb
Host smart-007efe73-62bd-460b-bec8-a01dc3de3cb2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3491474027 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_224.3491474027 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_256.3797799166
Short name T659
Test name
Test status
Simulation time 17598663180 ps
CPU time 1494.69 seconds
Started Feb 04 02:10:03 PM PST 24
Finished Feb 04 02:35:01 PM PST 24
Peak memory 367488 kb
Host smart-a5312d4b-5f88-4b00-bf84-4a5087d88f5c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3797799166 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_256.3797799166 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_384.862533628
Short name T826
Test name
Test status
Simulation time 26886064590 ps
CPU time 1092.49 seconds
Started Feb 04 02:10:03 PM PST 24
Finished Feb 04 02:28:19 PM PST 24
Peak memory 330824 kb
Host smart-4e697a32-ba8e-4018-915c-6dabaa7baaaf
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=862533628 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_384.862533628 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_sha3_512.618179712
Short name T277
Test name
Test status
Simulation time 43621627498 ps
CPU time 795.75 seconds
Started Feb 04 02:10:03 PM PST 24
Finished Feb 04 02:23:22 PM PST 24
Peak memory 296956 kb
Host smart-fd2fd473-d42a-4f3c-8259-666988df58cc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=618179712 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_sha3_512.618179712 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_shake_128.1633909620
Short name T1072
Test name
Test status
Simulation time 262452328879 ps
CPU time 5043.45 seconds
Started Feb 04 02:10:05 PM PST 24
Finished Feb 04 03:34:11 PM PST 24
Peak memory 632996 kb
Host smart-a5e97d54-31f5-4c2d-b6f0-2736ec4cebda
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1633909620 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_128.1633909620 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/42.kmac_test_vectors_shake_256.3271451097
Short name T1048
Test name
Test status
Simulation time 146612473498 ps
CPU time 3899.03 seconds
Started Feb 04 02:10:05 PM PST 24
Finished Feb 04 03:15:06 PM PST 24
Peak memory 568020 kb
Host smart-ef623aef-fae6-46d7-a9a2-bf540a7db2e8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3271451097 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.kmac_test_vectors_shake_256.3271451097 +enable_masking=0 +sw_key_masked=0
Directory /workspace/42.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/43.kmac_alert_test.3506372309
Short name T914
Test name
Test status
Simulation time 12237165 ps
CPU time 0.75 seconds
Started Feb 04 02:10:48 PM PST 24
Finished Feb 04 02:10:51 PM PST 24
Peak memory 207652 kb
Host smart-0ad362f7-f90c-4def-b910-4b5d0e8acd40
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3506372309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_alert_test.3506372309 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_alert_test/latest


Test location /workspace/coverage/default/43.kmac_app.1669149277
Short name T880
Test name
Test status
Simulation time 12304328666 ps
CPU time 221 seconds
Started Feb 04 02:10:38 PM PST 24
Finished Feb 04 02:14:20 PM PST 24
Peak memory 241164 kb
Host smart-52c43cdb-a1de-4f7f-b6e4-15df1f4c17df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1669149277 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_app.1669149277 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_app/latest


Test location /workspace/coverage/default/43.kmac_burst_write.1398843248
Short name T241
Test name
Test status
Simulation time 13178111368 ps
CPU time 527.51 seconds
Started Feb 04 02:10:34 PM PST 24
Finished Feb 04 02:19:23 PM PST 24
Peak memory 229848 kb
Host smart-57acf275-6b6b-46ab-beda-782c8d107faf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1398843248 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_burst_write.1398843248 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_burst_write/latest


Test location /workspace/coverage/default/43.kmac_entropy_refresh.3295052501
Short name T474
Test name
Test status
Simulation time 6269305406 ps
CPU time 41.99 seconds
Started Feb 04 02:10:40 PM PST 24
Finished Feb 04 02:11:22 PM PST 24
Peak memory 224156 kb
Host smart-6faecc8a-2cf1-46dc-ab89-cb2c5587756a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3295052501 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_entropy_refresh.3295052501 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/43.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/43.kmac_error.376641037
Short name T651
Test name
Test status
Simulation time 4831663309 ps
CPU time 338.38 seconds
Started Feb 04 02:10:37 PM PST 24
Finished Feb 04 02:16:16 PM PST 24
Peak memory 268872 kb
Host smart-2d2678e9-f4b9-43ea-97cd-69a678c4802c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=376641037 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_error.376641037 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_error/latest


Test location /workspace/coverage/default/43.kmac_key_error.2947674435
Short name T1086
Test name
Test status
Simulation time 293330531 ps
CPU time 1.94 seconds
Started Feb 04 02:10:37 PM PST 24
Finished Feb 04 02:10:40 PM PST 24
Peak memory 207956 kb
Host smart-a73b3444-38c0-47ad-be7f-8598f15574a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2947674435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_key_error.2947674435 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_key_error/latest


Test location /workspace/coverage/default/43.kmac_lc_escalation.596902740
Short name T383
Test name
Test status
Simulation time 99974930 ps
CPU time 1.11 seconds
Started Feb 04 02:10:37 PM PST 24
Finished Feb 04 02:10:39 PM PST 24
Peak memory 219496 kb
Host smart-c54106e9-9ee5-48fb-9711-7d1ab01b619d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=596902740 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_lc_escalation.596902740 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/43.kmac_lc_escalation/latest


Test location /workspace/coverage/default/43.kmac_long_msg_and_output.2458108178
Short name T159
Test name
Test status
Simulation time 101994548853 ps
CPU time 2157.94 seconds
Started Feb 04 02:10:31 PM PST 24
Finished Feb 04 02:46:32 PM PST 24
Peak memory 456012 kb
Host smart-46d089cf-c385-483e-b6fa-45bf5c9c7d93
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2458108178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_long_msg_a
nd_output.2458108178 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/43.kmac_sideload.4150847455
Short name T194
Test name
Test status
Simulation time 271806362 ps
CPU time 9.87 seconds
Started Feb 04 02:10:32 PM PST 24
Finished Feb 04 02:10:44 PM PST 24
Peak memory 220356 kb
Host smart-ba6ca9c2-8be5-4a49-9d12-ddc5db5b0214
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4150847455 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_sideload.4150847455 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_sideload/latest


Test location /workspace/coverage/default/43.kmac_smoke.1574226185
Short name T992
Test name
Test status
Simulation time 4722566110 ps
CPU time 19.03 seconds
Started Feb 04 02:10:22 PM PST 24
Finished Feb 04 02:10:42 PM PST 24
Peak memory 218520 kb
Host smart-04dc65d1-03d3-4ba2-81f2-1e47f714fc7b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1574226185 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_smoke.1574226185 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_smoke/latest


Test location /workspace/coverage/default/43.kmac_stress_all.1368018362
Short name T259
Test name
Test status
Simulation time 35699564890 ps
CPU time 180.04 seconds
Started Feb 04 02:10:39 PM PST 24
Finished Feb 04 02:13:39 PM PST 24
Peak memory 244908 kb
Host smart-edb1dd10-6f02-44c9-ab04-9008048e943e
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1368018362 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_stress_all.1368018362 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_stress_all/latest


Test location /workspace/coverage/default/43.kmac_stress_all_with_rand_reset.1248379131
Short name T724
Test name
Test status
Simulation time 83506975627 ps
CPU time 2619.43 seconds
Started Feb 04 02:10:39 PM PST 24
Finished Feb 04 02:54:19 PM PST 24
Peak memory 434536 kb
Host smart-18b3306d-33b0-4e05-8a13-e67511285e0b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1248379131 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_stress_all_with_rand_reset.1248379131 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_kmac.3819246981
Short name T1051
Test name
Test status
Simulation time 327203025 ps
CPU time 4.83 seconds
Started Feb 04 02:10:38 PM PST 24
Finished Feb 04 02:10:44 PM PST 24
Peak memory 216960 kb
Host smart-61a1d913-47b3-4258-9986-5678edc62b5d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3819246981 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 43.kmac_test_vectors_kmac.3819246981 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_kmac_xof.1529300453
Short name T308
Test name
Test status
Simulation time 288786359 ps
CPU time 4.47 seconds
Started Feb 04 02:10:38 PM PST 24
Finished Feb 04 02:10:43 PM PST 24
Peak memory 216648 kb
Host smart-8e5c3165-c6d8-48ab-addf-7269eb5a8cc5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1529300453 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 43.kmac_test_vectors_kmac_xof.1529300453 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_224.4276266276
Short name T963
Test name
Test status
Simulation time 135873245955 ps
CPU time 1562.48 seconds
Started Feb 04 02:10:32 PM PST 24
Finished Feb 04 02:36:36 PM PST 24
Peak memory 396016 kb
Host smart-f148796f-5ffd-4fdb-960d-e26f4f58cf50
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4276266276 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_224.4276266276 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_256.892919491
Short name T984
Test name
Test status
Simulation time 1305058005426 ps
CPU time 2208.48 seconds
Started Feb 04 02:10:32 PM PST 24
Finished Feb 04 02:47:22 PM PST 24
Peak memory 372952 kb
Host smart-7ce01cb7-7b97-483c-be23-e8a24f1d7893
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=892919491 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_256.892919491 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_384.4264061954
Short name T658
Test name
Test status
Simulation time 46485898745 ps
CPU time 1281.44 seconds
Started Feb 04 02:10:31 PM PST 24
Finished Feb 04 02:31:55 PM PST 24
Peak memory 331760 kb
Host smart-550cc48b-f394-42d0-b2ab-13e9b8685de0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4264061954 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_384.4264061954 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_sha3_512.1657945080
Short name T521
Test name
Test status
Simulation time 32735931531 ps
CPU time 963.92 seconds
Started Feb 04 02:10:31 PM PST 24
Finished Feb 04 02:26:38 PM PST 24
Peak memory 295728 kb
Host smart-f12932f1-74d8-4e2a-bf2b-aa45573cc0f3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1657945080 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_sha3_512.1657945080 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_shake_128.2870513617
Short name T459
Test name
Test status
Simulation time 212620517999 ps
CPU time 4179.71 seconds
Started Feb 04 02:10:37 PM PST 24
Finished Feb 04 03:20:19 PM PST 24
Peak memory 652220 kb
Host smart-0915ee8c-b95b-4f6a-8ade-9fb2d4f35e34
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2870513617 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_128.2870513617 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/43.kmac_test_vectors_shake_256.320794318
Short name T429
Test name
Test status
Simulation time 578673631415 ps
CPU time 4193.04 seconds
Started Feb 04 02:10:37 PM PST 24
Finished Feb 04 03:20:31 PM PST 24
Peak memory 557112 kb
Host smart-13f39fd8-0d2f-419b-acd0-732b14760894
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=320794318 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.kmac_test_vectors_shake_256.320794318 +enable_masking=0 +sw_key_masked=0
Directory /workspace/43.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/44.kmac_alert_test.1613947021
Short name T1059
Test name
Test status
Simulation time 25637815 ps
CPU time 0.79 seconds
Started Feb 04 02:11:06 PM PST 24
Finished Feb 04 02:11:08 PM PST 24
Peak memory 207700 kb
Host smart-9e33d262-248b-40ee-87cd-8e45c4868a1d
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1613947021 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_alert_test.1613947021 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_alert_test/latest


Test location /workspace/coverage/default/44.kmac_app.3086208414
Short name T956
Test name
Test status
Simulation time 10580007727 ps
CPU time 283.9 seconds
Started Feb 04 02:10:59 PM PST 24
Finished Feb 04 02:15:43 PM PST 24
Peak memory 242448 kb
Host smart-6ff59f49-558a-494f-94c5-56f2b82f8e16
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3086208414 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_app.3086208414 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_app/latest


Test location /workspace/coverage/default/44.kmac_burst_write.2452905088
Short name T901
Test name
Test status
Simulation time 46814056050 ps
CPU time 297.66 seconds
Started Feb 04 02:11:09 PM PST 24
Finished Feb 04 02:16:08 PM PST 24
Peak memory 226264 kb
Host smart-af7f6d9d-e1a1-4894-8c15-f2699c2b75b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2452905088 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_burst_write.2452905088 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_burst_write/latest


Test location /workspace/coverage/default/44.kmac_entropy_refresh.1143675867
Short name T710
Test name
Test status
Simulation time 1637459602 ps
CPU time 23.91 seconds
Started Feb 04 02:11:01 PM PST 24
Finished Feb 04 02:11:25 PM PST 24
Peak memory 223964 kb
Host smart-247dd27f-a489-4c46-9671-187c25e6a011
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1143675867 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_entropy_refresh.1143675867 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/44.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/44.kmac_error.2659352636
Short name T416
Test name
Test status
Simulation time 1386807378 ps
CPU time 100.36 seconds
Started Feb 04 02:11:00 PM PST 24
Finished Feb 04 02:12:41 PM PST 24
Peak memory 235696 kb
Host smart-0010cc1c-9b28-4f2c-a830-c99362122eac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2659352636 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_error.2659352636 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_error/latest


Test location /workspace/coverage/default/44.kmac_key_error.4237951040
Short name T490
Test name
Test status
Simulation time 2301894580 ps
CPU time 1.6 seconds
Started Feb 04 02:11:12 PM PST 24
Finished Feb 04 02:11:16 PM PST 24
Peak memory 207844 kb
Host smart-5dfd2270-2cf6-4191-a1e3-768e66f19cc9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4237951040 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_key_error.4237951040 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_key_error/latest


Test location /workspace/coverage/default/44.kmac_lc_escalation.142631520
Short name T1010
Test name
Test status
Simulation time 171777608 ps
CPU time 1.22 seconds
Started Feb 04 02:11:12 PM PST 24
Finished Feb 04 02:11:15 PM PST 24
Peak memory 216188 kb
Host smart-d3374ccf-8e56-44cd-b818-224f2a35ec8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=142631520 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_lc_escalation.142631520 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/44.kmac_lc_escalation/latest


Test location /workspace/coverage/default/44.kmac_long_msg_and_output.465143140
Short name T536
Test name
Test status
Simulation time 95145324941 ps
CPU time 2125.65 seconds
Started Feb 04 02:10:48 PM PST 24
Finished Feb 04 02:46:15 PM PST 24
Peak memory 433888 kb
Host smart-3cfe127e-d67e-4a91-aa02-a009c6284336
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=465143140 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_long_msg_an
d_output.465143140 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/44.kmac_sideload.3006837411
Short name T628
Test name
Test status
Simulation time 1195207731 ps
CPU time 23.32 seconds
Started Feb 04 02:10:49 PM PST 24
Finished Feb 04 02:11:14 PM PST 24
Peak memory 224108 kb
Host smart-2849986e-38f5-451f-9123-9c1a6062bec8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3006837411 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_sideload.3006837411 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_sideload/latest


Test location /workspace/coverage/default/44.kmac_smoke.3338567033
Short name T1074
Test name
Test status
Simulation time 10780996924 ps
CPU time 75.13 seconds
Started Feb 04 02:10:46 PM PST 24
Finished Feb 04 02:12:02 PM PST 24
Peak memory 224144 kb
Host smart-c40e44f4-75ad-4c12-98e5-4179fb40efbe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3338567033 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_smoke.3338567033 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_smoke/latest


Test location /workspace/coverage/default/44.kmac_stress_all.1873979213
Short name T74
Test name
Test status
Simulation time 54861308842 ps
CPU time 563.58 seconds
Started Feb 04 02:11:05 PM PST 24
Finished Feb 04 02:20:29 PM PST 24
Peak memory 274676 kb
Host smart-1e84d56d-3cba-49c9-9ea3-1308e4467092
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1873979213 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all.1873979213 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_stress_all/latest


Test location /workspace/coverage/default/44.kmac_stress_all_with_rand_reset.3599010111
Short name T289
Test name
Test status
Simulation time 40997869288 ps
CPU time 905.97 seconds
Started Feb 04 02:11:11 PM PST 24
Finished Feb 04 02:26:19 PM PST 24
Peak memory 318712 kb
Host smart-ef3ca15b-2a0e-4990-8835-d438b21af3f2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3599010111 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_stress_all_with_rand_reset.3599010111 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_kmac.3988046977
Short name T1042
Test name
Test status
Simulation time 2036729013 ps
CPU time 5.35 seconds
Started Feb 04 02:10:59 PM PST 24
Finished Feb 04 02:11:05 PM PST 24
Peak memory 209276 kb
Host smart-fe73bfbf-835d-43e8-81a6-42966580bef5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3988046977 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 44.kmac_test_vectors_kmac.3988046977 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_kmac_xof.4025208322
Short name T207
Test name
Test status
Simulation time 670435940 ps
CPU time 4.64 seconds
Started Feb 04 02:11:09 PM PST 24
Finished Feb 04 02:11:15 PM PST 24
Peak memory 208644 kb
Host smart-43ff3ee9-35ed-4e3e-a990-a7d517cbe512
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4025208322 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 44.kmac_test_vectors_kmac_xof.4025208322 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_224.2810289534
Short name T263
Test name
Test status
Simulation time 18481792523 ps
CPU time 1570.77 seconds
Started Feb 04 02:11:01 PM PST 24
Finished Feb 04 02:37:12 PM PST 24
Peak memory 376800 kb
Host smart-3da9fb79-f691-40a5-89dd-cefe4dc29933
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2810289534 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_224.2810289534 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_256.1207677331
Short name T298
Test name
Test status
Simulation time 85402763899 ps
CPU time 1418.35 seconds
Started Feb 04 02:11:10 PM PST 24
Finished Feb 04 02:34:50 PM PST 24
Peak memory 360908 kb
Host smart-fe518d84-4233-4db0-a244-3c6cb31f34da
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1207677331 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_256.1207677331 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_384.1911996468
Short name T252
Test name
Test status
Simulation time 62278089995 ps
CPU time 1254.19 seconds
Started Feb 04 02:11:02 PM PST 24
Finished Feb 04 02:31:57 PM PST 24
Peak memory 329700 kb
Host smart-f171cc2e-9f29-4670-b252-92f1ef8c7c8f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1911996468 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_384.1911996468 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_sha3_512.2798158220
Short name T233
Test name
Test status
Simulation time 49929007516 ps
CPU time 969.87 seconds
Started Feb 04 02:11:00 PM PST 24
Finished Feb 04 02:27:10 PM PST 24
Peak memory 293860 kb
Host smart-894ec7de-f1c1-4cf6-a2f0-4f97d30a641a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2798158220 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_sha3_512.2798158220 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_shake_128.2811423727
Short name T773
Test name
Test status
Simulation time 209992655157 ps
CPU time 3769.69 seconds
Started Feb 04 02:11:01 PM PST 24
Finished Feb 04 03:13:52 PM PST 24
Peak memory 641728 kb
Host smart-ff7c087e-041d-43ff-954b-8432cfcdf033
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2811423727 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_128.2811423727 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/44.kmac_test_vectors_shake_256.2398249403
Short name T1085
Test name
Test status
Simulation time 766115944483 ps
CPU time 3961.59 seconds
Started Feb 04 02:11:00 PM PST 24
Finished Feb 04 03:17:03 PM PST 24
Peak memory 561076 kb
Host smart-ceee0d13-06da-4ded-a266-a3287b5f865f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2398249403 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.kmac_test_vectors_shake_256.2398249403 +enable_masking=0 +sw_key_masked=0
Directory /workspace/44.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/45.kmac_alert_test.2363270020
Short name T548
Test name
Test status
Simulation time 20153361 ps
CPU time 0.76 seconds
Started Feb 04 02:11:32 PM PST 24
Finished Feb 04 02:11:38 PM PST 24
Peak memory 207508 kb
Host smart-79c6362f-7350-4e36-98ac-e9de42a38629
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2363270020 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_alert_test.2363270020 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_alert_test/latest


Test location /workspace/coverage/default/45.kmac_app.2035933943
Short name T420
Test name
Test status
Simulation time 2547982143 ps
CPU time 57.5 seconds
Started Feb 04 02:11:28 PM PST 24
Finished Feb 04 02:12:29 PM PST 24
Peak memory 225112 kb
Host smart-18b3f66e-ef07-4fa3-bccc-135b67a977cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2035933943 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_app.2035933943 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_app/latest


Test location /workspace/coverage/default/45.kmac_burst_write.765427483
Short name T534
Test name
Test status
Simulation time 29001736021 ps
CPU time 287.84 seconds
Started Feb 04 02:11:18 PM PST 24
Finished Feb 04 02:16:08 PM PST 24
Peak memory 227560 kb
Host smart-fcb2b1ea-df04-4929-950c-cd7b7f49c773
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=765427483 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_burst_write.765427483 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_burst_write/latest


Test location /workspace/coverage/default/45.kmac_entropy_refresh.2656011878
Short name T1006
Test name
Test status
Simulation time 3354437584 ps
CPU time 67.48 seconds
Started Feb 04 02:11:32 PM PST 24
Finished Feb 04 02:12:45 PM PST 24
Peak memory 226700 kb
Host smart-ee54dc00-7137-4a01-9bab-58fe87d550c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2656011878 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_entropy_refresh.2656011878 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/45.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/45.kmac_error.929255375
Short name T470
Test name
Test status
Simulation time 4416994917 ps
CPU time 311.27 seconds
Started Feb 04 02:11:32 PM PST 24
Finished Feb 04 02:16:49 PM PST 24
Peak memory 265920 kb
Host smart-c96b15ae-8646-4f3c-84f8-6ba8cf84a6e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=929255375 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_error.929255375 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_error/latest


Test location /workspace/coverage/default/45.kmac_key_error.3199332435
Short name T530
Test name
Test status
Simulation time 3702980689 ps
CPU time 5.32 seconds
Started Feb 04 02:11:31 PM PST 24
Finished Feb 04 02:11:42 PM PST 24
Peak memory 207996 kb
Host smart-95f0c805-7f29-4741-9a8b-048033be7755
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3199332435 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_key_error.3199332435 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_key_error/latest


Test location /workspace/coverage/default/45.kmac_lc_escalation.2126335966
Short name T456
Test name
Test status
Simulation time 286581150 ps
CPU time 9.2 seconds
Started Feb 04 02:11:31 PM PST 24
Finished Feb 04 02:11:45 PM PST 24
Peak memory 220852 kb
Host smart-15622c48-dddc-406e-8f72-d7ee43ad5c6a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2126335966 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_lc_escalation.2126335966 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/45.kmac_lc_escalation/latest


Test location /workspace/coverage/default/45.kmac_long_msg_and_output.3816971872
Short name T495
Test name
Test status
Simulation time 79574938527 ps
CPU time 1680.38 seconds
Started Feb 04 02:11:08 PM PST 24
Finished Feb 04 02:39:09 PM PST 24
Peak memory 366436 kb
Host smart-2b59f6f5-b00e-4782-b9e9-ca591ad0bbb1
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3816971872 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_long_msg_a
nd_output.3816971872 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/45.kmac_sideload.2739886522
Short name T327
Test name
Test status
Simulation time 5084542037 ps
CPU time 132.96 seconds
Started Feb 04 02:11:28 PM PST 24
Finished Feb 04 02:13:44 PM PST 24
Peak memory 230444 kb
Host smart-d57e56ba-4833-4240-af22-c8470f798a80
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2739886522 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_sideload.2739886522 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_sideload/latest


Test location /workspace/coverage/default/45.kmac_smoke.878248414
Short name T346
Test name
Test status
Simulation time 1786169966 ps
CPU time 45.67 seconds
Started Feb 04 02:11:10 PM PST 24
Finished Feb 04 02:11:58 PM PST 24
Peak memory 218820 kb
Host smart-f35bd626-0a80-49d3-845f-04012fdd6b3a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=878248414 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_smoke.878248414 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_smoke/latest


Test location /workspace/coverage/default/45.kmac_stress_all.376790899
Short name T170
Test name
Test status
Simulation time 8636193231 ps
CPU time 240.58 seconds
Started Feb 04 02:11:32 PM PST 24
Finished Feb 04 02:15:38 PM PST 24
Peak memory 236812 kb
Host smart-ef1b3561-5227-4769-bc72-deeffbd86a88
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=376790899 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all.376790899 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_stress_all/latest


Test location /workspace/coverage/default/45.kmac_stress_all_with_rand_reset.3464708494
Short name T460
Test name
Test status
Simulation time 202377692931 ps
CPU time 1280.86 seconds
Started Feb 04 02:11:31 PM PST 24
Finished Feb 04 02:32:56 PM PST 24
Peak memory 347468 kb
Host smart-114f03fe-fc47-4b15-ad1a-dd18e7346741
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3464708494 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_stress_all_with_rand_reset.3464708494 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_kmac.3047948678
Short name T663
Test name
Test status
Simulation time 68248474 ps
CPU time 4.11 seconds
Started Feb 04 02:11:27 PM PST 24
Finished Feb 04 02:11:35 PM PST 24
Peak memory 209284 kb
Host smart-316648a9-0fb4-4cb8-b8b1-bde459c578bb
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047948678 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 45.kmac_test_vectors_kmac.3047948678 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_kmac_xof.2035234811
Short name T657
Test name
Test status
Simulation time 1969943288 ps
CPU time 5.02 seconds
Started Feb 04 02:11:27 PM PST 24
Finished Feb 04 02:11:36 PM PST 24
Peak memory 216964 kb
Host smart-ada80282-f565-41b0-b5c5-f66d5e04e953
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2035234811 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 45.kmac_test_vectors_kmac_xof.2035234811 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_224.2371832999
Short name T217
Test name
Test status
Simulation time 35592860104 ps
CPU time 1604.6 seconds
Started Feb 04 02:11:18 PM PST 24
Finished Feb 04 02:38:05 PM PST 24
Peak memory 378476 kb
Host smart-55ef678d-b66a-42cd-aa8c-e4cc850653f0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2371832999 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_224.2371832999 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_256.2032990527
Short name T886
Test name
Test status
Simulation time 17767627749 ps
CPU time 1557.05 seconds
Started Feb 04 02:11:18 PM PST 24
Finished Feb 04 02:37:18 PM PST 24
Peak memory 374780 kb
Host smart-09800d58-406a-4f6f-86d8-2d534d2b168d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2032990527 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_256.2032990527 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_384.2621700364
Short name T919
Test name
Test status
Simulation time 50932538359 ps
CPU time 1239.62 seconds
Started Feb 04 02:11:20 PM PST 24
Finished Feb 04 02:32:01 PM PST 24
Peak memory 331156 kb
Host smart-391a2cc5-9448-4682-90c5-e3ced89814a9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2621700364 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_384.2621700364 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_sha3_512.3963346867
Short name T279
Test name
Test status
Simulation time 9937646866 ps
CPU time 802.49 seconds
Started Feb 04 02:11:28 PM PST 24
Finished Feb 04 02:24:53 PM PST 24
Peak memory 295112 kb
Host smart-0a71358a-fdd3-4ae6-991e-ee15874ba1e5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3963346867 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_sha3_512.3963346867 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_shake_128.820120403
Short name T558
Test name
Test status
Simulation time 2861641210365 ps
CPU time 6129.13 seconds
Started Feb 04 02:11:27 PM PST 24
Finished Feb 04 03:53:40 PM PST 24
Peak memory 652708 kb
Host smart-6aa0f9e0-d4ff-4cba-b9e2-575d11f40984
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=820120403 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_128.820120403 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/45.kmac_test_vectors_shake_256.3562017208
Short name T278
Test name
Test status
Simulation time 86165329930 ps
CPU time 3544.88 seconds
Started Feb 04 02:11:28 PM PST 24
Finished Feb 04 03:10:36 PM PST 24
Peak memory 556844 kb
Host smart-a3db537d-cbda-463d-9d47-2a9380ac0631
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3562017208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.kmac_test_vectors_shake_256.3562017208 +enable_masking=0 +sw_key_masked=0
Directory /workspace/45.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/46.kmac_alert_test.755523488
Short name T1056
Test name
Test status
Simulation time 13556834 ps
CPU time 0.76 seconds
Started Feb 04 02:12:14 PM PST 24
Finished Feb 04 02:12:16 PM PST 24
Peak memory 207684 kb
Host smart-cbb180ec-2b14-41fc-a663-de1ca8845373
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=755523488 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_alert_test.755523488 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/46.kmac_alert_test/latest


Test location /workspace/coverage/default/46.kmac_app.3484405376
Short name T861
Test name
Test status
Simulation time 20660845893 ps
CPU time 99.64 seconds
Started Feb 04 02:12:07 PM PST 24
Finished Feb 04 02:13:47 PM PST 24
Peak memory 227872 kb
Host smart-76f612ae-6b06-4afd-b51d-e283430bcbff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3484405376 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_app.3484405376 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_app/latest


Test location /workspace/coverage/default/46.kmac_burst_write.848651510
Short name T595
Test name
Test status
Simulation time 21007378292 ps
CPU time 453.18 seconds
Started Feb 04 02:11:51 PM PST 24
Finished Feb 04 02:19:25 PM PST 24
Peak memory 229596 kb
Host smart-1788fb03-4edf-4cff-b09b-fdaae8874ad7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=848651510 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_burst_write.848651510 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_burst_write/latest


Test location /workspace/coverage/default/46.kmac_entropy_refresh.4118420574
Short name T727
Test name
Test status
Simulation time 6133763578 ps
CPU time 202.2 seconds
Started Feb 04 02:12:12 PM PST 24
Finished Feb 04 02:15:37 PM PST 24
Peak memory 242180 kb
Host smart-e36af4a9-7afd-4a28-a6e4-d6092473130f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4118420574 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_entropy_refresh.4118420574 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/46.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/46.kmac_error.2841491605
Short name T839
Test name
Test status
Simulation time 30410061600 ps
CPU time 449.5 seconds
Started Feb 04 02:12:03 PM PST 24
Finished Feb 04 02:19:34 PM PST 24
Peak memory 270324 kb
Host smart-2bcec761-9a7a-49f6-841d-6f46651d08a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2841491605 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_error.2841491605 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_error/latest


Test location /workspace/coverage/default/46.kmac_key_error.4153785951
Short name T436
Test name
Test status
Simulation time 866830193 ps
CPU time 4.64 seconds
Started Feb 04 02:12:03 PM PST 24
Finished Feb 04 02:12:09 PM PST 24
Peak memory 208016 kb
Host smart-10db0cb7-3a84-454c-a196-915cd8bd5fd0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4153785951 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_key_error.4153785951 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_key_error/latest


Test location /workspace/coverage/default/46.kmac_lc_escalation.1606411642
Short name T990
Test name
Test status
Simulation time 696649140 ps
CPU time 27.76 seconds
Started Feb 04 02:12:11 PM PST 24
Finished Feb 04 02:12:40 PM PST 24
Peak memory 232312 kb
Host smart-b3a92929-5bf8-4281-b329-8ece0e2a7e53
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1606411642 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_lc_escalation.1606411642 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/46.kmac_lc_escalation/latest


Test location /workspace/coverage/default/46.kmac_long_msg_and_output.3694133775
Short name T305
Test name
Test status
Simulation time 115117412790 ps
CPU time 2493.78 seconds
Started Feb 04 02:11:45 PM PST 24
Finished Feb 04 02:53:19 PM PST 24
Peak memory 484948 kb
Host smart-5f70d3bf-72f7-4bb8-afc2-aa5f80276866
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3694133775 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_long_msg_a
nd_output.3694133775 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/46.kmac_sideload.2078104452
Short name T467
Test name
Test status
Simulation time 11431008026 ps
CPU time 227.59 seconds
Started Feb 04 02:11:46 PM PST 24
Finished Feb 04 02:15:35 PM PST 24
Peak memory 240180 kb
Host smart-aa35dd57-c667-446a-a28d-f188c37e619b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2078104452 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_sideload.2078104452 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_sideload/latest


Test location /workspace/coverage/default/46.kmac_smoke.3379144952
Short name T1017
Test name
Test status
Simulation time 7480514447 ps
CPU time 45.28 seconds
Started Feb 04 02:11:45 PM PST 24
Finished Feb 04 02:12:31 PM PST 24
Peak memory 219484 kb
Host smart-f104e9be-cf20-4864-99ba-eb52674dad0c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3379144952 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_smoke.3379144952 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_smoke/latest


Test location /workspace/coverage/default/46.kmac_stress_all.3297779930
Short name T561
Test name
Test status
Simulation time 3324360032 ps
CPU time 271.43 seconds
Started Feb 04 02:12:09 PM PST 24
Finished Feb 04 02:16:41 PM PST 24
Peak memory 238404 kb
Host smart-5428c84c-0214-4765-a38f-6073b562fc6b
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3297779930 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all.3297779930 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_stress_all/latest


Test location /workspace/coverage/default/46.kmac_stress_all_with_rand_reset.870159817
Short name T73
Test name
Test status
Simulation time 261385816805 ps
CPU time 1121.83 seconds
Started Feb 04 02:12:19 PM PST 24
Finished Feb 04 02:31:03 PM PST 24
Peak memory 306064 kb
Host smart-37b991fd-16e3-4152-ab60-f14845868aff
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=870159817 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_stress_all_with_rand_reset.870159817 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_kmac.922750640
Short name T114
Test name
Test status
Simulation time 3372699701 ps
CPU time 5.03 seconds
Started Feb 04 02:12:06 PM PST 24
Finished Feb 04 02:12:11 PM PST 24
Peak memory 218024 kb
Host smart-11805711-a617-478d-92f9-7aeea24f82dc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=922750640 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 46.kmac_test_vectors_kmac.922750640 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_kmac_xof.1083974131
Short name T581
Test name
Test status
Simulation time 130536285 ps
CPU time 3.77 seconds
Started Feb 04 02:12:05 PM PST 24
Finished Feb 04 02:12:09 PM PST 24
Peak memory 209300 kb
Host smart-949595d4-7c1f-4c83-ad13-b0a8425c436f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1083974131 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 46.kmac_test_vectors_kmac_xof.1083974131 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_224.2135409003
Short name T779
Test name
Test status
Simulation time 189606416606 ps
CPU time 1682.91 seconds
Started Feb 04 02:11:52 PM PST 24
Finished Feb 04 02:39:56 PM PST 24
Peak memory 394892 kb
Host smart-0074ac66-bdac-4ba8-825f-c7438f8319d5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2135409003 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_224.2135409003 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_256.2455149731
Short name T1046
Test name
Test status
Simulation time 91642108689 ps
CPU time 1874.51 seconds
Started Feb 04 02:11:52 PM PST 24
Finished Feb 04 02:43:07 PM PST 24
Peak memory 374860 kb
Host smart-6e89d24a-cab8-4e6f-a52c-45066c8cf74f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2455149731 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_256.2455149731 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_384.3826768590
Short name T1132
Test name
Test status
Simulation time 92676000739 ps
CPU time 1336.83 seconds
Started Feb 04 02:11:51 PM PST 24
Finished Feb 04 02:34:09 PM PST 24
Peak memory 331636 kb
Host smart-59a4476b-0170-4440-b607-8a401c40e31d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3826768590 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_384.3826768590 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_sha3_512.139148613
Short name T798
Test name
Test status
Simulation time 42797444509 ps
CPU time 735.14 seconds
Started Feb 04 02:11:51 PM PST 24
Finished Feb 04 02:24:07 PM PST 24
Peak memory 293336 kb
Host smart-525d7422-a2e3-4eb7-b0da-bba280cb8465
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=139148613 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_sha3_512.139148613 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_shake_128.2015103872
Short name T557
Test name
Test status
Simulation time 542160186070 ps
CPU time 5079.91 seconds
Started Feb 04 02:11:51 PM PST 24
Finished Feb 04 03:36:32 PM PST 24
Peak memory 664512 kb
Host smart-26dfd6a4-9eb5-43fb-876a-b4747d981512
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2015103872 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_128.2015103872 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/46.kmac_test_vectors_shake_256.2315517079
Short name T311
Test name
Test status
Simulation time 218100036536 ps
CPU time 4180.69 seconds
Started Feb 04 02:12:04 PM PST 24
Finished Feb 04 03:21:46 PM PST 24
Peak memory 559532 kb
Host smart-0faf5f6e-a309-405b-bed3-3594ba27a795
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2315517079 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.kmac_test_vectors_shake_256.2315517079 +enable_masking=0 +sw_key_masked=0
Directory /workspace/46.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/47.kmac_alert_test.548229754
Short name T1107
Test name
Test status
Simulation time 27642003 ps
CPU time 0.79 seconds
Started Feb 04 02:12:40 PM PST 24
Finished Feb 04 02:12:41 PM PST 24
Peak memory 207680 kb
Host smart-0e739f36-5ede-4ba0-9281-699fbbae3dce
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=548229754 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_alert_test.548229754 +enable_m
asking=0 +sw_key_masked=0
Directory /workspace/47.kmac_alert_test/latest


Test location /workspace/coverage/default/47.kmac_app.731773565
Short name T403
Test name
Test status
Simulation time 11921639277 ps
CPU time 67.33 seconds
Started Feb 04 02:12:28 PM PST 24
Finished Feb 04 02:13:37 PM PST 24
Peak memory 225788 kb
Host smart-fa232866-0dfb-417e-acac-3891072b0608
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=731773565 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_app.731773565 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_app/latest


Test location /workspace/coverage/default/47.kmac_burst_write.2494891707
Short name T382
Test name
Test status
Simulation time 8700728020 ps
CPU time 374.84 seconds
Started Feb 04 02:12:15 PM PST 24
Finished Feb 04 02:18:35 PM PST 24
Peak memory 228432 kb
Host smart-8c10b455-ea90-49b6-a227-b8909d5498e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2494891707 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_burst_write.2494891707 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_burst_write/latest


Test location /workspace/coverage/default/47.kmac_entropy_refresh.1766300579
Short name T905
Test name
Test status
Simulation time 7105294535 ps
CPU time 125.3 seconds
Started Feb 04 02:12:27 PM PST 24
Finished Feb 04 02:14:35 PM PST 24
Peak memory 232176 kb
Host smart-6804d823-9e7d-4890-a83c-d507067d5509
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1766300579 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_entropy_refresh.1766300579 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/47.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/47.kmac_error.1185512285
Short name T1067
Test name
Test status
Simulation time 31122383376 ps
CPU time 331.68 seconds
Started Feb 04 02:12:29 PM PST 24
Finished Feb 04 02:18:01 PM PST 24
Peak memory 255024 kb
Host smart-3e8f1b6a-8b1e-4b18-8bc5-85744b5b1bb6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1185512285 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_error.1185512285 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_error/latest


Test location /workspace/coverage/default/47.kmac_key_error.1419580252
Short name T994
Test name
Test status
Simulation time 2513152450 ps
CPU time 7.02 seconds
Started Feb 04 02:12:30 PM PST 24
Finished Feb 04 02:12:42 PM PST 24
Peak memory 208032 kb
Host smart-b93b825a-e5cc-4097-8caa-ec6ab1864f88
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1419580252 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_key_error.1419580252 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_key_error/latest


Test location /workspace/coverage/default/47.kmac_lc_escalation.3635949485
Short name T365
Test name
Test status
Simulation time 40733889 ps
CPU time 1.29 seconds
Started Feb 04 02:12:37 PM PST 24
Finished Feb 04 02:12:39 PM PST 24
Peak memory 216052 kb
Host smart-96b28a8f-1b05-4c09-9893-0c851224a284
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3635949485 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_lc_escalation.3635949485 +enable_masking=0 +sw_k
ey_masked=0
Directory /workspace/47.kmac_lc_escalation/latest


Test location /workspace/coverage/default/47.kmac_long_msg_and_output.3525146974
Short name T603
Test name
Test status
Simulation time 8832164251 ps
CPU time 687.79 seconds
Started Feb 04 02:12:18 PM PST 24
Finished Feb 04 02:23:49 PM PST 24
Peak memory 300656 kb
Host smart-127f0cf0-0833-4bd9-8bd6-a57c3cac9227
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3525146974 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_long_msg_a
nd_output.3525146974 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/47.kmac_sideload.1537547350
Short name T953
Test name
Test status
Simulation time 11640444178 ps
CPU time 171.18 seconds
Started Feb 04 02:12:17 PM PST 24
Finished Feb 04 02:15:12 PM PST 24
Peak memory 232716 kb
Host smart-5827b3c3-de39-49db-bda2-31f7b3275fde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1537547350 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_sideload.1537547350 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_sideload/latest


Test location /workspace/coverage/default/47.kmac_smoke.2517364532
Short name T505
Test name
Test status
Simulation time 5119904596 ps
CPU time 58.97 seconds
Started Feb 04 02:12:12 PM PST 24
Finished Feb 04 02:13:12 PM PST 24
Peak memory 219220 kb
Host smart-541e0d53-a3d1-43da-b6ce-dbc167414fa1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2517364532 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_smoke.2517364532 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_smoke/latest


Test location /workspace/coverage/default/47.kmac_stress_all.1485529020
Short name T604
Test name
Test status
Simulation time 43641401355 ps
CPU time 2289.49 seconds
Started Feb 04 02:12:37 PM PST 24
Finished Feb 04 02:50:48 PM PST 24
Peak memory 493792 kb
Host smart-d2817857-0a6f-4ade-abb0-d1668af7f343
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1485529020 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all.1485529020 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_stress_all/latest


Test location /workspace/coverage/default/47.kmac_stress_all_with_rand_reset.2234433132
Short name T443
Test name
Test status
Simulation time 30582183527 ps
CPU time 311.02 seconds
Started Feb 04 02:12:39 PM PST 24
Finished Feb 04 02:17:51 PM PST 24
Peak memory 257244 kb
Host smart-aeb572f4-d3c0-42c9-bfa1-f267dc8ec93b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2234433132 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_stress_all_with_rand_reset.2234433132 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_kmac.2228793836
Short name T699
Test name
Test status
Simulation time 704023293 ps
CPU time 4.24 seconds
Started Feb 04 02:12:31 PM PST 24
Finished Feb 04 02:12:39 PM PST 24
Peak memory 216964 kb
Host smart-23e8b60d-c6dd-4b86-8052-db4f55a4d022
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2228793836 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 47.kmac_test_vectors_kmac.2228793836 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_kmac_xof.1112412273
Short name T434
Test name
Test status
Simulation time 248205610 ps
CPU time 4.53 seconds
Started Feb 04 02:12:31 PM PST 24
Finished Feb 04 02:12:40 PM PST 24
Peak memory 209128 kb
Host smart-dcff5116-901e-45bc-a31e-c9771138d15f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1112412273 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 47.kmac_test_vectors_kmac_xof.1112412273 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_224.321573189
Short name T215
Test name
Test status
Simulation time 109603807273 ps
CPU time 1562.49 seconds
Started Feb 04 02:12:17 PM PST 24
Finished Feb 04 02:38:23 PM PST 24
Peak memory 387616 kb
Host smart-cc9bef50-c3ef-44aa-9001-6ebfc2bee5ab
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=321573189 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_224.321573189 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_256.3168887609
Short name T1025
Test name
Test status
Simulation time 358920679516 ps
CPU time 1866.18 seconds
Started Feb 04 02:12:19 PM PST 24
Finished Feb 04 02:43:27 PM PST 24
Peak memory 366976 kb
Host smart-fe83d040-00a7-4b4c-9b19-a1cf5041d9c5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3168887609 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_256.3168887609 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_384.3188871296
Short name T550
Test name
Test status
Simulation time 48417103312 ps
CPU time 1172.9 seconds
Started Feb 04 02:12:18 PM PST 24
Finished Feb 04 02:31:54 PM PST 24
Peak memory 331144 kb
Host smart-ad84a0d7-479c-4138-8df3-3db8ed62c362
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3188871296 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_384.3188871296 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_sha3_512.3240458984
Short name T84
Test name
Test status
Simulation time 9449876727 ps
CPU time 685.66 seconds
Started Feb 04 02:12:18 PM PST 24
Finished Feb 04 02:23:46 PM PST 24
Peak memory 293512 kb
Host smart-cbbb6e3a-4370-4a99-b6bb-5f572d0df2bc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3240458984 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_sha3_512.3240458984 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_shake_128.1846017530
Short name T774
Test name
Test status
Simulation time 390179595167 ps
CPU time 4263.94 seconds
Started Feb 04 02:12:32 PM PST 24
Finished Feb 04 03:23:40 PM PST 24
Peak memory 647120 kb
Host smart-a4ca0024-6957-4e98-bad3-1de714c2780a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1846017530 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_128.1846017530 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/47.kmac_test_vectors_shake_256.2668212114
Short name T299
Test name
Test status
Simulation time 43473944255 ps
CPU time 3514.99 seconds
Started Feb 04 02:12:30 PM PST 24
Finished Feb 04 03:11:10 PM PST 24
Peak memory 564472 kb
Host smart-955fc85a-53aa-4cec-ae60-3fefefeacb32
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2668212114 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.kmac_test_vectors_shake_256.2668212114 +enable_masking=0 +sw_key_masked=0
Directory /workspace/47.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/48.kmac_alert_test.3301483971
Short name T769
Test name
Test status
Simulation time 20991527 ps
CPU time 0.76 seconds
Started Feb 04 02:13:00 PM PST 24
Finished Feb 04 02:13:02 PM PST 24
Peak memory 207668 kb
Host smart-21601d7c-ae93-4f5e-8fd7-3c400fce9c18
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3301483971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_alert_test.3301483971 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_alert_test/latest


Test location /workspace/coverage/default/48.kmac_app.2536048397
Short name T906
Test name
Test status
Simulation time 1816515250 ps
CPU time 73.41 seconds
Started Feb 04 02:12:59 PM PST 24
Finished Feb 04 02:14:13 PM PST 24
Peak memory 227320 kb
Host smart-05aaece1-1a62-4ba5-ac64-03adbb7a7486
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2536048397 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_app.2536048397 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_app/latest


Test location /workspace/coverage/default/48.kmac_burst_write.285077762
Short name T770
Test name
Test status
Simulation time 169031972554 ps
CPU time 745.52 seconds
Started Feb 04 02:12:38 PM PST 24
Finished Feb 04 02:25:04 PM PST 24
Peak memory 230796 kb
Host smart-ef3a52cc-3edd-4342-8f9a-f8d6f074c5e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=285077762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_burst_write.285077762 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_burst_write/latest


Test location /workspace/coverage/default/48.kmac_entropy_refresh.1096832829
Short name T440
Test name
Test status
Simulation time 6863004138 ps
CPU time 139.74 seconds
Started Feb 04 02:12:58 PM PST 24
Finished Feb 04 02:15:19 PM PST 24
Peak memory 235432 kb
Host smart-25b3c73f-e6da-450f-8017-33da535afb72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1096832829 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_entropy_refresh.1096832829 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/48.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/48.kmac_error.988782764
Short name T35
Test name
Test status
Simulation time 34334237492 ps
CPU time 340.43 seconds
Started Feb 04 02:12:59 PM PST 24
Finished Feb 04 02:18:40 PM PST 24
Peak memory 255260 kb
Host smart-fb29d6b7-b177-4b02-b3f9-2bace6df0010
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=988782764 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_error.988782764 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_error/latest


Test location /workspace/coverage/default/48.kmac_key_error.3764312331
Short name T761
Test name
Test status
Simulation time 1078156628 ps
CPU time 6.26 seconds
Started Feb 04 02:12:58 PM PST 24
Finished Feb 04 02:13:05 PM PST 24
Peak memory 207960 kb
Host smart-8ae3eb11-0388-4a44-8c47-ce9d902ffb9b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3764312331 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_key_error.3764312331 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_key_error/latest


Test location /workspace/coverage/default/48.kmac_lc_escalation.108457316
Short name T762
Test name
Test status
Simulation time 66507586 ps
CPU time 1.4 seconds
Started Feb 04 02:13:00 PM PST 24
Finished Feb 04 02:13:02 PM PST 24
Peak memory 216216 kb
Host smart-896298f9-8ae6-4a6e-a734-f1934780672e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=108457316 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_lc_escalation.108457316 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/48.kmac_lc_escalation/latest


Test location /workspace/coverage/default/48.kmac_long_msg_and_output.3008883580
Short name T949
Test name
Test status
Simulation time 803956636245 ps
CPU time 1264.46 seconds
Started Feb 04 02:12:36 PM PST 24
Finished Feb 04 02:33:41 PM PST 24
Peak memory 332540 kb
Host smart-5b9bba7c-b4ba-4fcf-b2ac-2de60ee4f4e6
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3008883580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_long_msg_a
nd_output.3008883580 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/48.kmac_sideload.3417563898
Short name T976
Test name
Test status
Simulation time 23061482466 ps
CPU time 337.91 seconds
Started Feb 04 02:12:39 PM PST 24
Finished Feb 04 02:18:17 PM PST 24
Peak memory 245756 kb
Host smart-62abc322-9158-4e8b-8f88-b2f51808712f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3417563898 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_sideload.3417563898 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_sideload/latest


Test location /workspace/coverage/default/48.kmac_smoke.3618027716
Short name T290
Test name
Test status
Simulation time 2821850002 ps
CPU time 10.99 seconds
Started Feb 04 02:12:40 PM PST 24
Finished Feb 04 02:12:52 PM PST 24
Peak memory 217692 kb
Host smart-a51f023a-edd3-4546-8381-cf5d1d94627b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3618027716 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_smoke.3618027716 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_smoke/latest


Test location /workspace/coverage/default/48.kmac_stress_all.4284338126
Short name T531
Test name
Test status
Simulation time 7570826606 ps
CPU time 121.88 seconds
Started Feb 04 02:12:58 PM PST 24
Finished Feb 04 02:15:01 PM PST 24
Peak memory 256264 kb
Host smart-336ccd97-daa3-44e0-a030-e7653c4c3ac4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=4284338126 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_stress_all.4284338126 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_stress_all/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_kmac.106686247
Short name T665
Test name
Test status
Simulation time 248977959 ps
CPU time 5.18 seconds
Started Feb 04 02:12:57 PM PST 24
Finished Feb 04 02:13:04 PM PST 24
Peak memory 217428 kb
Host smart-003735a4-e346-40e4-8dba-85fe649b2222
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=106686247 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 48.kmac_test_vectors_kmac.106686247 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_kmac_xof.2279748086
Short name T725
Test name
Test status
Simulation time 114464651 ps
CPU time 4.25 seconds
Started Feb 04 02:12:58 PM PST 24
Finished Feb 04 02:13:03 PM PST 24
Peak memory 209256 kb
Host smart-9987212d-bf16-4585-a08e-fc0d605a4174
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2279748086 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 48.kmac_test_vectors_kmac_xof.2279748086 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_224.843946383
Short name T1068
Test name
Test status
Simulation time 67668672829 ps
CPU time 1846.32 seconds
Started Feb 04 02:12:38 PM PST 24
Finished Feb 04 02:43:25 PM PST 24
Peak memory 392516 kb
Host smart-b4bf7536-5e2e-4ad6-9d20-12b7cfc1e509
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=843946383 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_224.843946383 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_256.3449914825
Short name T715
Test name
Test status
Simulation time 73991895691 ps
CPU time 1437.06 seconds
Started Feb 04 02:12:49 PM PST 24
Finished Feb 04 02:36:49 PM PST 24
Peak memory 374492 kb
Host smart-1d60a2c2-45e4-4154-a4d7-8795b0bb37e0
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3449914825 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_256.3449914825 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_384.879501178
Short name T17
Test name
Test status
Simulation time 51896286331 ps
CPU time 1315.39 seconds
Started Feb 04 02:12:49 PM PST 24
Finished Feb 04 02:34:47 PM PST 24
Peak memory 336316 kb
Host smart-8e35e387-5024-44b0-add6-316977ec60e3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=879501178 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_384.879501178 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_sha3_512.1273743086
Short name T859
Test name
Test status
Simulation time 9691281840 ps
CPU time 748.89 seconds
Started Feb 04 02:12:51 PM PST 24
Finished Feb 04 02:25:21 PM PST 24
Peak memory 296612 kb
Host smart-0f55e84d-7d26-40c2-9009-d4a7e03284f9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1273743086 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_sha3_512.1273743086 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_shake_128.2612760854
Short name T916
Test name
Test status
Simulation time 568869228951 ps
CPU time 4259.87 seconds
Started Feb 04 02:12:50 PM PST 24
Finished Feb 04 03:23:52 PM PST 24
Peak memory 657232 kb
Host smart-08bf6917-6263-4cad-ba38-772e840fb089
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2612760854 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_128.2612760854 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/48.kmac_test_vectors_shake_256.1524225286
Short name T889
Test name
Test status
Simulation time 193166867879 ps
CPU time 4268.32 seconds
Started Feb 04 02:13:00 PM PST 24
Finished Feb 04 03:24:10 PM PST 24
Peak memory 566316 kb
Host smart-6c65e1d5-d28c-4374-8ce0-570345138496
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1524225286 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.kmac_test_vectors_shake_256.1524225286 +enable_masking=0 +sw_key_masked=0
Directory /workspace/48.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/49.kmac_alert_test.4112277671
Short name T620
Test name
Test status
Simulation time 13059685 ps
CPU time 0.72 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 02:13:25 PM PST 24
Peak memory 207656 kb
Host smart-ae9fbd61-c974-488f-b415-15b6834d7080
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4112277671 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_alert_test.4112277671 +enable
_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_alert_test/latest


Test location /workspace/coverage/default/49.kmac_app.2250647965
Short name T625
Test name
Test status
Simulation time 3806210548 ps
CPU time 182.14 seconds
Started Feb 04 02:13:24 PM PST 24
Finished Feb 04 02:16:29 PM PST 24
Peak memory 238868 kb
Host smart-42e0ca89-81e9-4564-a99b-b17dc7c662f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2250647965 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_app.2250647965 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_app/latest


Test location /workspace/coverage/default/49.kmac_burst_write.1255912673
Short name T399
Test name
Test status
Simulation time 457630874 ps
CPU time 9.21 seconds
Started Feb 04 02:13:10 PM PST 24
Finished Feb 04 02:13:20 PM PST 24
Peak memory 216400 kb
Host smart-81761fcd-5b65-43d2-a39d-6ec9be86d174
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1255912673 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_burst_write.1255912673 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_burst_write/latest


Test location /workspace/coverage/default/49.kmac_entropy_refresh.2849216417
Short name T945
Test name
Test status
Simulation time 11961877208 ps
CPU time 237.45 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 02:17:22 PM PST 24
Peak memory 242676 kb
Host smart-418044cc-16a9-4a18-a0c4-a37a332180c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2849216417 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_entropy_refresh.2849216417 +enable_masking=0 +
sw_key_masked=0
Directory /workspace/49.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/49.kmac_error.235180082
Short name T735
Test name
Test status
Simulation time 638735790 ps
CPU time 42.79 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 02:14:08 PM PST 24
Peak memory 232704 kb
Host smart-3f790dc4-7250-4173-8167-79f2f8e97ba5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=235180082 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_error.235180082 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_error/latest


Test location /workspace/coverage/default/49.kmac_key_error.2194204280
Short name T350
Test name
Test status
Simulation time 2628606090 ps
CPU time 3.47 seconds
Started Feb 04 02:13:24 PM PST 24
Finished Feb 04 02:13:30 PM PST 24
Peak memory 207768 kb
Host smart-ae83e501-5a25-4431-a663-f68d4513622d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2194204280 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_key_error.2194204280 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_key_error/latest


Test location /workspace/coverage/default/49.kmac_lc_escalation.227315818
Short name T689
Test name
Test status
Simulation time 183372430 ps
CPU time 1.23 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 02:13:27 PM PST 24
Peak memory 216140 kb
Host smart-4b184bed-1093-4bb9-8475-20944743719b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=227315818 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_lc_escalation.227315818 +enable_masking=0 +sw_key
_masked=0
Directory /workspace/49.kmac_lc_escalation/latest


Test location /workspace/coverage/default/49.kmac_sideload.1939799419
Short name T394
Test name
Test status
Simulation time 13030842376 ps
CPU time 248.96 seconds
Started Feb 04 02:13:11 PM PST 24
Finished Feb 04 02:17:21 PM PST 24
Peak memory 242004 kb
Host smart-d0b7498c-1490-4c88-9ba4-ef348a07aab9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1939799419 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_sideload.1939799419 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_sideload/latest


Test location /workspace/coverage/default/49.kmac_smoke.2467271879
Short name T580
Test name
Test status
Simulation time 4647455215 ps
CPU time 40.88 seconds
Started Feb 04 02:12:58 PM PST 24
Finished Feb 04 02:13:40 PM PST 24
Peak memory 219312 kb
Host smart-e450bdab-4bc9-44eb-a805-c5b3349bc004
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2467271879 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_smoke.2467271879 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_smoke/latest


Test location /workspace/coverage/default/49.kmac_stress_all.281342753
Short name T371
Test name
Test status
Simulation time 12904394190 ps
CPU time 246.2 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 02:17:30 PM PST 24
Peak memory 273516 kb
Host smart-9d22c6b3-9718-4fe4-a172-f99ac27c24e8
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=281342753 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert
-cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all.281342753 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_stress_all/latest


Test location /workspace/coverage/default/49.kmac_stress_all_with_rand_reset.1333606071
Short name T597
Test name
Test status
Simulation time 99705771813 ps
CPU time 1044.18 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 02:30:50 PM PST 24
Peak memory 339172 kb
Host smart-7d50ad00-b797-468d-9b43-5e97759ca3f4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1333606071 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_stress_all_with_rand_reset.1333606071 +e
nable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_kmac.3076073937
Short name T636
Test name
Test status
Simulation time 171501309 ps
CPU time 4.39 seconds
Started Feb 04 02:13:24 PM PST 24
Finished Feb 04 02:13:31 PM PST 24
Peak memory 209144 kb
Host smart-cb8d03ca-61ab-4f2b-91a1-448bb023fd60
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3076073937 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 49.kmac_test_vectors_kmac.3076073937 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_kmac_xof.1520285523
Short name T210
Test name
Test status
Simulation time 224352284 ps
CPU time 5 seconds
Started Feb 04 02:13:24 PM PST 24
Finished Feb 04 02:13:31 PM PST 24
Peak memory 209252 kb
Host smart-f906dd5a-7df1-47fa-957b-b2048695cdd5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1520285523 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 49.kmac_test_vectors_kmac_xof.1520285523 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_224.4148207567
Short name T496
Test name
Test status
Simulation time 338483659162 ps
CPU time 1884.66 seconds
Started Feb 04 02:13:12 PM PST 24
Finished Feb 04 02:44:39 PM PST 24
Peak memory 392832 kb
Host smart-be5bb325-6fd8-46cf-9012-fac55be71a82
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=4148207567 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_224.4148207567 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_256.3592858765
Short name T736
Test name
Test status
Simulation time 17690722224 ps
CPU time 1368.23 seconds
Started Feb 04 02:13:13 PM PST 24
Finished Feb 04 02:36:03 PM PST 24
Peak memory 366032 kb
Host smart-9ccde3fc-f22c-4912-ba6c-597b90c6d8cd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3592858765 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_256.3592858765 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_384.3888269606
Short name T239
Test name
Test status
Simulation time 72393164989 ps
CPU time 1430.62 seconds
Started Feb 04 02:13:10 PM PST 24
Finished Feb 04 02:37:01 PM PST 24
Peak memory 329692 kb
Host smart-8cafea57-42f9-42ca-8954-2c5e98fc1afc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3888269606 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_384.3888269606 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_sha3_512.875971126
Short name T726
Test name
Test status
Simulation time 49456469975 ps
CPU time 919.14 seconds
Started Feb 04 02:13:15 PM PST 24
Finished Feb 04 02:28:35 PM PST 24
Peak memory 289728 kb
Host smart-97a4c14c-0106-4082-9313-55e288e0d8d8
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=875971126 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_sha3_512.875971126 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_shake_128.781480893
Short name T850
Test name
Test status
Simulation time 51377859904 ps
CPU time 3832.94 seconds
Started Feb 04 02:13:16 PM PST 24
Finished Feb 04 03:17:10 PM PST 24
Peak memory 641264 kb
Host smart-aafc7c0b-9976-40f5-a09d-78831d143814
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=781480893 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_128.781480893 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/49.kmac_test_vectors_shake_256.3365478089
Short name T387
Test name
Test status
Simulation time 88181724868 ps
CPU time 3560.64 seconds
Started Feb 04 02:13:23 PM PST 24
Finished Feb 04 03:12:45 PM PST 24
Peak memory 577852 kb
Host smart-2388c3dc-f077-4715-8841-4619b89d7669
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3365478089 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.kmac_test_vectors_shake_256.3365478089 +enable_masking=0 +sw_key_masked=0
Directory /workspace/49.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/5.kmac_alert_test.4216148711
Short name T1005
Test name
Test status
Simulation time 37274299 ps
CPU time 0.72 seconds
Started Feb 04 01:55:52 PM PST 24
Finished Feb 04 01:55:54 PM PST 24
Peak memory 207692 kb
Host smart-d621e60c-da66-4fbb-bcec-e5c7c6cd50ce
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4216148711 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_alert_test.4216148711 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_alert_test/latest


Test location /workspace/coverage/default/5.kmac_app.402475643
Short name T444
Test name
Test status
Simulation time 6597159178 ps
CPU time 76.83 seconds
Started Feb 04 01:55:33 PM PST 24
Finished Feb 04 01:56:55 PM PST 24
Peak memory 227896 kb
Host smart-12649c9a-2564-41b6-aa5c-913f91a2a5d0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=402475643 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app.402475643 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_app/latest


Test location /workspace/coverage/default/5.kmac_app_with_partial_data.1194394006
Short name T329
Test name
Test status
Simulation time 11613135553 ps
CPU time 178.57 seconds
Started Feb 04 01:55:47 PM PST 24
Finished Feb 04 01:58:49 PM PST 24
Peak memory 235192 kb
Host smart-6b5b0b3d-d500-43b2-b91b-8c676e69d323
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1194394006 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_app_with_partial_data.1194394006 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/5.kmac_burst_write.343695340
Short name T545
Test name
Test status
Simulation time 5622885169 ps
CPU time 164.32 seconds
Started Feb 04 01:55:09 PM PST 24
Finished Feb 04 01:57:57 PM PST 24
Peak memory 225660 kb
Host smart-02bcd8c2-011b-4b6c-a706-2293b9c5f58d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=343695340 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+fs
m+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_burst_write.343695340 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_burst_write/latest


Test location /workspace/coverage/default/5.kmac_edn_timeout_error.159331054
Short name T1155
Test name
Test status
Simulation time 4265213832 ps
CPU time 37.14 seconds
Started Feb 04 01:55:48 PM PST 24
Finished Feb 04 01:56:28 PM PST 24
Peak memory 224068 kb
Host smart-c7b0c42f-50b4-48fc-908c-b1e47ae4f77c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=159331054 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_edn_timeout_error.159331054 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/5.kmac_entropy_mode_error.1198000683
Short name T706
Test name
Test status
Simulation time 49578647 ps
CPU time 2.98 seconds
Started Feb 04 01:55:46 PM PST 24
Finished Feb 04 01:55:54 PM PST 24
Peak memory 216680 kb
Host smart-6f46f5d7-8b81-46d3-9400-8ecfb2101ae4
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1198000683 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_mode_error.1198000683 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/5.kmac_entropy_ready_error.3254656838
Short name T752
Test name
Test status
Simulation time 1644064290 ps
CPU time 14.21 seconds
Started Feb 04 01:55:43 PM PST 24
Finished Feb 04 01:55:59 PM PST 24
Peak memory 216264 kb
Host smart-54229544-190a-45ff-b91a-80740a43323c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3254656838 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_ready_error.3254656838 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/5.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/5.kmac_entropy_refresh.3098438973
Short name T587
Test name
Test status
Simulation time 104860152659 ps
CPU time 333.42 seconds
Started Feb 04 01:55:43 PM PST 24
Finished Feb 04 02:01:18 PM PST 24
Peak memory 243844 kb
Host smart-2fe8d9fb-09c2-490f-9adf-2f6843e09011
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3098438973 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_entropy_refresh.3098438973 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/5.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/5.kmac_error.1234301950
Short name T932
Test name
Test status
Simulation time 1579684451 ps
CPU time 104.16 seconds
Started Feb 04 01:55:30 PM PST 24
Finished Feb 04 01:57:16 PM PST 24
Peak memory 240400 kb
Host smart-8f8ca6a6-5a3a-4387-aa76-7db2c56a5a53
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1234301950 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_error.1234301950 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_error/latest


Test location /workspace/coverage/default/5.kmac_key_error.2827039585
Short name T1120
Test name
Test status
Simulation time 565011739 ps
CPU time 3.45 seconds
Started Feb 04 01:55:31 PM PST 24
Finished Feb 04 01:55:36 PM PST 24
Peak memory 207888 kb
Host smart-dd34cd9b-0376-4146-9d2b-4d85a09d820a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2827039585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_key_error.2827039585 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_key_error/latest


Test location /workspace/coverage/default/5.kmac_lc_escalation.862884566
Short name T742
Test name
Test status
Simulation time 200140165 ps
CPU time 1.09 seconds
Started Feb 04 01:55:42 PM PST 24
Finished Feb 04 01:55:45 PM PST 24
Peak memory 218912 kb
Host smart-4f370e02-cfaf-42e7-b120-8e957890a41a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=862884566 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_lc_escalation.862884566 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_lc_escalation/latest


Test location /workspace/coverage/default/5.kmac_long_msg_and_output.969435674
Short name T463
Test name
Test status
Simulation time 31386166424 ps
CPU time 1300.79 seconds
Started Feb 04 01:55:07 PM PST 24
Finished Feb 04 02:16:53 PM PST 24
Peak memory 355836 kb
Host smart-536e5645-1caf-4c56-b0cd-23ddf57b7469
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=969435674 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_long_msg_and
_output.969435674 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/5.kmac_mubi.103097263
Short name T1062
Test name
Test status
Simulation time 3044801902 ps
CPU time 152.96 seconds
Started Feb 04 01:55:42 PM PST 24
Finished Feb 04 01:58:17 PM PST 24
Peak memory 237676 kb
Host smart-d6f026b3-c460-432f-81d8-ab5dcbf96ae6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=103097263 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+b
ranch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_mubi.103097263 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_mubi/latest


Test location /workspace/coverage/default/5.kmac_sideload.1377584282
Short name T15
Test name
Test status
Simulation time 21396648920 ps
CPU time 101.7 seconds
Started Feb 04 01:55:08 PM PST 24
Finished Feb 04 01:56:54 PM PST 24
Peak memory 225940 kb
Host smart-c294424c-2dd6-4447-be2e-91b8de3f9d54
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1377584282 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_sideload.1377584282 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_sideload/latest


Test location /workspace/coverage/default/5.kmac_smoke.2056634950
Short name T295
Test name
Test status
Simulation time 8535776303 ps
CPU time 31.07 seconds
Started Feb 04 01:55:07 PM PST 24
Finished Feb 04 01:55:43 PM PST 24
Peak memory 218844 kb
Host smart-af69d8c2-ba07-4ba9-a863-1a1347d9ceaf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2056634950 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_smoke.2056634950 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_smoke/latest


Test location /workspace/coverage/default/5.kmac_stress_all.1789278893
Short name T574
Test name
Test status
Simulation time 100854932485 ps
CPU time 832.55 seconds
Started Feb 04 01:55:52 PM PST 24
Finished Feb 04 02:09:46 PM PST 24
Peak memory 320556 kb
Host smart-db940e71-ff4f-40fd-a56b-3f40dead60fe
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=1789278893 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_stress_all.1789278893 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_stress_all/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_kmac.2920394221
Short name T201
Test name
Test status
Simulation time 179524370 ps
CPU time 4.96 seconds
Started Feb 04 01:55:20 PM PST 24
Finished Feb 04 01:55:26 PM PST 24
Peak memory 208680 kb
Host smart-8349398b-41ab-405f-ae2c-b368c4e1372c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2920394221 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 5.kmac_test_vectors_kmac.2920394221 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_kmac_xof.2432763239
Short name T499
Test name
Test status
Simulation time 277071450 ps
CPU time 3.91 seconds
Started Feb 04 01:55:20 PM PST 24
Finished Feb 04 01:55:25 PM PST 24
Peak memory 209252 kb
Host smart-a75e949d-8b3f-45f5-acdb-f4b1462be90f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2432763239 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 5.kmac_test_vectors_kmac_xof.2432763239 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_224.3838833645
Short name T911
Test name
Test status
Simulation time 80668963499 ps
CPU time 1596.2 seconds
Started Feb 04 01:55:08 PM PST 24
Finished Feb 04 02:21:49 PM PST 24
Peak memory 386820 kb
Host smart-a286d690-b688-4081-80a0-937cfb961618
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3838833645 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_224.3838833645 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_256.3515939372
Short name T253
Test name
Test status
Simulation time 75770733176 ps
CPU time 1533.83 seconds
Started Feb 04 01:55:08 PM PST 24
Finished Feb 04 02:20:46 PM PST 24
Peak memory 367540 kb
Host smart-d8d46395-c223-4733-adcd-aa7b2c593664
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3515939372 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_256.3515939372 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_384.1994956658
Short name T790
Test name
Test status
Simulation time 73478666219 ps
CPU time 1387.64 seconds
Started Feb 04 01:55:08 PM PST 24
Finished Feb 04 02:18:20 PM PST 24
Peak memory 338700 kb
Host smart-157fa2f7-075e-4d7a-987e-eb392b1f264a
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1994956658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_384.1994956658 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_sha3_512.2201929521
Short name T229
Test name
Test status
Simulation time 136858675470 ps
CPU time 1064.49 seconds
Started Feb 04 01:55:06 PM PST 24
Finished Feb 04 02:12:56 PM PST 24
Peak memory 296988 kb
Host smart-034962c0-ee2e-41cd-ac72-00152c1624a4
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2201929521 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_sha3_512.2201929521 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_shake_128.1793969245
Short name T609
Test name
Test status
Simulation time 52318576345 ps
CPU time 4254.81 seconds
Started Feb 04 01:55:21 PM PST 24
Finished Feb 04 03:06:19 PM PST 24
Peak memory 637508 kb
Host smart-967890de-7293-4f41-9b0f-7c9788bcfc54
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1793969245 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_128.1793969245 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/5.kmac_test_vectors_shake_256.3581845823
Short name T425
Test name
Test status
Simulation time 91386185601 ps
CPU time 3471.42 seconds
Started Feb 04 01:55:30 PM PST 24
Finished Feb 04 02:53:24 PM PST 24
Peak memory 553732 kb
Host smart-c1679b4f-1054-4272-8aba-92c342c80944
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3581845823 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.kmac_test_vectors_shake_256.3581845823 +enable_masking=0 +sw_key_masked=0
Directory /workspace/5.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/6.kmac_alert_test.3020304352
Short name T946
Test name
Test status
Simulation time 44067969 ps
CPU time 0.74 seconds
Started Feb 04 01:55:52 PM PST 24
Finished Feb 04 01:55:54 PM PST 24
Peak memory 207740 kb
Host smart-f28841eb-3b65-422e-932a-e874f3044e1e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3020304352 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_alert_test.3020304352 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_alert_test/latest


Test location /workspace/coverage/default/6.kmac_app.753417895
Short name T482
Test name
Test status
Simulation time 9134435089 ps
CPU time 174.05 seconds
Started Feb 04 01:55:48 PM PST 24
Finished Feb 04 01:58:45 PM PST 24
Peak memory 235696 kb
Host smart-a3b285c6-86e5-46d7-a48a-d0a79993e9e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=753417895 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app.753417895 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_app/latest


Test location /workspace/coverage/default/6.kmac_app_with_partial_data.31574330
Short name T69
Test name
Test status
Simulation time 5296403618 ps
CPU time 92.39 seconds
Started Feb 04 01:55:45 PM PST 24
Finished Feb 04 01:57:23 PM PST 24
Peak memory 228580 kb
Host smart-60b40fd9-cd98-452c-b472-fee9a67767dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=31574330 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_app_with_partial_data.31574330 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/6.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/6.kmac_burst_write.3416559550
Short name T165
Test name
Test status
Simulation time 16650388879 ps
CPU time 326.39 seconds
Started Feb 04 01:55:52 PM PST 24
Finished Feb 04 02:01:20 PM PST 24
Peak memory 232368 kb
Host smart-17cc83f8-942b-493d-a502-fd4708327924
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3416559550 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_burst_write.3416559550 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_burst_write/latest


Test location /workspace/coverage/default/6.kmac_edn_timeout_error.1608249173
Short name T594
Test name
Test status
Simulation time 850534280 ps
CPU time 9.6 seconds
Started Feb 04 01:55:48 PM PST 24
Finished Feb 04 01:56:00 PM PST 24
Peak memory 221732 kb
Host smart-1f4d4671-62de-46aa-ac8b-52efb956a29e
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1608249173 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_edn_timeout_error.1608249173 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/6.kmac_entropy_mode_error.3611666822
Short name T234
Test name
Test status
Simulation time 1253675451 ps
CPU time 25.15 seconds
Started Feb 04 01:55:54 PM PST 24
Finished Feb 04 01:56:20 PM PST 24
Peak memory 223908 kb
Host smart-77fc9a14-d672-4ee8-a341-cb927afb2a9c
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3611666822 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_mode_error.3611666822 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/6.kmac_entropy_ready_error.1652226901
Short name T318
Test name
Test status
Simulation time 10462672294 ps
CPU time 25.94 seconds
Started Feb 04 01:55:47 PM PST 24
Finished Feb 04 01:56:17 PM PST 24
Peak memory 218928 kb
Host smart-b96e0ea7-7cf5-41f1-aab4-442ef6a53e1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1652226901 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_ready_error.1652226901 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/6.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/6.kmac_entropy_refresh.2895681612
Short name T1021
Test name
Test status
Simulation time 21488361899 ps
CPU time 48.23 seconds
Started Feb 04 01:55:44 PM PST 24
Finished Feb 04 01:56:33 PM PST 24
Peak memory 224128 kb
Host smart-922ac27c-4a51-49ec-8d4d-98bacc2311b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2895681612 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_entropy_refresh.2895681612 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/6.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/6.kmac_error.2244088637
Short name T377
Test name
Test status
Simulation time 21949100117 ps
CPU time 84.7 seconds
Started Feb 04 01:55:52 PM PST 24
Finished Feb 04 01:57:18 PM PST 24
Peak memory 234652 kb
Host smart-abfac661-fcf5-46b9-b00f-d21e2025039d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2244088637 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_error.2244088637 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_error/latest


Test location /workspace/coverage/default/6.kmac_key_error.2124686168
Short name T527
Test name
Test status
Simulation time 189054948 ps
CPU time 1.43 seconds
Started Feb 04 01:55:47 PM PST 24
Finished Feb 04 01:55:52 PM PST 24
Peak memory 207580 kb
Host smart-4bb9d3ff-cba0-4da0-bc84-878b79a2e228
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2124686168 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_key_error.2124686168 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_key_error/latest


Test location /workspace/coverage/default/6.kmac_lc_escalation.2259019658
Short name T282
Test name
Test status
Simulation time 39890139 ps
CPU time 1.23 seconds
Started Feb 04 01:55:54 PM PST 24
Finished Feb 04 01:55:56 PM PST 24
Peak memory 216208 kb
Host smart-e3cd0e7d-2f75-4e48-a233-28aac83f2b69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2259019658 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_lc_escalation.2259019658 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/6.kmac_lc_escalation/latest


Test location /workspace/coverage/default/6.kmac_long_msg_and_output.1439917465
Short name T223
Test name
Test status
Simulation time 19392683281 ps
CPU time 1693.89 seconds
Started Feb 04 01:55:46 PM PST 24
Finished Feb 04 02:24:05 PM PST 24
Peak memory 406828 kb
Host smart-9d6cf985-520a-47d8-bb75-d4ae7a24749f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1439917465 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_long_msg_an
d_output.1439917465 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/6.kmac_mubi.4011556347
Short name T1096
Test name
Test status
Simulation time 5474097144 ps
CPU time 130.05 seconds
Started Feb 04 01:55:43 PM PST 24
Finished Feb 04 01:57:55 PM PST 24
Peak memory 233888 kb
Host smart-dfda7b6a-39b8-4407-a749-b61f1a132e9d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4011556347 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_mubi.4011556347 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_mubi/latest


Test location /workspace/coverage/default/6.kmac_sideload.1432509123
Short name T895
Test name
Test status
Simulation time 4236514700 ps
CPU time 84.69 seconds
Started Feb 04 01:55:50 PM PST 24
Finished Feb 04 01:57:16 PM PST 24
Peak memory 225728 kb
Host smart-6c5be185-7058-493d-b120-7abecfe38263
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1432509123 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_sideload.1432509123 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_sideload/latest


Test location /workspace/coverage/default/6.kmac_smoke.2671847166
Short name T942
Test name
Test status
Simulation time 17670336546 ps
CPU time 61.29 seconds
Started Feb 04 01:55:41 PM PST 24
Finished Feb 04 01:56:45 PM PST 24
Peak memory 219560 kb
Host smart-731d701c-1822-4286-8f8e-82928af8fe5c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2671847166 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_smoke.2671847166 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_smoke/latest


Test location /workspace/coverage/default/6.kmac_stress_all.2115353913
Short name T1092
Test name
Test status
Simulation time 85222354652 ps
CPU time 327.02 seconds
Started Feb 04 01:55:48 PM PST 24
Finished Feb 04 02:01:18 PM PST 24
Peak memory 265328 kb
Host smart-ead462e3-3617-4dec-803f-ed6940b2ad53
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2115353913 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all.2115353913 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_stress_all/latest


Test location /workspace/coverage/default/6.kmac_stress_all_with_rand_reset.4001539113
Short name T310
Test name
Test status
Simulation time 61313805816 ps
CPU time 855.97 seconds
Started Feb 04 01:55:52 PM PST 24
Finished Feb 04 02:10:09 PM PST 24
Peak memory 271920 kb
Host smart-b8f7c771-b94b-4f59-bd43-b387691233bd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4001539113 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_stress_all_with_rand_reset.4001539113 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_kmac.1198778270
Short name T804
Test name
Test status
Simulation time 742059275 ps
CPU time 4 seconds
Started Feb 04 01:55:43 PM PST 24
Finished Feb 04 01:55:49 PM PST 24
Peak memory 209288 kb
Host smart-61b01b9c-5358-4283-be3c-a94947163905
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1198778270 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 6.kmac_test_vectors_kmac.1198778270 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_kmac_xof.806977057
Short name T64
Test name
Test status
Simulation time 70176321 ps
CPU time 3.91 seconds
Started Feb 04 01:55:47 PM PST 24
Finished Feb 04 01:55:55 PM PST 24
Peak memory 216932 kb
Host smart-58d95d7f-bee2-41ba-86b1-d85ccd3cc66f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=806977057 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 6.kmac_test_vectors_kmac_xof.806977057 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_224.3728259969
Short name T671
Test name
Test status
Simulation time 19404778460 ps
CPU time 1511.18 seconds
Started Feb 04 01:55:50 PM PST 24
Finished Feb 04 02:21:02 PM PST 24
Peak memory 388316 kb
Host smart-83e707a1-2555-48cd-88bf-0ddd9d767180
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3728259969 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_224.3728259969 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_256.1987152359
Short name T960
Test name
Test status
Simulation time 92220498912 ps
CPU time 1735.09 seconds
Started Feb 04 01:55:50 PM PST 24
Finished Feb 04 02:24:46 PM PST 24
Peak memory 369816 kb
Host smart-6c87c465-c2cf-4953-8c76-68aa77047d42
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1987152359 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_256.1987152359 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_384.1349665670
Short name T348
Test name
Test status
Simulation time 244450835694 ps
CPU time 1345.44 seconds
Started Feb 04 01:55:44 PM PST 24
Finished Feb 04 02:18:11 PM PST 24
Peak memory 336132 kb
Host smart-1e61048c-8aa3-4179-ab5b-069bc1ebe7d2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1349665670 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_384.1349665670 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_sha3_512.2030744088
Short name T1031
Test name
Test status
Simulation time 9882962542 ps
CPU time 752.62 seconds
Started Feb 04 01:55:44 PM PST 24
Finished Feb 04 02:08:18 PM PST 24
Peak memory 292008 kb
Host smart-01fb4e1f-bff6-441e-b002-60ede70399ba
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2030744088 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_sha3_512.2030744088 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_shake_128.1248587543
Short name T833
Test name
Test status
Simulation time 276399034339 ps
CPU time 5285.47 seconds
Started Feb 04 01:55:47 PM PST 24
Finished Feb 04 03:23:57 PM PST 24
Peak memory 662396 kb
Host smart-6c813cab-d1cd-4355-a68a-4fcd1aef9a73
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=1248587543 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_128.1248587543 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/6.kmac_test_vectors_shake_256.583458927
Short name T614
Test name
Test status
Simulation time 859731979813 ps
CPU time 4480.41 seconds
Started Feb 04 01:55:50 PM PST 24
Finished Feb 04 03:10:32 PM PST 24
Peak memory 554548 kb
Host smart-35ad9555-8ecd-4a8d-a1ef-4fec841c0bcf
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=583458927 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.kmac_test_vectors_shake_256.583458927 +enable_masking=0 +sw_key_masked=0
Directory /workspace/6.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/7.kmac_alert_test.207944529
Short name T940
Test name
Test status
Simulation time 48850393 ps
CPU time 0.8 seconds
Started Feb 04 01:56:26 PM PST 24
Finished Feb 04 01:56:29 PM PST 24
Peak memory 207684 kb
Host smart-af27468c-2a94-4b40-a694-6dec07754180
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=207944529 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_alert_test.207944529 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/7.kmac_alert_test/latest


Test location /workspace/coverage/default/7.kmac_app.1122364
Short name T959
Test name
Test status
Simulation time 16455993128 ps
CPU time 81.4 seconds
Started Feb 04 01:56:04 PM PST 24
Finished Feb 04 01:57:27 PM PST 24
Peak memory 226716 kb
Host smart-b5b1bbf9-7c93-46c5-9b47-59a71d6a7b14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1122364 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app.1122364 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_app/latest


Test location /workspace/coverage/default/7.kmac_app_with_partial_data.3145697309
Short name T150
Test name
Test status
Simulation time 10655845375 ps
CPU time 188.64 seconds
Started Feb 04 01:56:10 PM PST 24
Finished Feb 04 01:59:23 PM PST 24
Peak memory 236740 kb
Host smart-62c0542a-df56-4ee2-a417-f364064beb67
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3145697309 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_app_with_partial_data.3145697309 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/7.kmac_burst_write.4031002345
Short name T212
Test name
Test status
Simulation time 31101965451 ps
CPU time 660.6 seconds
Started Feb 04 01:55:54 PM PST 24
Finished Feb 04 02:06:56 PM PST 24
Peak memory 231460 kb
Host smart-baee0c54-f39d-4592-b40d-1380d852b4aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4031002345 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_burst_write.4031002345 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_burst_write/latest


Test location /workspace/coverage/default/7.kmac_edn_timeout_error.2944471595
Short name T520
Test name
Test status
Simulation time 2468027532 ps
CPU time 27.12 seconds
Started Feb 04 01:56:25 PM PST 24
Finished Feb 04 01:56:53 PM PST 24
Peak memory 232172 kb
Host smart-39d3ac45-c9ea-4e36-9fa0-ea5875f04a13
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=2944471595 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_edn_timeout_error.2944471595 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/7.kmac_entropy_mode_error.3358732372
Short name T917
Test name
Test status
Simulation time 440473736 ps
CPU time 17.63 seconds
Started Feb 04 01:56:25 PM PST 24
Finished Feb 04 01:56:43 PM PST 24
Peak memory 222380 kb
Host smart-ade25001-a51f-4d02-a0ac-f1a88525be47
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=3358732372 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_mode_error.3358732372 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/7.kmac_entropy_ready_error.3259210498
Short name T246
Test name
Test status
Simulation time 11678106980 ps
CPU time 12.82 seconds
Started Feb 04 01:56:24 PM PST 24
Finished Feb 04 01:56:38 PM PST 24
Peak memory 216156 kb
Host smart-9f40aade-3150-4a87-80ab-a7bc87ddf14a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3259210498 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_ready_error.3259210498 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/7.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/7.kmac_entropy_refresh.4176573231
Short name T840
Test name
Test status
Simulation time 1751012613 ps
CPU time 9.45 seconds
Started Feb 04 01:56:13 PM PST 24
Finished Feb 04 01:56:24 PM PST 24
Peak memory 220028 kb
Host smart-4437e591-e267-4cba-9f96-5bdddf7680ed
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4176573231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_entropy_refresh.4176573231 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/7.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/7.kmac_error.3267334597
Short name T526
Test name
Test status
Simulation time 1915512078 ps
CPU time 58.11 seconds
Started Feb 04 01:56:09 PM PST 24
Finished Feb 04 01:57:12 PM PST 24
Peak memory 233276 kb
Host smart-71a4f831-5398-4808-a9a7-dd9fbbaf268b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3267334597 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_error.3267334597 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_error/latest


Test location /workspace/coverage/default/7.kmac_lc_escalation.1796317548
Short name T1065
Test name
Test status
Simulation time 113255926 ps
CPU time 1.25 seconds
Started Feb 04 01:56:26 PM PST 24
Finished Feb 04 01:56:27 PM PST 24
Peak memory 219480 kb
Host smart-fb25295a-24d1-4dab-997f-85674e8e08c4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1796317548 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_lc_escalation.1796317548 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/7.kmac_lc_escalation/latest


Test location /workspace/coverage/default/7.kmac_long_msg_and_output.1186999845
Short name T281
Test name
Test status
Simulation time 305902100294 ps
CPU time 1835.47 seconds
Started Feb 04 01:55:54 PM PST 24
Finished Feb 04 02:26:31 PM PST 24
Peak memory 389456 kb
Host smart-6907b39a-33b7-455b-b8fb-1052e5dcf572
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1186999845 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_long_msg_an
d_output.1186999845 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/7.kmac_mubi.1121721310
Short name T384
Test name
Test status
Simulation time 7484983904 ps
CPU time 199.78 seconds
Started Feb 04 01:56:11 PM PST 24
Finished Feb 04 01:59:34 PM PST 24
Peak memory 242556 kb
Host smart-35cc7b62-0b58-4a02-9368-20911555c100
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1121721310 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_mubi.1121721310 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_mubi/latest


Test location /workspace/coverage/default/7.kmac_sideload.53401505
Short name T1115
Test name
Test status
Simulation time 17322333021 ps
CPU time 368.65 seconds
Started Feb 04 01:55:54 PM PST 24
Finished Feb 04 02:02:04 PM PST 24
Peak memory 245160 kb
Host smart-1a408aa8-076f-4e03-97a6-3efd5cb93807
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=53401505 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg
l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_sideload.53401505 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_sideload/latest


Test location /workspace/coverage/default/7.kmac_smoke.3579176808
Short name T271
Test name
Test status
Simulation time 116198613 ps
CPU time 6.18 seconds
Started Feb 04 01:55:53 PM PST 24
Finished Feb 04 01:56:00 PM PST 24
Peak memory 217600 kb
Host smart-70a5e553-d9b8-4577-a609-4f415d0ab0fb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3579176808 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_smoke.3579176808 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_smoke/latest


Test location /workspace/coverage/default/7.kmac_stress_all.3230696963
Short name T961
Test name
Test status
Simulation time 4411119677 ps
CPU time 91.02 seconds
Started Feb 04 01:56:26 PM PST 24
Finished Feb 04 01:57:59 PM PST 24
Peak memory 236104 kb
Host smart-6ff9db79-0669-4d33-aee5-7a78783c49e1
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=3230696963 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_stress_all.3230696963 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_stress_all/latest


Test location /workspace/coverage/default/7.kmac_stress_all_with_rand_reset.3792941696
Short name T1023
Test name
Test status
Simulation time 89333708863 ps
CPU time 2305.97 seconds
Started Feb 04 01:56:27 PM PST 24
Finished Feb 04 02:34:55 PM PST 24
Peak memory 357368 kb
Host smart-1cb123a0-e791-4b9c-9a9a-cf2561b33abd
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3792941696 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_stress_all_with_rand_reset.3792941696 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_kmac.2786664090
Short name T841
Test name
Test status
Simulation time 132597851 ps
CPU time 4.14 seconds
Started Feb 04 01:56:06 PM PST 24
Finished Feb 04 01:56:12 PM PST 24
Peak memory 209164 kb
Host smart-76dd8af8-67a4-400d-869a-28c1370b511d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2786664090 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 7.kmac_test_vectors_kmac.2786664090 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_kmac_xof.701640781
Short name T250
Test name
Test status
Simulation time 871290700 ps
CPU time 4.53 seconds
Started Feb 04 01:56:01 PM PST 24
Finished Feb 04 01:56:06 PM PST 24
Peak memory 216912 kb
Host smart-cd813382-b549-4c6e-8e7f-0a18d6fea5c3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=701640781 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /
dev/null -cm_name 7.kmac_test_vectors_kmac_xof.701640781 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_224.3793946470
Short name T974
Test name
Test status
Simulation time 19038762213 ps
CPU time 1577.38 seconds
Started Feb 04 01:55:55 PM PST 24
Finished Feb 04 02:22:14 PM PST 24
Peak memory 396108 kb
Host smart-c58074fd-3d56-4d27-8518-406a9a44eda5
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3793946470 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_224.3793946470 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_256.2954141705
Short name T1111
Test name
Test status
Simulation time 168342325863 ps
CPU time 1927.27 seconds
Started Feb 04 01:55:53 PM PST 24
Finished Feb 04 02:28:02 PM PST 24
Peak memory 395488 kb
Host smart-87217bbd-0143-4721-8823-f2a1cd7ff2e3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2954141705 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_256.2954141705 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_384.2283038598
Short name T848
Test name
Test status
Simulation time 13544237596 ps
CPU time 1059.51 seconds
Started Feb 04 01:56:04 PM PST 24
Finished Feb 04 02:13:46 PM PST 24
Peak memory 332440 kb
Host smart-454a5ab6-74ba-4764-bb35-e4f85c5ea24b
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2283038598 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_384.2283038598 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_sha3_512.784987766
Short name T934
Test name
Test status
Simulation time 9687151874 ps
CPU time 822.78 seconds
Started Feb 04 01:56:06 PM PST 24
Finished Feb 04 02:09:51 PM PST 24
Peak memory 298484 kb
Host smart-940f8ae9-f194-41b7-8710-5716baa41290
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=784987766 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_sha3_512.784987766 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_shake_128.3719214372
Short name T154
Test name
Test status
Simulation time 232908187393 ps
CPU time 4799.99 seconds
Started Feb 04 01:56:04 PM PST 24
Finished Feb 04 03:16:06 PM PST 24
Peak memory 653684 kb
Host smart-e0b25b6a-6014-4e3e-a260-96f8238504bc
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3719214372 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_128.3719214372 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/7.kmac_test_vectors_shake_256.3413184584
Short name T237
Test name
Test status
Simulation time 178399943381 ps
CPU time 3639.81 seconds
Started Feb 04 01:56:02 PM PST 24
Finished Feb 04 02:56:43 PM PST 24
Peak memory 552792 kb
Host smart-9680ab4e-9a72-4380-86d5-8def54d188b9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=3413184584 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.kmac_test_vectors_shake_256.3413184584 +enable_masking=0 +sw_key_masked=0
Directory /workspace/7.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/8.kmac_alert_test.3013075170
Short name T41
Test name
Test status
Simulation time 30652666 ps
CPU time 0.82 seconds
Started Feb 04 01:56:38 PM PST 24
Finished Feb 04 01:56:40 PM PST 24
Peak memory 207704 kb
Host smart-58e61fdf-7256-474c-a9d1-ecd7105be3d9
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3013075170 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_
cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_alert_test.3013075170 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_alert_test/latest


Test location /workspace/coverage/default/8.kmac_app.26968084
Short name T805
Test name
Test status
Simulation time 4453474298 ps
CPU time 151.25 seconds
Started Feb 04 01:56:40 PM PST 24
Finished Feb 04 01:59:12 PM PST 24
Peak memory 240576 kb
Host smart-019d6c52-030d-478e-bb9e-21509e86cbf2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=26968084 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app.26968084 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_app/latest


Test location /workspace/coverage/default/8.kmac_app_with_partial_data.1340695732
Short name T1064
Test name
Test status
Simulation time 39630897374 ps
CPU time 149.24 seconds
Started Feb 04 01:56:38 PM PST 24
Finished Feb 04 01:59:08 PM PST 24
Peak memory 232028 kb
Host smart-30a49700-1a4d-4a18-964d-11bf24403bb5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1340695732 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_app_with_partial_data.1340695732 +enable_
masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/8.kmac_burst_write.1437104925
Short name T566
Test name
Test status
Simulation time 12036841969 ps
CPU time 283.57 seconds
Started Feb 04 01:56:33 PM PST 24
Finished Feb 04 02:01:21 PM PST 24
Peak memory 225980 kb
Host smart-899adc5d-efb9-4639-a2c2-1305c1fdf737
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1437104925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_burst_write.1437104925 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_burst_write/latest


Test location /workspace/coverage/default/8.kmac_edn_timeout_error.1553161080
Short name T632
Test name
Test status
Simulation time 7774955999 ps
CPU time 27.88 seconds
Started Feb 04 01:56:38 PM PST 24
Finished Feb 04 01:57:07 PM PST 24
Peak memory 223992 kb
Host smart-41a44424-51d3-4ef4-867d-fc50932f2efd
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1553161080 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_edn_timeout_error.1553161080 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/8.kmac_entropy_mode_error.1826574880
Short name T831
Test name
Test status
Simulation time 2378808235 ps
CPU time 28.64 seconds
Started Feb 04 01:56:36 PM PST 24
Finished Feb 04 01:57:06 PM PST 24
Peak memory 224008 kb
Host smart-d90260ea-7429-4242-9871-75f6d4254156
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1826574880 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_mode_error.1826574880 +ena
ble_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/8.kmac_entropy_ready_error.4099058409
Short name T28
Test name
Test status
Simulation time 19159018402 ps
CPU time 55.67 seconds
Started Feb 04 01:56:35 PM PST 24
Finished Feb 04 01:57:33 PM PST 24
Peak memory 222084 kb
Host smart-e0468e17-b034-4a16-90c7-5017fbae15e7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4099058409 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_ready_error.4099058409 +enable_mask
ing=0 +sw_key_masked=0
Directory /workspace/8.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/8.kmac_entropy_refresh.2954680971
Short name T544
Test name
Test status
Simulation time 18168291187 ps
CPU time 289.72 seconds
Started Feb 04 01:56:37 PM PST 24
Finished Feb 04 02:01:28 PM PST 24
Peak memory 243900 kb
Host smart-4149eec4-e362-42e7-9d89-48b209d87ec7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2954680971 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_entropy_refresh.2954680971 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/8.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/8.kmac_error.3968210891
Short name T823
Test name
Test status
Simulation time 888928074 ps
CPU time 24.32 seconds
Started Feb 04 01:56:39 PM PST 24
Finished Feb 04 01:57:05 PM PST 24
Peak memory 233968 kb
Host smart-6ea8136a-55c9-4e98-8449-08233410c0f0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3968210891 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_error.3968210891 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_error/latest


Test location /workspace/coverage/default/8.kmac_key_error.3859714580
Short name T506
Test name
Test status
Simulation time 3968838135 ps
CPU time 2.63 seconds
Started Feb 04 01:56:34 PM PST 24
Finished Feb 04 01:56:40 PM PST 24
Peak memory 207896 kb
Host smart-9f38ca1a-6e7d-4e0a-ae5f-f74560354442
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3859714580 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm
+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_key_error.3859714580 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_key_error/latest


Test location /workspace/coverage/default/8.kmac_lc_escalation.3515788775
Short name T1011
Test name
Test status
Simulation time 32768714 ps
CPU time 1.3 seconds
Started Feb 04 01:56:38 PM PST 24
Finished Feb 04 01:56:40 PM PST 24
Peak memory 216148 kb
Host smart-ded432e4-57ef-4887-8958-1c74b58f8160
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3515788775 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_lc_escalation.3515788775 +enable_masking=0 +sw_ke
y_masked=0
Directory /workspace/8.kmac_lc_escalation/latest


Test location /workspace/coverage/default/8.kmac_long_msg_and_output.2366191944
Short name T354
Test name
Test status
Simulation time 48999087064 ps
CPU time 1023.91 seconds
Started Feb 04 01:56:36 PM PST 24
Finished Feb 04 02:13:41 PM PST 24
Peak memory 331972 kb
Host smart-8fa65740-8728-4302-9d17-97561d52c4c9
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2366191944 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_a
nd_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_long_msg_an
d_output.2366191944 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/8.kmac_mubi.4092440324
Short name T983
Test name
Test status
Simulation time 98283306538 ps
CPU time 306.68 seconds
Started Feb 04 01:56:35 PM PST 24
Finished Feb 04 02:01:44 PM PST 24
Peak memory 247276 kb
Host smart-4885cb30-a684-402b-8861-0c57eaf653ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4092440324 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_mubi.4092440324 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_mubi/latest


Test location /workspace/coverage/default/8.kmac_sideload.1423830957
Short name T437
Test name
Test status
Simulation time 31678012191 ps
CPU time 216.25 seconds
Started Feb 04 01:56:34 PM PST 24
Finished Feb 04 02:00:14 PM PST 24
Peak memory 237616 kb
Host smart-7f18a79c-6a24-45e7-8318-5d0a0dfa9723
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1423830957 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+
tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_sideload.1423830957 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_sideload/latest


Test location /workspace/coverage/default/8.kmac_smoke.3613219540
Short name T485
Test name
Test status
Simulation time 9994892448 ps
CPU time 35.15 seconds
Started Feb 04 01:56:27 PM PST 24
Finished Feb 04 01:57:04 PM PST 24
Peak memory 218856 kb
Host smart-22985ddf-c80d-4c0f-af6f-aac912028044
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3613219540 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_smoke.3613219540 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_smoke/latest


Test location /workspace/coverage/default/8.kmac_stress_all.4191647130
Short name T76
Test name
Test status
Simulation time 29185726608 ps
CPU time 2191.47 seconds
Started Feb 04 01:56:38 PM PST 24
Finished Feb 04 02:33:11 PM PST 24
Peak memory 511112 kb
Host smart-97bc4cfd-c73d-42a3-902a-5a61642cf763
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=4191647130 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_stress_all.4191647130 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_stress_all/latest


Test location /workspace/coverage/default/8.kmac_stress_all_with_rand_reset.712880196
Short name T807
Test name
Test status
Simulation time 125926717529 ps
CPU time 917.68 seconds
Started Feb 04 01:56:35 PM PST 24
Finished Feb 04 02:11:55 PM PST 24
Peak memory 283780 kb
Host smart-bc07b6bf-c50a-458a-8733-04731dddfb5c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=712880196 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_stress_all_with_rand_reset.712880196 +enab
le_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_kmac.2636456398
Short name T247
Test name
Test status
Simulation time 276532371 ps
CPU time 3.84 seconds
Started Feb 04 01:56:35 PM PST 24
Finished Feb 04 01:56:41 PM PST 24
Peak memory 217460 kb
Host smart-acb8552f-c353-4cb3-ac75-9e295bbfacef
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2636456398 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev
/null -cm_name 8.kmac_test_vectors_kmac.2636456398 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_kmac_xof.3280278905
Short name T989
Test name
Test status
Simulation time 176240518 ps
CPU time 4.62 seconds
Started Feb 04 01:56:34 PM PST 24
Finished Feb 04 01:56:42 PM PST 24
Peak memory 217552 kb
Host smart-4783543b-91ea-44e8-9bc6-3126b6dbf25f
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3280278905 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 8.kmac_test_vectors_kmac_xof.3280278905 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_224.387107472
Short name T1146
Test name
Test status
Simulation time 221577312726 ps
CPU time 1818.95 seconds
Started Feb 04 01:56:34 PM PST 24
Finished Feb 04 02:26:56 PM PST 24
Peak memory 387732 kb
Host smart-6e076900-2f60-422a-b9cb-3b12565604c1
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=387107472 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_224.387107472 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_256.1902851444
Short name T1027
Test name
Test status
Simulation time 75745400789 ps
CPU time 1602.53 seconds
Started Feb 04 01:56:34 PM PST 24
Finished Feb 04 02:23:20 PM PST 24
Peak memory 390016 kb
Host smart-3709b956-9af8-4c57-93a0-ef3980ec2577
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=1902851444 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_256.1902851444 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_384.3807538284
Short name T929
Test name
Test status
Simulation time 14100076380 ps
CPU time 1065.43 seconds
Started Feb 04 01:56:35 PM PST 24
Finished Feb 04 02:14:23 PM PST 24
Peak memory 335164 kb
Host smart-0186dd57-394d-45f0-97db-3b04d4f4148c
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3807538284 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_384.3807538284 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_sha3_512.3836101368
Short name T552
Test name
Test status
Simulation time 50451945652 ps
CPU time 1034.31 seconds
Started Feb 04 01:56:28 PM PST 24
Finished Feb 04 02:13:44 PM PST 24
Peak memory 293184 kb
Host smart-ab18d8a8-7b01-4585-968b-502226aa3631
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=3836101368 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_sha3_512.3836101368 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_shake_128.710846905
Short name T585
Test name
Test status
Simulation time 171619228987 ps
CPU time 4948.42 seconds
Started Feb 04 01:56:33 PM PST 24
Finished Feb 04 03:19:06 PM PST 24
Peak memory 649496 kb
Host smart-ce79242e-b046-4297-a84a-d8ce8b874236
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=710846905 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_128.710846905 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/8.kmac_test_vectors_shake_256.400269208
Short name T666
Test name
Test status
Simulation time 222439201637 ps
CPU time 4220.07 seconds
Started Feb 04 01:56:35 PM PST 24
Finished Feb 04 03:06:58 PM PST 24
Peak memory 567108 kb
Host smart-b1e15a6d-24ae-4279-98ce-d97c55821868
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=400269208 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.kmac_test_vectors_shake_256.400269208 +enable_masking=0 +sw_key_masked=0
Directory /workspace/8.kmac_test_vectors_shake_256/latest


Test location /workspace/coverage/default/9.kmac_alert_test.926861959
Short name T455
Test name
Test status
Simulation time 15869604 ps
CPU time 0.8 seconds
Started Feb 04 01:57:21 PM PST 24
Finished Feb 04 01:57:23 PM PST 24
Peak memory 207708 kb
Host smart-d3f0fcf0-5264-4c82-bf02-178795b9c8bc
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=926861959 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_c
ov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_alert_test.926861959 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/9.kmac_alert_test/latest


Test location /workspace/coverage/default/9.kmac_app.627419585
Short name T1124
Test name
Test status
Simulation time 17301420467 ps
CPU time 316.32 seconds
Started Feb 04 01:57:03 PM PST 24
Finished Feb 04 02:02:22 PM PST 24
Peak memory 243836 kb
Host smart-155cc738-c7d7-4656-863c-a3643d054f6d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=627419585 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app.627419585 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_app/latest


Test location /workspace/coverage/default/9.kmac_app_with_partial_data.617079070
Short name T344
Test name
Test status
Simulation time 4115210727 ps
CPU time 71.19 seconds
Started Feb 04 01:57:03 PM PST 24
Finished Feb 04 01:58:15 PM PST 24
Peak memory 224992 kb
Host smart-2d89e355-caaf-45d7-ac71-2d6933c995ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=617079070 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_app_with_partial_data_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_app_with_partial_data.617079070 +enable_ma
sking=0 +sw_key_masked=0
Directory /workspace/9.kmac_app_with_partial_data/latest


Test location /workspace/coverage/default/9.kmac_burst_write.4154611970
Short name T712
Test name
Test status
Simulation time 29797750723 ps
CPU time 218.65 seconds
Started Feb 04 01:56:44 PM PST 24
Finished Feb 04 02:00:25 PM PST 24
Peak memory 225588 kb
Host smart-7ef5dc35-b972-4902-ad3b-7bad8966e37d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4154611970 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_burst_write_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_burst_write.4154611970 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_burst_write/latest


Test location /workspace/coverage/default/9.kmac_edn_timeout_error.4201546336
Short name T502
Test name
Test status
Simulation time 623445959 ps
CPU time 12.85 seconds
Started Feb 04 01:57:03 PM PST 24
Finished Feb 04 01:57:17 PM PST 24
Peak memory 221388 kb
Host smart-ae9cff96-69bb-4aaa-ad18-f433349a7644
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4201546336 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_edn_timeout_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_edn_timeout_error.4201546336 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_edn_timeout_error/latest


Test location /workspace/coverage/default/9.kmac_entropy_mode_error.341190469
Short name T1022
Test name
Test status
Simulation time 2715839673 ps
CPU time 17.31 seconds
Started Feb 04 01:57:03 PM PST 24
Finished Feb 04 01:57:23 PM PST 24
Peak memory 224040 kb
Host smart-7ff5595e-e211-43a9-8896-e41ba8fae5af
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=341190469 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_mode_error_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_mode_error.341190469 +enabl
e_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_entropy_mode_error/latest


Test location /workspace/coverage/default/9.kmac_entropy_ready_error.287209284
Short name T431
Test name
Test status
Simulation time 2022330815 ps
CPU time 7.49 seconds
Started Feb 04 01:57:13 PM PST 24
Finished Feb 04 01:57:23 PM PST 24
Peak memory 216192 kb
Host smart-7f3c5b3c-8e8a-4ba9-8e94-cf8eae2a8a6b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=287209284 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_ready_error_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_ready_error.287209284 +enable_maskin
g=0 +sw_key_masked=0
Directory /workspace/9.kmac_entropy_ready_error/latest


Test location /workspace/coverage/default/9.kmac_entropy_refresh.2379903102
Short name T476
Test name
Test status
Simulation time 747018393 ps
CPU time 19.19 seconds
Started Feb 04 01:57:01 PM PST 24
Finished Feb 04 01:57:21 PM PST 24
Peak memory 224080 kb
Host smart-5ad8a11f-5f30-4b19-b791-2ebbe62b8578
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2379903102 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_entropy_refresh_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_entropy_refresh.2379903102 +enable_masking=0 +s
w_key_masked=0
Directory /workspace/9.kmac_entropy_refresh/latest


Test location /workspace/coverage/default/9.kmac_error.328914985
Short name T374
Test name
Test status
Simulation time 11872791430 ps
CPU time 141 seconds
Started Feb 04 01:57:05 PM PST 24
Finished Feb 04 01:59:28 PM PST 24
Peak memory 248152 kb
Host smart-be708bec-bdf9-49fd-aa36-e1b23bf27109
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=328914985 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_error_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_error.328914985 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_error/latest


Test location /workspace/coverage/default/9.kmac_key_error.30334579
Short name T25
Test name
Test status
Simulation time 4273907922 ps
CPU time 6.5 seconds
Started Feb 04 01:57:04 PM PST 24
Finished Feb 04 01:57:13 PM PST 24
Peak memory 207912 kb
Host smart-cbc537b6-76a5-4ee3-b631-aa639240020f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=30334579 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_key_error_vseq +en_cov=1 -cm line+cond+fsm+t
gl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_key_error.30334579 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_key_error/latest


Test location /workspace/coverage/default/9.kmac_lc_escalation.22969994
Short name T304
Test name
Test status
Simulation time 70786185 ps
CPU time 1.21 seconds
Started Feb 04 01:57:04 PM PST 24
Finished Feb 04 01:57:08 PM PST 24
Peak memory 216104 kb
Host smart-785b6806-07d2-4a12-ad5b-056b39b4d008
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=22969994 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_lc_escalation_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_lc_escalation.22969994 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_lc_escalation/latest


Test location /workspace/coverage/default/9.kmac_long_msg_and_output.558076771
Short name T993
Test name
Test status
Simulation time 1857397224 ps
CPU time 150.57 seconds
Started Feb 04 01:56:42 PM PST 24
Finished Feb 04 01:59:15 PM PST 24
Peak memory 232640 kb
Host smart-18c57367-1136-4319-9d17-b3c7778cf2a4
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo
rkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=558076771 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_long_msg_an
d_output_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_long_msg_and
_output.558076771 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_long_msg_and_output/latest


Test location /workspace/coverage/default/9.kmac_mubi.1270426141
Short name T896
Test name
Test status
Simulation time 9998374296 ps
CPU time 246.19 seconds
Started Feb 04 01:57:04 PM PST 24
Finished Feb 04 02:01:13 PM PST 24
Peak memory 243496 kb
Host smart-eba19600-b579-4a18-b03a-200435598809
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1270426141 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_mubi_vseq +en_cov=1 -cm line+cond+fsm+tgl+
branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_mubi.1270426141 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_mubi/latest


Test location /workspace/coverage/default/9.kmac_sideload.58873231
Short name T398
Test name
Test status
Simulation time 25054870408 ps
CPU time 362.87 seconds
Started Feb 04 01:56:42 PM PST 24
Finished Feb 04 02:02:46 PM PST 24
Peak memory 245556 kb
Host smart-1f8afa5a-e6f9-4119-ace8-bb074d7152c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=58873231 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_sideload_vseq +en_cov=1 -cm line+cond+fsm+tg
l+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_sideload.58873231 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_sideload/latest


Test location /workspace/coverage/default/9.kmac_smoke.2483790285
Short name T1000
Test name
Test status
Simulation time 188194997 ps
CPU time 4.81 seconds
Started Feb 04 01:56:44 PM PST 24
Finished Feb 04 01:56:51 PM PST 24
Peak memory 217404 kb
Host smart-b924290f-436d-4e75-9609-b354c682931e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2483790285 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl
+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_smoke.2483790285 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_smoke/latest


Test location /workspace/coverage/default/9.kmac_stress_all.2305461925
Short name T870
Test name
Test status
Simulation time 9570389467 ps
CPU time 141.71 seconds
Started Feb 04 01:57:22 PM PST 24
Finished Feb 04 01:59:44 PM PST 24
Peak memory 249116 kb
Host smart-b3e39e6e-90ee-4ca6-ab9b-9320408d5f8f
User root
Command /workspace/default/simv +test_timeout_ns=10_000_000_000 +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=1000000000
0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_rand
om_seed=2305461925 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser
t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all.2305461925 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_stress_all/latest


Test location /workspace/coverage/default/9.kmac_stress_all_with_rand_reset.2629690589
Short name T1081
Test name
Test status
Simulation time 5007719294 ps
CPU time 156.68 seconds
Started Feb 04 01:57:22 PM PST 24
Finished Feb 04 02:00:00 PM PST 24
Peak memory 256016 kb
Host smart-3bb550ac-6138-42e2-bd0e-def55ae0c897
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +run_stress_all_with_rand_reset +test_timeout_ns=1000000000
0 +stress_seq=kmac_stress_all_vseq +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2629690589 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_common_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_stress_all_with_rand_reset.2629690589 +en
able_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_kmac.684964606
Short name T921
Test name
Test status
Simulation time 266321136 ps
CPU time 3.84 seconds
Started Feb 04 01:56:47 PM PST 24
Finished Feb 04 01:56:56 PM PST 24
Peak memory 217536 kb
Host smart-ac19c85e-21f4-4580-9568-d826cb46e0e3
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=684964606 -assert nopostproc +UVM_TESTNAME=kmac_base_
test +UVM_TEST_SEQ=kmac_test_vectors_kmac_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/
null -cm_name 9.kmac_test_vectors_kmac.684964606 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_kmac/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_kmac_xof.3814367351
Short name T1080
Test name
Test status
Simulation time 482840970 ps
CPU time 5.03 seconds
Started Feb 04 01:56:52 PM PST 24
Finished Feb 04 01:56:58 PM PST 24
Peak memory 209124 kb
Host smart-4f07677d-dd19-4c65-80c1-de438d848965
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS
ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3814367351 -assert nopostproc +UVM_TESTNAME=kmac_base
_test +UVM_TEST_SEQ=kmac_test_vectors_kmac_xof_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log
/dev/null -cm_name 9.kmac_test_vectors_kmac_xof.3814367351 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_kmac_xof/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_224.881107787
Short name T767
Test name
Test status
Simulation time 19732882618 ps
CPU time 1674.49 seconds
Started Feb 04 01:56:45 PM PST 24
Finished Feb 04 02:24:41 PM PST 24
Peak memory 394424 kb
Host smart-d6a50288-2369-4d27-8963-b31510ff0f66
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
24 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=881107787 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc
h+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_224.881107787 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_224/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_256.2925854471
Short name T633
Test name
Test status
Simulation time 17808173454 ps
CPU time 1473.94 seconds
Started Feb 04 01:56:44 PM PST 24
Finished Feb 04 02:21:20 PM PST 24
Peak memory 375192 kb
Host smart-6706e67c-e06c-41c5-8b9e-2453f7d312b7
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=2
56 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2925854471 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_256.2925854471 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_256/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_384.2028431977
Short name T14
Test name
Test status
Simulation time 62251640882 ps
CPU time 1039.33 seconds
Started Feb 04 01:56:42 PM PST 24
Finished Feb 04 02:14:04 PM PST 24
Peak memory 335280 kb
Host smart-aa2903dc-b3d0-4c15-b80a-60c09505307d
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=3
84 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2028431977 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_384.2028431977 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_384/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_sha3_512.2369746762
Short name T721
Test name
Test status
Simulation time 48338551851 ps
CPU time 998.58 seconds
Started Feb 04 01:56:49 PM PST 24
Finished Feb 04 02:13:31 PM PST 24
Peak memory 290532 kb
Host smart-8298cecf-c10b-4f0a-8d04-a4f5c038b351
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_sha3_variant=5
12 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ran
dom_seed=2369746762 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_sha3_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran
ch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_sha3_512.2369746762 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_sha3_512/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_shake_128.2804083869
Short name T166
Test name
Test status
Simulation time 1727225205035 ps
CPU time 5154.8 seconds
Started Feb 04 01:56:51 PM PST 24
Finished Feb 04 03:22:47 PM PST 24
Peak memory 655080 kb
Host smart-8b53e3ae-1347-43ce-b73e-87d8ca37b8b2
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
128 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=2804083869 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+br
anch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_128.2804083869 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_shake_128/latest


Test location /workspace/coverage/default/9.kmac_test_vectors_shake_256.477384076
Short name T339
Test name
Test status
Simulation time 192945237133 ps
CPU time 4042.5 seconds
Started Feb 04 01:56:51 PM PST 24
Finished Feb 04 03:04:15 PM PST 24
Peak memory 567456 kb
Host smart-927f3f4b-f5a5-4ccf-82c2-d564e57386e9
User root
Command /workspace/default/simv +test_vectors_dir=/workspace/default/src/lowrisc_dv_test_vectors_0 +test_timeout_ns=5_000_000_000 +test_vectors_shake_variant=
256 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_ra
ndom_seed=477384076 -assert nopostproc +UVM_TESTNAME=kmac_base_test +UVM_TEST_SEQ=kmac_test_vectors_shake_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra
nch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.kmac_test_vectors_shake_256.477384076 +enable_masking=0 +sw_key_masked=0
Directory /workspace/9.kmac_test_vectors_shake_256/latest
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%