Group : kmac_env_pkg::config_unmasked_cg
dashboard | hierarchy | modlist | groups | tests | asserts

Group : kmac_env_pkg::config_unmasked_cg
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
100.00 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_env_0.1/kmac_env_cov.sv



Summary for Group kmac_env_pkg::config_unmasked_cg

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 23 0 23 100.00
Crosses 4 0 4 100.00


Variables for Group kmac_env_pkg::config_unmasked_cg
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
key_len 5 0 5 100.00 100 1 1 0
kmac_en 2 0 2 100.00 100 1 1 2
mode 3 0 3 100.00 100 1 1 0
msg_endian 2 0 2 100.00 100 1 1 2
sideload 2 0 2 100.00 100 1 1 2
state_endian 2 0 2 100.00 100 1 1 2
strength 5 0 5 100.00 100 1 1 0
xof_en 2 0 2 100.00 100 1 1 2


Crosses for Group kmac_env_pkg::config_unmasked_cg
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
kmac_cross 1 0 1 100.00 100 1 1 0
cshake_cross 1 0 1 100.00 100 1 1 0
shake_cross 1 0 1 100.00 100 1 1 0
sha3_cross 1 0 1 100.00 100 1 1 0


Summary for Variable key_len

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 5 0 5 100.00


Automatically Generated Bins for key_len

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[Key128] 66685 1 T2 3 T3 11 T12 475
auto[Key192] 66020 1 T2 5 T3 9 T12 432
auto[Key256] 81994 1 T2 12 T3 13 T12 437
auto[Key384] 65790 1 T2 8 T3 13 T12 454
auto[Key512] 66087 1 T2 3 T3 15 T12 467



Summary for Variable kmac_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for kmac_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 312627 1 T2 15 T3 24 T12 2265
auto[1] 33949 1 T2 16 T3 37 T13 27



Summary for Variable mode

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 3 0 3 100.00


Automatically Generated Bins for mode

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[Sha3] 67379 1 T2 1 T3 1 T64 6
auto[Shake] 241916 1 T2 9 T3 23 T12 2265
auto[CShake] 37281 1 T2 21 T3 37 T13 27



Summary for Variable msg_endian

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for msg_endian

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 173725 1 T2 12 T3 35 T12 1171
auto[1] 172851 1 T2 19 T3 26 T12 1094



Summary for Variable sideload

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for sideload

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 335717 1 T2 27 T3 52 T12 2265
auto[1] 10859 1 T2 4 T3 9 T13 41



Summary for Variable state_endian

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for state_endian

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 173248 1 T2 8 T3 26 T12 1164
auto[1] 173328 1 T2 23 T3 35 T12 1101



Summary for Variable strength

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 5 0 5 100.00


Automatically Generated Bins for strength

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[L128] 139706 1 T2 11 T3 22 T13 17
auto[L224] 19853 1 T25 5 T29 1 T49 390
auto[L256] 158533 1 T2 20 T3 39 T12 2265
auto[L384] 15823 1 T64 2 T65 310 T25 6
auto[L512] 12661 1 T64 1 T70 246 T25 4



Summary for Variable xof_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for xof_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 327353 1 T2 26 T3 33 T12 2265
auto[1] 19223 1 T2 5 T3 28 T13 19



Summary for Cross kmac_cross

Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for kmac_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 33949 1 T2 16 T3 37 T13 27



Summary for Cross cshake_cross

Samples crossed: mode strength msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for cshake_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 37281 1 T2 21 T3 37 T13 27



Summary for Cross shake_cross

Samples crossed: mode strength msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for shake_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 241916 1 T2 9 T3 23 T12 2265



Summary for Cross sha3_cross

Samples crossed: mode strength msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for sha3_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 67379 1 T2 1 T3 1 T64 6

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%