Group : kmac_env_pkg::config_unmasked_cg
dashboard | hierarchy | modlist | groups | tests | asserts

Group : kmac_env_pkg::config_unmasked_cg
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
100.00 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_env_0.1/kmac_env_cov.sv



Summary for Group kmac_env_pkg::config_unmasked_cg

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 23 0 23 100.00
Crosses 4 0 4 100.00


Variables for Group kmac_env_pkg::config_unmasked_cg
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
key_len 5 0 5 100.00 100 1 1 0
kmac_en 2 0 2 100.00 100 1 1 2
mode 3 0 3 100.00 100 1 1 0
msg_endian 2 0 2 100.00 100 1 1 2
sideload 2 0 2 100.00 100 1 1 2
state_endian 2 0 2 100.00 100 1 1 2
strength 5 0 5 100.00 100 1 1 0
xof_en 2 0 2 100.00 100 1 1 2


Crosses for Group kmac_env_pkg::config_unmasked_cg
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
kmac_cross 1 0 1 100.00 100 1 1 0
cshake_cross 1 0 1 100.00 100 1 1 0
shake_cross 1 0 1 100.00 100 1 1 0
sha3_cross 1 0 1 100.00 100 1 1 0


Summary for Variable key_len

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 5 0 5 100.00


Automatically Generated Bins for key_len

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[Key128] 66598 1 T2 12 T13 2 T14 72
auto[Key192] 66287 1 T2 10 T13 6 T14 68
auto[Key256] 80391 1 T2 7 T11 123 T12 9
auto[Key384] 66826 1 T2 14 T13 3 T14 82
auto[Key512] 66117 1 T2 9 T14 82 T15 11



Summary for Variable kmac_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for kmac_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 312783 1 T2 14 T11 26 T13 10
auto[1] 33436 1 T2 38 T11 97 T12 9



Summary for Variable mode

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 3 0 3 100.00


Automatically Generated Bins for mode

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[Sha3] 67429 1 T11 2 T14 390 T15 1
auto[Shake] 241842 1 T2 14 T11 24 T13 5
auto[CShake] 36948 1 T2 38 T11 97 T12 9



Summary for Variable msg_endian

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for msg_endian

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 173040 1 T2 22 T11 64 T12 2
auto[1] 173179 1 T2 30 T11 59 T12 7



Summary for Variable sideload

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for sideload

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 336988 1 T2 52 T12 9 T13 18
auto[1] 9231 1 T11 123 T13 2 T15 57



Summary for Variable state_endian

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for state_endian

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 172911 1 T2 23 T11 59 T12 4
auto[1] 173308 1 T2 29 T11 64 T12 5



Summary for Variable strength

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 5 0 5 100.00


Automatically Generated Bins for strength

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[L128] 139298 1 T2 28 T11 60 T12 6
auto[L224] 19858 1 T11 1 T14 390 T179 390
auto[L256] 158536 1 T2 24 T11 61 T12 3
auto[L384] 15851 1 T11 1 T17 310 T19 1
auto[L512] 12676 1 T15 1 T69 246 T70 1



Summary for Variable xof_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for xof_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 327417 1 T2 24 T11 62 T12 9
auto[1] 18802 1 T2 28 T11 61 T13 3



Summary for Cross kmac_cross

Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for kmac_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 33436 1 T2 38 T11 97 T12 9



Summary for Cross cshake_cross

Samples crossed: mode strength msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for cshake_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 36948 1 T2 38 T11 97 T12 9



Summary for Cross shake_cross

Samples crossed: mode strength msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for shake_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 241842 1 T2 14 T11 24 T13 5



Summary for Cross sha3_cross

Samples crossed: mode strength msg_endian state_endian
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
User Defined Cross Bins 1 0 1 100.00


User Defined Cross Bins for sha3_cross

Excluded/Illegal bins
NAMECOUNTSTATUS
invalid_mode 0 Excluded
invalid_strength 0 Excluded


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
valid 67429 1 T11 2 T14 390 T15 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%