Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
3 |
0 |
3 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
100130787 |
1 |
|
|
T1 |
59634 |
|
T2 |
4 |
|
T3 |
221747 |
all_pins[1] |
100130787 |
1 |
|
|
T1 |
59634 |
|
T2 |
4 |
|
T3 |
221747 |
all_pins[2] |
100130787 |
1 |
|
|
T1 |
59634 |
|
T2 |
4 |
|
T3 |
221747 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
299572715 |
1 |
|
|
T1 |
178261 |
|
T2 |
12 |
|
T3 |
664650 |
values[0x1] |
819646 |
1 |
|
|
T1 |
641 |
|
T3 |
591 |
|
T4 |
21 |
transitions[0x0=>0x1] |
817733 |
1 |
|
|
T1 |
639 |
|
T3 |
591 |
|
T4 |
21 |
transitions[0x1=>0x0] |
817756 |
1 |
|
|
T1 |
639 |
|
T3 |
591 |
|
T4 |
21 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
12 |
0 |
12 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
99623511 |
1 |
|
|
T1 |
59459 |
|
T2 |
4 |
|
T3 |
221156 |
all_pins[0] |
values[0x1] |
507276 |
1 |
|
|
T1 |
175 |
|
T3 |
591 |
|
T4 |
21 |
all_pins[0] |
transitions[0x0=>0x1] |
507262 |
1 |
|
|
T1 |
175 |
|
T3 |
591 |
|
T4 |
21 |
all_pins[0] |
transitions[0x1=>0x0] |
61 |
1 |
|
|
T44 |
4 |
|
T178 |
2 |
|
T179 |
6 |
all_pins[1] |
values[0x0] |
100130712 |
1 |
|
|
T1 |
59634 |
|
T2 |
4 |
|
T3 |
221747 |
all_pins[1] |
values[0x1] |
75 |
1 |
|
|
T44 |
4 |
|
T178 |
2 |
|
T179 |
6 |
all_pins[1] |
transitions[0x0=>0x1] |
53 |
1 |
|
|
T44 |
4 |
|
T178 |
2 |
|
T179 |
6 |
all_pins[1] |
transitions[0x1=>0x0] |
312273 |
1 |
|
|
T1 |
466 |
|
T24 |
5898 |
|
T28 |
144 |
all_pins[2] |
values[0x0] |
99818492 |
1 |
|
|
T1 |
59168 |
|
T2 |
4 |
|
T3 |
221747 |
all_pins[2] |
values[0x1] |
312295 |
1 |
|
|
T1 |
466 |
|
T24 |
5898 |
|
T28 |
144 |
all_pins[2] |
transitions[0x0=>0x1] |
310418 |
1 |
|
|
T1 |
464 |
|
T24 |
5866 |
|
T28 |
144 |
all_pins[2] |
transitions[0x1=>0x0] |
505422 |
1 |
|
|
T1 |
173 |
|
T3 |
591 |
|
T4 |
21 |