Summary for Variable key_len
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for key_len
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Key128] |
65917 |
1 |
|
|
T1 |
12 |
|
T2 |
458 |
|
T3 |
452 |
auto[Key192] |
65879 |
1 |
|
|
T1 |
11 |
|
T2 |
468 |
|
T3 |
451 |
auto[Key256] |
80587 |
1 |
|
|
T1 |
19 |
|
T2 |
460 |
|
T3 |
458 |
auto[Key384] |
65963 |
1 |
|
|
T1 |
11 |
|
T2 |
455 |
|
T3 |
457 |
auto[Key512] |
65612 |
1 |
|
|
T1 |
16 |
|
T2 |
424 |
|
T3 |
447 |
Summary for Variable kmac_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for kmac_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
312094 |
1 |
|
|
T1 |
22 |
|
T2 |
2265 |
|
T3 |
2265 |
auto[1] |
31864 |
1 |
|
|
T1 |
47 |
|
T13 |
139 |
|
T14 |
105 |
Summary for Variable mode
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
3 |
0 |
3 |
100.00 |
Automatically Generated Bins for mode
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Sha3] |
67321 |
1 |
|
|
T1 |
2 |
|
T13 |
21 |
|
T14 |
3 |
auto[Shake] |
241422 |
1 |
|
|
T1 |
16 |
|
T2 |
2265 |
|
T3 |
2265 |
auto[CShake] |
35215 |
1 |
|
|
T1 |
51 |
|
T13 |
139 |
|
T14 |
105 |
Summary for Variable msg_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for msg_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
172344 |
1 |
|
|
T1 |
34 |
|
T2 |
1172 |
|
T3 |
1143 |
auto[1] |
171614 |
1 |
|
|
T1 |
35 |
|
T2 |
1093 |
|
T3 |
1122 |
Summary for Variable sideload
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for sideload
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
333758 |
1 |
|
|
T1 |
65 |
|
T2 |
2265 |
|
T3 |
2265 |
auto[1] |
10200 |
1 |
|
|
T1 |
4 |
|
T16 |
5 |
|
T22 |
8 |
Summary for Variable state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for state_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
172229 |
1 |
|
|
T1 |
30 |
|
T2 |
1091 |
|
T3 |
1151 |
auto[1] |
171729 |
1 |
|
|
T1 |
39 |
|
T2 |
1174 |
|
T3 |
1114 |
Summary for Variable strength
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for strength
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[L128] |
138343 |
1 |
|
|
T1 |
31 |
|
T13 |
78 |
|
T14 |
82 |
auto[L224] |
19794 |
1 |
|
|
T13 |
4 |
|
T14 |
1 |
|
T22 |
3 |
auto[L256] |
157309 |
1 |
|
|
T1 |
37 |
|
T2 |
2265 |
|
T3 |
2265 |
auto[L384] |
15853 |
1 |
|
|
T1 |
1 |
|
T13 |
6 |
|
T14 |
1 |
auto[L512] |
12659 |
1 |
|
|
T13 |
7 |
|
T14 |
1 |
|
T67 |
4 |
Summary for Variable xof_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for xof_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
326051 |
1 |
|
|
T1 |
46 |
|
T2 |
2265 |
|
T3 |
2265 |
auto[1] |
17907 |
1 |
|
|
T1 |
23 |
|
T13 |
99 |
|
T14 |
70 |
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
31864 |
1 |
|
|
T1 |
47 |
|
T13 |
139 |
|
T14 |
105 |
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
35215 |
1 |
|
|
T1 |
51 |
|
T13 |
139 |
|
T14 |
105 |
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
241422 |
1 |
|
|
T1 |
16 |
|
T2 |
2265 |
|
T3 |
2265 |
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
67321 |
1 |
|
|
T1 |
2 |
|
T13 |
21 |
|
T14 |
3 |