Summary for Variable key_len
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 5 | 0 | 5 | 100.00 | 
Automatically Generated Bins for key_len
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[Key128] | 66300 | 1 |  |  | T1 | 27 |  | T2 | 1 |  | T13 | 58 | 
| auto[Key192] | 66211 | 1 |  |  | T1 | 46 |  | T2 | 5 |  | T13 | 65 | 
| auto[Key256] | 80594 | 1 |  |  | T1 | 152 |  | T2 | 6 |  | T13 | 70 | 
| auto[Key384] | 66221 | 1 |  |  | T1 | 41 |  | T2 | 4 |  | T13 | 55 | 
| auto[Key512] | 66346 | 1 |  |  | T1 | 40 |  | T2 | 8 |  | T13 | 62 | 
Summary for Variable kmac_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for kmac_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 312501 | 1 |  |  | T1 | 98 |  | T2 | 10 |  | T13 | 310 | 
| auto[1] | 33171 | 1 |  |  | T1 | 208 |  | T2 | 14 |  | T14 | 24 | 
Summary for Variable mode
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 3 | 0 | 3 | 100.00 | 
Automatically Generated Bins for mode
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[Sha3] | 67272 | 1 |  |  | T1 | 10 |  | T2 | 4 |  | T13 | 310 | 
| auto[Shake] | 241910 | 1 |  |  | T1 | 58 |  | T2 | 6 |  | T14 | 7 | 
| auto[CShake] | 36490 | 1 |  |  | T1 | 238 |  | T2 | 14 |  | T14 | 31 | 
Summary for Variable msg_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for msg_endian
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 172889 | 1 |  |  | T1 | 142 |  | T2 | 12 |  | T13 | 153 | 
| auto[1] | 172783 | 1 |  |  | T1 | 164 |  | T2 | 12 |  | T13 | 157 | 
Summary for Variable sideload
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for sideload
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 335667 | 1 |  |  | T1 | 224 |  | T2 | 24 |  | T13 | 310 | 
| auto[1] | 10005 | 1 |  |  | T1 | 82 |  | T14 | 3 |  | T15 | 68 | 
Summary for Variable state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for state_endian
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 172824 | 1 |  |  | T1 | 152 |  | T2 | 16 |  | T13 | 160 | 
| auto[1] | 172848 | 1 |  |  | T1 | 154 |  | T2 | 8 |  | T13 | 150 | 
Summary for Variable strength
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 5 | 0 | 5 | 100.00 | 
Automatically Generated Bins for strength
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[L128] | 139164 | 1 |  |  | T1 | 134 |  | T2 | 13 |  | T14 | 18 | 
| auto[L224] | 19812 | 1 |  |  | T1 | 3 |  | T17 | 2 |  | T35 | 390 | 
| auto[L256] | 158275 | 1 |  |  | T1 | 164 |  | T2 | 9 |  | T14 | 20 | 
| auto[L384] | 15814 | 1 |  |  | T1 | 2 |  | T13 | 310 |  | T15 | 3 | 
| auto[L512] | 12607 | 1 |  |  | T1 | 3 |  | T2 | 2 |  | T15 | 8 | 
Summary for Variable xof_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for xof_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 327114 | 1 |  |  | T1 | 202 |  | T2 | 16 |  | T13 | 310 | 
| auto[1] | 18558 | 1 |  |  | T1 | 104 |  | T2 | 8 |  | T14 | 7 | 
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 33171 | 1 |  |  | T1 | 208 |  | T2 | 14 |  | T14 | 24 | 
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 36490 | 1 |  |  | T1 | 238 |  | T2 | 14 |  | T14 | 31 | 
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 241910 | 1 |  |  | T1 | 58 |  | T2 | 6 |  | T14 | 7 | 
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 67272 | 1 |  |  | T1 | 10 |  | T2 | 4 |  | T13 | 310 |